vpss.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544
  1. /*
  2. * Copyright (C) 2009 Texas Instruments.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License as published by
  6. * the Free Software Foundation; either version 2 of the License, or
  7. * (at your option) any later version.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * common vpss system module platform driver for all video drivers.
  15. */
  16. #include <linux/module.h>
  17. #include <linux/platform_device.h>
  18. #include <linux/io.h>
  19. #include <linux/pm_runtime.h>
  20. #include <linux/err.h>
  21. #include <media/davinci/vpss.h>
  22. MODULE_LICENSE("GPL");
  23. MODULE_DESCRIPTION("VPSS Driver");
  24. MODULE_AUTHOR("Texas Instruments");
  25. /* DM644x defines */
  26. #define DM644X_SBL_PCR_VPSS (4)
  27. #define DM355_VPSSBL_INTSEL 0x10
  28. #define DM355_VPSSBL_EVTSEL 0x14
  29. /* vpss BL register offsets */
  30. #define DM355_VPSSBL_CCDCMUX 0x1c
  31. /* vpss CLK register offsets */
  32. #define DM355_VPSSCLK_CLKCTRL 0x04
  33. /* masks and shifts */
  34. #define VPSS_HSSISEL_SHIFT 4
  35. /*
  36. * VDINT0 - vpss_int0, VDINT1 - vpss_int1, H3A - vpss_int4,
  37. * IPIPE_INT1_SDR - vpss_int5
  38. */
  39. #define DM355_VPSSBL_INTSEL_DEFAULT 0xff83ff10
  40. /* VENCINT - vpss_int8 */
  41. #define DM355_VPSSBL_EVTSEL_DEFAULT 0x4
  42. #define DM365_ISP5_PCCR 0x04
  43. #define DM365_ISP5_PCCR_BL_CLK_ENABLE BIT(0)
  44. #define DM365_ISP5_PCCR_ISIF_CLK_ENABLE BIT(1)
  45. #define DM365_ISP5_PCCR_H3A_CLK_ENABLE BIT(2)
  46. #define DM365_ISP5_PCCR_RSZ_CLK_ENABLE BIT(3)
  47. #define DM365_ISP5_PCCR_IPIPE_CLK_ENABLE BIT(4)
  48. #define DM365_ISP5_PCCR_IPIPEIF_CLK_ENABLE BIT(5)
  49. #define DM365_ISP5_PCCR_RSV BIT(6)
  50. #define DM365_ISP5_BCR 0x08
  51. #define DM365_ISP5_BCR_ISIF_OUT_ENABLE BIT(1)
  52. #define DM365_ISP5_INTSEL1 0x10
  53. #define DM365_ISP5_INTSEL2 0x14
  54. #define DM365_ISP5_INTSEL3 0x18
  55. #define DM365_ISP5_CCDCMUX 0x20
  56. #define DM365_ISP5_PG_FRAME_SIZE 0x28
  57. #define DM365_VPBE_CLK_CTRL 0x00
  58. #define VPSS_CLK_CTRL 0x01c40044
  59. #define VPSS_CLK_CTRL_VENCCLKEN BIT(3)
  60. #define VPSS_CLK_CTRL_DACCLKEN BIT(4)
  61. /*
  62. * vpss interrupts. VDINT0 - vpss_int0, VDINT1 - vpss_int1,
  63. * AF - vpss_int3
  64. */
  65. #define DM365_ISP5_INTSEL1_DEFAULT 0x0b1f0100
  66. /* AEW - vpss_int6, RSZ_INT_DMA - vpss_int5 */
  67. #define DM365_ISP5_INTSEL2_DEFAULT 0x1f0a0f1f
  68. /* VENC - vpss_int8 */
  69. #define DM365_ISP5_INTSEL3_DEFAULT 0x00000015
  70. /* masks and shifts for DM365*/
  71. #define DM365_CCDC_PG_VD_POL_SHIFT 0
  72. #define DM365_CCDC_PG_HD_POL_SHIFT 1
  73. #define CCD_SRC_SEL_MASK (BIT_MASK(5) | BIT_MASK(4))
  74. #define CCD_SRC_SEL_SHIFT 4
  75. /* Different SoC platforms supported by this driver */
  76. enum vpss_platform_type {
  77. DM644X,
  78. DM355,
  79. DM365,
  80. };
  81. /*
  82. * vpss operations. Depends on platform. Not all functions are available
  83. * on all platforms. The api, first check if a function is available before
  84. * invoking it. In the probe, the function ptrs are initialized based on
  85. * vpss name. vpss name can be "dm355_vpss", "dm644x_vpss" etc.
  86. */
  87. struct vpss_hw_ops {
  88. /* enable clock */
  89. int (*enable_clock)(enum vpss_clock_sel clock_sel, int en);
  90. /* select input to ccdc */
  91. void (*select_ccdc_source)(enum vpss_ccdc_source_sel src_sel);
  92. /* clear wbl overflow bit */
  93. int (*clear_wbl_overflow)(enum vpss_wbl_sel wbl_sel);
  94. /* set sync polarity */
  95. void (*set_sync_pol)(struct vpss_sync_pol);
  96. /* set the PG_FRAME_SIZE register*/
  97. void (*set_pg_frame_size)(struct vpss_pg_frame_size);
  98. /* check and clear interrupt if occurred */
  99. int (*dma_complete_interrupt)(void);
  100. };
  101. /* vpss configuration */
  102. struct vpss_oper_config {
  103. __iomem void *vpss_regs_base0;
  104. __iomem void *vpss_regs_base1;
  105. __iomem void *vpss_regs_base2;
  106. enum vpss_platform_type platform;
  107. spinlock_t vpss_lock;
  108. struct vpss_hw_ops hw_ops;
  109. };
  110. static struct vpss_oper_config oper_cfg;
  111. /* register access routines */
  112. static inline u32 bl_regr(u32 offset)
  113. {
  114. return __raw_readl(oper_cfg.vpss_regs_base0 + offset);
  115. }
  116. static inline void bl_regw(u32 val, u32 offset)
  117. {
  118. __raw_writel(val, oper_cfg.vpss_regs_base0 + offset);
  119. }
  120. static inline u32 vpss_regr(u32 offset)
  121. {
  122. return __raw_readl(oper_cfg.vpss_regs_base1 + offset);
  123. }
  124. static inline void vpss_regw(u32 val, u32 offset)
  125. {
  126. __raw_writel(val, oper_cfg.vpss_regs_base1 + offset);
  127. }
  128. /* For DM365 only */
  129. static inline u32 isp5_read(u32 offset)
  130. {
  131. return __raw_readl(oper_cfg.vpss_regs_base0 + offset);
  132. }
  133. /* For DM365 only */
  134. static inline void isp5_write(u32 val, u32 offset)
  135. {
  136. __raw_writel(val, oper_cfg.vpss_regs_base0 + offset);
  137. }
  138. static void dm365_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  139. {
  140. u32 temp = isp5_read(DM365_ISP5_CCDCMUX) & ~CCD_SRC_SEL_MASK;
  141. /* if we are using pattern generator, enable it */
  142. if (src_sel == VPSS_PGLPBK || src_sel == VPSS_CCDCPG)
  143. temp |= 0x08;
  144. temp |= (src_sel << CCD_SRC_SEL_SHIFT);
  145. isp5_write(temp, DM365_ISP5_CCDCMUX);
  146. }
  147. static void dm355_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  148. {
  149. bl_regw(src_sel << VPSS_HSSISEL_SHIFT, DM355_VPSSBL_CCDCMUX);
  150. }
  151. int vpss_dma_complete_interrupt(void)
  152. {
  153. if (!oper_cfg.hw_ops.dma_complete_interrupt)
  154. return 2;
  155. return oper_cfg.hw_ops.dma_complete_interrupt();
  156. }
  157. EXPORT_SYMBOL(vpss_dma_complete_interrupt);
  158. int vpss_select_ccdc_source(enum vpss_ccdc_source_sel src_sel)
  159. {
  160. if (!oper_cfg.hw_ops.select_ccdc_source)
  161. return -EINVAL;
  162. oper_cfg.hw_ops.select_ccdc_source(src_sel);
  163. return 0;
  164. }
  165. EXPORT_SYMBOL(vpss_select_ccdc_source);
  166. static int dm644x_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
  167. {
  168. u32 mask = 1, val;
  169. if (wbl_sel < VPSS_PCR_AEW_WBL_0 ||
  170. wbl_sel > VPSS_PCR_CCDC_WBL_O)
  171. return -EINVAL;
  172. /* writing a 0 clear the overflow */
  173. mask = ~(mask << wbl_sel);
  174. val = bl_regr(DM644X_SBL_PCR_VPSS) & mask;
  175. bl_regw(val, DM644X_SBL_PCR_VPSS);
  176. return 0;
  177. }
  178. void vpss_set_sync_pol(struct vpss_sync_pol sync)
  179. {
  180. if (!oper_cfg.hw_ops.set_sync_pol)
  181. return;
  182. oper_cfg.hw_ops.set_sync_pol(sync);
  183. }
  184. EXPORT_SYMBOL(vpss_set_sync_pol);
  185. int vpss_clear_wbl_overflow(enum vpss_wbl_sel wbl_sel)
  186. {
  187. if (!oper_cfg.hw_ops.clear_wbl_overflow)
  188. return -EINVAL;
  189. return oper_cfg.hw_ops.clear_wbl_overflow(wbl_sel);
  190. }
  191. EXPORT_SYMBOL(vpss_clear_wbl_overflow);
  192. /*
  193. * dm355_enable_clock - Enable VPSS Clock
  194. * @clock_sel: Clock to be enabled/disabled
  195. * @en: enable/disable flag
  196. *
  197. * This is called to enable or disable a vpss clock
  198. */
  199. static int dm355_enable_clock(enum vpss_clock_sel clock_sel, int en)
  200. {
  201. unsigned long flags;
  202. u32 utemp, mask = 0x1, shift = 0;
  203. switch (clock_sel) {
  204. case VPSS_VPBE_CLOCK:
  205. /* nothing since lsb */
  206. break;
  207. case VPSS_VENC_CLOCK_SEL:
  208. shift = 2;
  209. break;
  210. case VPSS_CFALD_CLOCK:
  211. shift = 3;
  212. break;
  213. case VPSS_H3A_CLOCK:
  214. shift = 4;
  215. break;
  216. case VPSS_IPIPE_CLOCK:
  217. shift = 5;
  218. break;
  219. case VPSS_CCDC_CLOCK:
  220. shift = 6;
  221. break;
  222. default:
  223. printk(KERN_ERR "dm355_enable_clock: Invalid selector: %d\n",
  224. clock_sel);
  225. return -EINVAL;
  226. }
  227. spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
  228. utemp = vpss_regr(DM355_VPSSCLK_CLKCTRL);
  229. if (!en)
  230. utemp &= ~(mask << shift);
  231. else
  232. utemp |= (mask << shift);
  233. vpss_regw(utemp, DM355_VPSSCLK_CLKCTRL);
  234. spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
  235. return 0;
  236. }
  237. static int dm365_enable_clock(enum vpss_clock_sel clock_sel, int en)
  238. {
  239. unsigned long flags;
  240. u32 utemp, mask = 0x1, shift = 0, offset = DM365_ISP5_PCCR;
  241. u32 (*read)(u32 offset) = isp5_read;
  242. void(*write)(u32 val, u32 offset) = isp5_write;
  243. switch (clock_sel) {
  244. case VPSS_BL_CLOCK:
  245. break;
  246. case VPSS_CCDC_CLOCK:
  247. shift = 1;
  248. break;
  249. case VPSS_H3A_CLOCK:
  250. shift = 2;
  251. break;
  252. case VPSS_RSZ_CLOCK:
  253. shift = 3;
  254. break;
  255. case VPSS_IPIPE_CLOCK:
  256. shift = 4;
  257. break;
  258. case VPSS_IPIPEIF_CLOCK:
  259. shift = 5;
  260. break;
  261. case VPSS_PCLK_INTERNAL:
  262. shift = 6;
  263. break;
  264. case VPSS_PSYNC_CLOCK_SEL:
  265. shift = 7;
  266. break;
  267. case VPSS_VPBE_CLOCK:
  268. read = vpss_regr;
  269. write = vpss_regw;
  270. offset = DM365_VPBE_CLK_CTRL;
  271. break;
  272. case VPSS_VENC_CLOCK_SEL:
  273. shift = 2;
  274. read = vpss_regr;
  275. write = vpss_regw;
  276. offset = DM365_VPBE_CLK_CTRL;
  277. break;
  278. case VPSS_LDC_CLOCK:
  279. shift = 3;
  280. read = vpss_regr;
  281. write = vpss_regw;
  282. offset = DM365_VPBE_CLK_CTRL;
  283. break;
  284. case VPSS_FDIF_CLOCK:
  285. shift = 4;
  286. read = vpss_regr;
  287. write = vpss_regw;
  288. offset = DM365_VPBE_CLK_CTRL;
  289. break;
  290. case VPSS_OSD_CLOCK_SEL:
  291. shift = 6;
  292. read = vpss_regr;
  293. write = vpss_regw;
  294. offset = DM365_VPBE_CLK_CTRL;
  295. break;
  296. case VPSS_LDC_CLOCK_SEL:
  297. shift = 7;
  298. read = vpss_regr;
  299. write = vpss_regw;
  300. offset = DM365_VPBE_CLK_CTRL;
  301. break;
  302. default:
  303. printk(KERN_ERR "dm365_enable_clock: Invalid selector: %d\n",
  304. clock_sel);
  305. return -1;
  306. }
  307. spin_lock_irqsave(&oper_cfg.vpss_lock, flags);
  308. utemp = read(offset);
  309. if (!en) {
  310. mask = ~mask;
  311. utemp &= (mask << shift);
  312. } else
  313. utemp |= (mask << shift);
  314. write(utemp, offset);
  315. spin_unlock_irqrestore(&oper_cfg.vpss_lock, flags);
  316. return 0;
  317. }
  318. int vpss_enable_clock(enum vpss_clock_sel clock_sel, int en)
  319. {
  320. if (!oper_cfg.hw_ops.enable_clock)
  321. return -EINVAL;
  322. return oper_cfg.hw_ops.enable_clock(clock_sel, en);
  323. }
  324. EXPORT_SYMBOL(vpss_enable_clock);
  325. void dm365_vpss_set_sync_pol(struct vpss_sync_pol sync)
  326. {
  327. int val = 0;
  328. val = isp5_read(DM365_ISP5_CCDCMUX);
  329. val |= (sync.ccdpg_hdpol << DM365_CCDC_PG_HD_POL_SHIFT);
  330. val |= (sync.ccdpg_vdpol << DM365_CCDC_PG_VD_POL_SHIFT);
  331. isp5_write(val, DM365_ISP5_CCDCMUX);
  332. }
  333. EXPORT_SYMBOL(dm365_vpss_set_sync_pol);
  334. void vpss_set_pg_frame_size(struct vpss_pg_frame_size frame_size)
  335. {
  336. if (!oper_cfg.hw_ops.set_pg_frame_size)
  337. return;
  338. oper_cfg.hw_ops.set_pg_frame_size(frame_size);
  339. }
  340. EXPORT_SYMBOL(vpss_set_pg_frame_size);
  341. void dm365_vpss_set_pg_frame_size(struct vpss_pg_frame_size frame_size)
  342. {
  343. int current_reg = ((frame_size.hlpfr >> 1) - 1) << 16;
  344. current_reg |= (frame_size.pplen - 1);
  345. isp5_write(current_reg, DM365_ISP5_PG_FRAME_SIZE);
  346. }
  347. EXPORT_SYMBOL(dm365_vpss_set_pg_frame_size);
  348. static int vpss_probe(struct platform_device *pdev)
  349. {
  350. struct resource *res;
  351. char *platform_name;
  352. if (!pdev->dev.platform_data) {
  353. dev_err(&pdev->dev, "no platform data\n");
  354. return -ENOENT;
  355. }
  356. platform_name = pdev->dev.platform_data;
  357. if (!strcmp(platform_name, "dm355_vpss"))
  358. oper_cfg.platform = DM355;
  359. else if (!strcmp(platform_name, "dm365_vpss"))
  360. oper_cfg.platform = DM365;
  361. else if (!strcmp(platform_name, "dm644x_vpss"))
  362. oper_cfg.platform = DM644X;
  363. else {
  364. dev_err(&pdev->dev, "vpss driver not supported on this platform\n");
  365. return -ENODEV;
  366. }
  367. dev_info(&pdev->dev, "%s vpss probed\n", platform_name);
  368. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  369. oper_cfg.vpss_regs_base0 = devm_ioremap_resource(&pdev->dev, res);
  370. if (IS_ERR(oper_cfg.vpss_regs_base0))
  371. return PTR_ERR(oper_cfg.vpss_regs_base0);
  372. if (oper_cfg.platform == DM355 || oper_cfg.platform == DM365) {
  373. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  374. oper_cfg.vpss_regs_base1 = devm_ioremap_resource(&pdev->dev,
  375. res);
  376. if (IS_ERR(oper_cfg.vpss_regs_base1))
  377. return PTR_ERR(oper_cfg.vpss_regs_base1);
  378. }
  379. if (oper_cfg.platform == DM355) {
  380. oper_cfg.hw_ops.enable_clock = dm355_enable_clock;
  381. oper_cfg.hw_ops.select_ccdc_source = dm355_select_ccdc_source;
  382. /* Setup vpss interrupts */
  383. bl_regw(DM355_VPSSBL_INTSEL_DEFAULT, DM355_VPSSBL_INTSEL);
  384. bl_regw(DM355_VPSSBL_EVTSEL_DEFAULT, DM355_VPSSBL_EVTSEL);
  385. } else if (oper_cfg.platform == DM365) {
  386. oper_cfg.hw_ops.enable_clock = dm365_enable_clock;
  387. oper_cfg.hw_ops.select_ccdc_source = dm365_select_ccdc_source;
  388. /* Setup vpss interrupts */
  389. isp5_write((isp5_read(DM365_ISP5_PCCR) |
  390. DM365_ISP5_PCCR_BL_CLK_ENABLE |
  391. DM365_ISP5_PCCR_ISIF_CLK_ENABLE |
  392. DM365_ISP5_PCCR_H3A_CLK_ENABLE |
  393. DM365_ISP5_PCCR_RSZ_CLK_ENABLE |
  394. DM365_ISP5_PCCR_IPIPE_CLK_ENABLE |
  395. DM365_ISP5_PCCR_IPIPEIF_CLK_ENABLE |
  396. DM365_ISP5_PCCR_RSV), DM365_ISP5_PCCR);
  397. isp5_write((isp5_read(DM365_ISP5_BCR) |
  398. DM365_ISP5_BCR_ISIF_OUT_ENABLE), DM365_ISP5_BCR);
  399. isp5_write(DM365_ISP5_INTSEL1_DEFAULT, DM365_ISP5_INTSEL1);
  400. isp5_write(DM365_ISP5_INTSEL2_DEFAULT, DM365_ISP5_INTSEL2);
  401. isp5_write(DM365_ISP5_INTSEL3_DEFAULT, DM365_ISP5_INTSEL3);
  402. } else
  403. oper_cfg.hw_ops.clear_wbl_overflow = dm644x_clear_wbl_overflow;
  404. pm_runtime_enable(&pdev->dev);
  405. pm_runtime_get(&pdev->dev);
  406. spin_lock_init(&oper_cfg.vpss_lock);
  407. dev_info(&pdev->dev, "%s vpss probe success\n", platform_name);
  408. return 0;
  409. }
  410. static int vpss_remove(struct platform_device *pdev)
  411. {
  412. pm_runtime_disable(&pdev->dev);
  413. return 0;
  414. }
  415. static int vpss_suspend(struct device *dev)
  416. {
  417. pm_runtime_put(dev);
  418. return 0;
  419. }
  420. static int vpss_resume(struct device *dev)
  421. {
  422. pm_runtime_get(dev);
  423. return 0;
  424. }
  425. static const struct dev_pm_ops vpss_pm_ops = {
  426. .suspend = vpss_suspend,
  427. .resume = vpss_resume,
  428. };
  429. static struct platform_driver vpss_driver = {
  430. .driver = {
  431. .name = "vpss",
  432. .pm = &vpss_pm_ops,
  433. },
  434. .remove = vpss_remove,
  435. .probe = vpss_probe,
  436. };
  437. static void vpss_exit(void)
  438. {
  439. iounmap(oper_cfg.vpss_regs_base2);
  440. release_mem_region(VPSS_CLK_CTRL, 4);
  441. platform_driver_unregister(&vpss_driver);
  442. }
  443. static int __init vpss_init(void)
  444. {
  445. int ret;
  446. if (!request_mem_region(VPSS_CLK_CTRL, 4, "vpss_clock_control"))
  447. return -EBUSY;
  448. oper_cfg.vpss_regs_base2 = ioremap(VPSS_CLK_CTRL, 4);
  449. if (unlikely(!oper_cfg.vpss_regs_base2)) {
  450. ret = -ENOMEM;
  451. goto err_ioremap;
  452. }
  453. writel(VPSS_CLK_CTRL_VENCCLKEN |
  454. VPSS_CLK_CTRL_DACCLKEN, oper_cfg.vpss_regs_base2);
  455. ret = platform_driver_register(&vpss_driver);
  456. if (ret)
  457. goto err_pd_register;
  458. return 0;
  459. err_pd_register:
  460. iounmap(oper_cfg.vpss_regs_base2);
  461. err_ioremap:
  462. release_mem_region(VPSS_CLK_CTRL, 4);
  463. return ret;
  464. }
  465. subsys_initcall(vpss_init);
  466. module_exit(vpss_exit);