rcar-dma.c 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Driver for Renesas R-Car VIN
  4. *
  5. * Copyright (C) 2016 Renesas Electronics Corp.
  6. * Copyright (C) 2011-2013 Renesas Solutions Corp.
  7. * Copyright (C) 2013 Cogent Embedded, Inc., <source@cogentembedded.com>
  8. * Copyright (C) 2008 Magnus Damm
  9. *
  10. * Based on the soc-camera rcar_vin driver
  11. */
  12. #include <linux/delay.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/pm_runtime.h>
  15. #include <media/videobuf2-dma-contig.h>
  16. #include "rcar-vin.h"
  17. /* -----------------------------------------------------------------------------
  18. * HW Functions
  19. */
  20. /* Register offsets for R-Car VIN */
  21. #define VNMC_REG 0x00 /* Video n Main Control Register */
  22. #define VNMS_REG 0x04 /* Video n Module Status Register */
  23. #define VNFC_REG 0x08 /* Video n Frame Capture Register */
  24. #define VNSLPRC_REG 0x0C /* Video n Start Line Pre-Clip Register */
  25. #define VNELPRC_REG 0x10 /* Video n End Line Pre-Clip Register */
  26. #define VNSPPRC_REG 0x14 /* Video n Start Pixel Pre-Clip Register */
  27. #define VNEPPRC_REG 0x18 /* Video n End Pixel Pre-Clip Register */
  28. #define VNIS_REG 0x2C /* Video n Image Stride Register */
  29. #define VNMB_REG(m) (0x30 + ((m) << 2)) /* Video n Memory Base m Register */
  30. #define VNIE_REG 0x40 /* Video n Interrupt Enable Register */
  31. #define VNINTS_REG 0x44 /* Video n Interrupt Status Register */
  32. #define VNSI_REG 0x48 /* Video n Scanline Interrupt Register */
  33. #define VNMTC_REG 0x4C /* Video n Memory Transfer Control Register */
  34. #define VNDMR_REG 0x58 /* Video n Data Mode Register */
  35. #define VNDMR2_REG 0x5C /* Video n Data Mode Register 2 */
  36. #define VNUVAOF_REG 0x60 /* Video n UV Address Offset Register */
  37. /* Register offsets specific for Gen2 */
  38. #define VNSLPOC_REG 0x1C /* Video n Start Line Post-Clip Register */
  39. #define VNELPOC_REG 0x20 /* Video n End Line Post-Clip Register */
  40. #define VNSPPOC_REG 0x24 /* Video n Start Pixel Post-Clip Register */
  41. #define VNEPPOC_REG 0x28 /* Video n End Pixel Post-Clip Register */
  42. #define VNYS_REG 0x50 /* Video n Y Scale Register */
  43. #define VNXS_REG 0x54 /* Video n X Scale Register */
  44. #define VNC1A_REG 0x80 /* Video n Coefficient Set C1A Register */
  45. #define VNC1B_REG 0x84 /* Video n Coefficient Set C1B Register */
  46. #define VNC1C_REG 0x88 /* Video n Coefficient Set C1C Register */
  47. #define VNC2A_REG 0x90 /* Video n Coefficient Set C2A Register */
  48. #define VNC2B_REG 0x94 /* Video n Coefficient Set C2B Register */
  49. #define VNC2C_REG 0x98 /* Video n Coefficient Set C2C Register */
  50. #define VNC3A_REG 0xA0 /* Video n Coefficient Set C3A Register */
  51. #define VNC3B_REG 0xA4 /* Video n Coefficient Set C3B Register */
  52. #define VNC3C_REG 0xA8 /* Video n Coefficient Set C3C Register */
  53. #define VNC4A_REG 0xB0 /* Video n Coefficient Set C4A Register */
  54. #define VNC4B_REG 0xB4 /* Video n Coefficient Set C4B Register */
  55. #define VNC4C_REG 0xB8 /* Video n Coefficient Set C4C Register */
  56. #define VNC5A_REG 0xC0 /* Video n Coefficient Set C5A Register */
  57. #define VNC5B_REG 0xC4 /* Video n Coefficient Set C5B Register */
  58. #define VNC5C_REG 0xC8 /* Video n Coefficient Set C5C Register */
  59. #define VNC6A_REG 0xD0 /* Video n Coefficient Set C6A Register */
  60. #define VNC6B_REG 0xD4 /* Video n Coefficient Set C6B Register */
  61. #define VNC6C_REG 0xD8 /* Video n Coefficient Set C6C Register */
  62. #define VNC7A_REG 0xE0 /* Video n Coefficient Set C7A Register */
  63. #define VNC7B_REG 0xE4 /* Video n Coefficient Set C7B Register */
  64. #define VNC7C_REG 0xE8 /* Video n Coefficient Set C7C Register */
  65. #define VNC8A_REG 0xF0 /* Video n Coefficient Set C8A Register */
  66. #define VNC8B_REG 0xF4 /* Video n Coefficient Set C8B Register */
  67. #define VNC8C_REG 0xF8 /* Video n Coefficient Set C8C Register */
  68. /* Register offsets specific for Gen3 */
  69. #define VNCSI_IFMD_REG 0x20 /* Video n CSI2 Interface Mode Register */
  70. /* Register bit fields for R-Car VIN */
  71. /* Video n Main Control Register bits */
  72. #define VNMC_DPINE (1 << 27) /* Gen3 specific */
  73. #define VNMC_SCLE (1 << 26) /* Gen3 specific */
  74. #define VNMC_FOC (1 << 21)
  75. #define VNMC_YCAL (1 << 19)
  76. #define VNMC_INF_YUV8_BT656 (0 << 16)
  77. #define VNMC_INF_YUV8_BT601 (1 << 16)
  78. #define VNMC_INF_YUV10_BT656 (2 << 16)
  79. #define VNMC_INF_YUV10_BT601 (3 << 16)
  80. #define VNMC_INF_YUV16 (5 << 16)
  81. #define VNMC_INF_RGB888 (6 << 16)
  82. #define VNMC_VUP (1 << 10)
  83. #define VNMC_IM_ODD (0 << 3)
  84. #define VNMC_IM_ODD_EVEN (1 << 3)
  85. #define VNMC_IM_EVEN (2 << 3)
  86. #define VNMC_IM_FULL (3 << 3)
  87. #define VNMC_BPS (1 << 1)
  88. #define VNMC_ME (1 << 0)
  89. /* Video n Module Status Register bits */
  90. #define VNMS_FBS_MASK (3 << 3)
  91. #define VNMS_FBS_SHIFT 3
  92. #define VNMS_FS (1 << 2)
  93. #define VNMS_AV (1 << 1)
  94. #define VNMS_CA (1 << 0)
  95. /* Video n Frame Capture Register bits */
  96. #define VNFC_C_FRAME (1 << 1)
  97. #define VNFC_S_FRAME (1 << 0)
  98. /* Video n Interrupt Enable Register bits */
  99. #define VNIE_FIE (1 << 4)
  100. #define VNIE_EFE (1 << 1)
  101. /* Video n Data Mode Register bits */
  102. #define VNDMR_EXRGB (1 << 8)
  103. #define VNDMR_BPSM (1 << 4)
  104. #define VNDMR_DTMD_YCSEP (1 << 1)
  105. #define VNDMR_DTMD_ARGB1555 (1 << 0)
  106. /* Video n Data Mode Register 2 bits */
  107. #define VNDMR2_VPS (1 << 30)
  108. #define VNDMR2_HPS (1 << 29)
  109. #define VNDMR2_CES (1 << 28)
  110. #define VNDMR2_FTEV (1 << 17)
  111. #define VNDMR2_VLV(n) ((n & 0xf) << 12)
  112. /* Video n CSI2 Interface Mode Register (Gen3) */
  113. #define VNCSI_IFMD_DES1 (1 << 26)
  114. #define VNCSI_IFMD_DES0 (1 << 25)
  115. #define VNCSI_IFMD_CSI_CHSEL(n) (((n) & 0xf) << 0)
  116. #define VNCSI_IFMD_CSI_CHSEL_MASK 0xf
  117. struct rvin_buffer {
  118. struct vb2_v4l2_buffer vb;
  119. struct list_head list;
  120. };
  121. #define to_buf_list(vb2_buffer) (&container_of(vb2_buffer, \
  122. struct rvin_buffer, \
  123. vb)->list)
  124. static void rvin_write(struct rvin_dev *vin, u32 value, u32 offset)
  125. {
  126. iowrite32(value, vin->base + offset);
  127. }
  128. static u32 rvin_read(struct rvin_dev *vin, u32 offset)
  129. {
  130. return ioread32(vin->base + offset);
  131. }
  132. /* -----------------------------------------------------------------------------
  133. * Crop and Scaling Gen2
  134. */
  135. struct vin_coeff {
  136. unsigned short xs_value;
  137. u32 coeff_set[24];
  138. };
  139. static const struct vin_coeff vin_coeff_set[] = {
  140. { 0x0000, {
  141. 0x00000000, 0x00000000, 0x00000000,
  142. 0x00000000, 0x00000000, 0x00000000,
  143. 0x00000000, 0x00000000, 0x00000000,
  144. 0x00000000, 0x00000000, 0x00000000,
  145. 0x00000000, 0x00000000, 0x00000000,
  146. 0x00000000, 0x00000000, 0x00000000,
  147. 0x00000000, 0x00000000, 0x00000000,
  148. 0x00000000, 0x00000000, 0x00000000 },
  149. },
  150. { 0x1000, {
  151. 0x000fa400, 0x000fa400, 0x09625902,
  152. 0x000003f8, 0x00000403, 0x3de0d9f0,
  153. 0x001fffed, 0x00000804, 0x3cc1f9c3,
  154. 0x001003de, 0x00000c01, 0x3cb34d7f,
  155. 0x002003d2, 0x00000c00, 0x3d24a92d,
  156. 0x00200bca, 0x00000bff, 0x3df600d2,
  157. 0x002013cc, 0x000007ff, 0x3ed70c7e,
  158. 0x00100fde, 0x00000000, 0x3f87c036 },
  159. },
  160. { 0x1200, {
  161. 0x002ffff1, 0x002ffff1, 0x02a0a9c8,
  162. 0x002003e7, 0x001ffffa, 0x000185bc,
  163. 0x002007dc, 0x000003ff, 0x3e52859c,
  164. 0x00200bd4, 0x00000002, 0x3d53996b,
  165. 0x00100fd0, 0x00000403, 0x3d04ad2d,
  166. 0x00000bd5, 0x00000403, 0x3d35ace7,
  167. 0x3ff003e4, 0x00000801, 0x3dc674a1,
  168. 0x3fffe800, 0x00000800, 0x3e76f461 },
  169. },
  170. { 0x1400, {
  171. 0x00100be3, 0x00100be3, 0x04d1359a,
  172. 0x00000fdb, 0x002003ed, 0x0211fd93,
  173. 0x00000fd6, 0x002003f4, 0x0002d97b,
  174. 0x000007d6, 0x002ffffb, 0x3e93b956,
  175. 0x3ff003da, 0x001003ff, 0x3db49926,
  176. 0x3fffefe9, 0x00100001, 0x3d655cee,
  177. 0x3fffd400, 0x00000003, 0x3d65f4b6,
  178. 0x000fb421, 0x00000402, 0x3dc6547e },
  179. },
  180. { 0x1600, {
  181. 0x00000bdd, 0x00000bdd, 0x06519578,
  182. 0x3ff007da, 0x00000be3, 0x03c24973,
  183. 0x3ff003d9, 0x00000be9, 0x01b30d5f,
  184. 0x3ffff7df, 0x001003f1, 0x0003c542,
  185. 0x000fdfec, 0x001003f7, 0x3ec4711d,
  186. 0x000fc400, 0x002ffffd, 0x3df504f1,
  187. 0x001fa81a, 0x002ffc00, 0x3d957cc2,
  188. 0x002f8c3c, 0x00100000, 0x3db5c891 },
  189. },
  190. { 0x1800, {
  191. 0x3ff003dc, 0x3ff003dc, 0x0791e558,
  192. 0x000ff7dd, 0x3ff007de, 0x05328554,
  193. 0x000fe7e3, 0x3ff00be2, 0x03232546,
  194. 0x000fd7ee, 0x000007e9, 0x0143bd30,
  195. 0x001fb800, 0x000007ee, 0x00044511,
  196. 0x002fa015, 0x000007f4, 0x3ef4bcee,
  197. 0x002f8832, 0x001003f9, 0x3e4514c7,
  198. 0x001f7853, 0x001003fd, 0x3de54c9f },
  199. },
  200. { 0x1a00, {
  201. 0x000fefe0, 0x000fefe0, 0x08721d3c,
  202. 0x001fdbe7, 0x000ffbde, 0x0652a139,
  203. 0x001fcbf0, 0x000003df, 0x0463292e,
  204. 0x002fb3ff, 0x3ff007e3, 0x0293a91d,
  205. 0x002f9c12, 0x3ff00be7, 0x01241905,
  206. 0x001f8c29, 0x000007ed, 0x3fe470eb,
  207. 0x000f7c46, 0x000007f2, 0x3f04b8ca,
  208. 0x3fef7865, 0x000007f6, 0x3e74e4a8 },
  209. },
  210. { 0x1c00, {
  211. 0x001fd3e9, 0x001fd3e9, 0x08f23d26,
  212. 0x002fbff3, 0x001fe3e4, 0x0712ad23,
  213. 0x002fa800, 0x000ff3e0, 0x05631d1b,
  214. 0x001f9810, 0x000ffbe1, 0x03b3890d,
  215. 0x000f8c23, 0x000003e3, 0x0233e8fa,
  216. 0x3fef843b, 0x000003e7, 0x00f430e4,
  217. 0x3fbf8456, 0x3ff00bea, 0x00046cc8,
  218. 0x3f8f8c72, 0x3ff00bef, 0x3f3490ac },
  219. },
  220. { 0x1e00, {
  221. 0x001fbbf4, 0x001fbbf4, 0x09425112,
  222. 0x001fa800, 0x002fc7ed, 0x0792b110,
  223. 0x000f980e, 0x001fdbe6, 0x0613110a,
  224. 0x3fff8c20, 0x001fe7e3, 0x04a368fd,
  225. 0x3fcf8c33, 0x000ff7e2, 0x0343b8ed,
  226. 0x3f9f8c4a, 0x000fffe3, 0x0203f8da,
  227. 0x3f5f9c61, 0x000003e6, 0x00e428c5,
  228. 0x3f1fb07b, 0x000003eb, 0x3fe440af },
  229. },
  230. { 0x2000, {
  231. 0x000fa400, 0x000fa400, 0x09625902,
  232. 0x3fff980c, 0x001fb7f5, 0x0812b0ff,
  233. 0x3fdf901c, 0x001fc7ed, 0x06b2fcfa,
  234. 0x3faf902d, 0x001fd3e8, 0x055348f1,
  235. 0x3f7f983f, 0x001fe3e5, 0x04038ce3,
  236. 0x3f3fa454, 0x001fefe3, 0x02e3c8d1,
  237. 0x3f0fb86a, 0x001ff7e4, 0x01c3e8c0,
  238. 0x3ecfd880, 0x000fffe6, 0x00c404ac },
  239. },
  240. { 0x2200, {
  241. 0x3fdf9c0b, 0x3fdf9c0b, 0x09725cf4,
  242. 0x3fbf9818, 0x3fffa400, 0x0842a8f1,
  243. 0x3f8f9827, 0x000fb3f7, 0x0702f0ec,
  244. 0x3f5fa037, 0x000fc3ef, 0x05d330e4,
  245. 0x3f2fac49, 0x001fcfea, 0x04a364d9,
  246. 0x3effc05c, 0x001fdbe7, 0x038394ca,
  247. 0x3ecfdc6f, 0x001fe7e6, 0x0273b0bb,
  248. 0x3ea00083, 0x001fefe6, 0x0183c0a9 },
  249. },
  250. { 0x2400, {
  251. 0x3f9fa014, 0x3f9fa014, 0x098260e6,
  252. 0x3f7f9c23, 0x3fcf9c0a, 0x08629ce5,
  253. 0x3f4fa431, 0x3fefa400, 0x0742d8e1,
  254. 0x3f1fb440, 0x3fffb3f8, 0x062310d9,
  255. 0x3eefc850, 0x000fbbf2, 0x050340d0,
  256. 0x3ecfe062, 0x000fcbec, 0x041364c2,
  257. 0x3ea00073, 0x001fd3ea, 0x03037cb5,
  258. 0x3e902086, 0x001fdfe8, 0x022388a5 },
  259. },
  260. { 0x2600, {
  261. 0x3f5fa81e, 0x3f5fa81e, 0x096258da,
  262. 0x3f3fac2b, 0x3f8fa412, 0x088290d8,
  263. 0x3f0fbc38, 0x3fafa408, 0x0772c8d5,
  264. 0x3eefcc47, 0x3fcfa800, 0x0672f4ce,
  265. 0x3ecfe456, 0x3fefaffa, 0x05531cc6,
  266. 0x3eb00066, 0x3fffbbf3, 0x047334bb,
  267. 0x3ea01c77, 0x000fc7ee, 0x039348ae,
  268. 0x3ea04486, 0x000fd3eb, 0x02b350a1 },
  269. },
  270. { 0x2800, {
  271. 0x3f2fb426, 0x3f2fb426, 0x094250ce,
  272. 0x3f0fc032, 0x3f4fac1b, 0x086284cd,
  273. 0x3eefd040, 0x3f7fa811, 0x0782acc9,
  274. 0x3ecfe84c, 0x3f9fa807, 0x06a2d8c4,
  275. 0x3eb0005b, 0x3fbfac00, 0x05b2f4bc,
  276. 0x3eb0186a, 0x3fdfb3fa, 0x04c308b4,
  277. 0x3eb04077, 0x3fefbbf4, 0x03f31ca8,
  278. 0x3ec06884, 0x000fbff2, 0x03031c9e },
  279. },
  280. { 0x2a00, {
  281. 0x3f0fc42d, 0x3f0fc42d, 0x090240c4,
  282. 0x3eefd439, 0x3f2fb822, 0x08526cc2,
  283. 0x3edfe845, 0x3f4fb018, 0x078294bf,
  284. 0x3ec00051, 0x3f6fac0f, 0x06b2b4bb,
  285. 0x3ec0185f, 0x3f8fac07, 0x05e2ccb4,
  286. 0x3ec0386b, 0x3fafac00, 0x0502e8ac,
  287. 0x3ed05c77, 0x3fcfb3fb, 0x0432f0a3,
  288. 0x3ef08482, 0x3fdfbbf6, 0x0372f898 },
  289. },
  290. { 0x2c00, {
  291. 0x3eefdc31, 0x3eefdc31, 0x08e238b8,
  292. 0x3edfec3d, 0x3f0fc828, 0x082258b9,
  293. 0x3ed00049, 0x3f1fc01e, 0x077278b6,
  294. 0x3ed01455, 0x3f3fb815, 0x06c294b2,
  295. 0x3ed03460, 0x3f5fb40d, 0x0602acac,
  296. 0x3ef0506c, 0x3f7fb006, 0x0542c0a4,
  297. 0x3f107476, 0x3f9fb400, 0x0472c89d,
  298. 0x3f309c80, 0x3fbfb7fc, 0x03b2cc94 },
  299. },
  300. { 0x2e00, {
  301. 0x3eefec37, 0x3eefec37, 0x088220b0,
  302. 0x3ee00041, 0x3effdc2d, 0x07f244ae,
  303. 0x3ee0144c, 0x3f0fd023, 0x07625cad,
  304. 0x3ef02c57, 0x3f1fc81a, 0x06c274a9,
  305. 0x3f004861, 0x3f3fbc13, 0x060288a6,
  306. 0x3f20686b, 0x3f5fb80c, 0x05529c9e,
  307. 0x3f408c74, 0x3f6fb805, 0x04b2ac96,
  308. 0x3f80ac7e, 0x3f8fb800, 0x0402ac8e },
  309. },
  310. { 0x3000, {
  311. 0x3ef0003a, 0x3ef0003a, 0x084210a6,
  312. 0x3ef01045, 0x3effec32, 0x07b228a7,
  313. 0x3f00284e, 0x3f0fdc29, 0x073244a4,
  314. 0x3f104058, 0x3f0fd420, 0x06a258a2,
  315. 0x3f305c62, 0x3f2fc818, 0x0612689d,
  316. 0x3f508069, 0x3f3fc011, 0x05728496,
  317. 0x3f80a072, 0x3f4fc00a, 0x04d28c90,
  318. 0x3fc0c07b, 0x3f6fbc04, 0x04429088 },
  319. },
  320. { 0x3200, {
  321. 0x3f00103e, 0x3f00103e, 0x07f1fc9e,
  322. 0x3f102447, 0x3f000035, 0x0782149d,
  323. 0x3f203c4f, 0x3f0ff02c, 0x07122c9c,
  324. 0x3f405458, 0x3f0fe424, 0x06924099,
  325. 0x3f607061, 0x3f1fd41d, 0x06024c97,
  326. 0x3f909068, 0x3f2fcc16, 0x05726490,
  327. 0x3fc0b070, 0x3f3fc80f, 0x04f26c8a,
  328. 0x0000d077, 0x3f4fc409, 0x04627484 },
  329. },
  330. { 0x3400, {
  331. 0x3f202040, 0x3f202040, 0x07a1e898,
  332. 0x3f303449, 0x3f100c38, 0x0741fc98,
  333. 0x3f504c50, 0x3f10002f, 0x06e21495,
  334. 0x3f706459, 0x3f1ff028, 0x06722492,
  335. 0x3fa08060, 0x3f1fe421, 0x05f2348f,
  336. 0x3fd09c67, 0x3f1fdc19, 0x05824c89,
  337. 0x0000bc6e, 0x3f2fd014, 0x04f25086,
  338. 0x0040dc74, 0x3f3fcc0d, 0x04825c7f },
  339. },
  340. { 0x3600, {
  341. 0x3f403042, 0x3f403042, 0x0761d890,
  342. 0x3f504848, 0x3f301c3b, 0x0701f090,
  343. 0x3f805c50, 0x3f200c33, 0x06a2008f,
  344. 0x3fa07458, 0x3f10002b, 0x06520c8d,
  345. 0x3fd0905e, 0x3f1ff424, 0x05e22089,
  346. 0x0000ac65, 0x3f1fe81d, 0x05823483,
  347. 0x0030cc6a, 0x3f2fdc18, 0x04f23c81,
  348. 0x0080e871, 0x3f2fd412, 0x0482407c },
  349. },
  350. { 0x3800, {
  351. 0x3f604043, 0x3f604043, 0x0721c88a,
  352. 0x3f80544a, 0x3f502c3c, 0x06d1d88a,
  353. 0x3fb06851, 0x3f301c35, 0x0681e889,
  354. 0x3fd08456, 0x3f30082f, 0x0611fc88,
  355. 0x00009c5d, 0x3f200027, 0x05d20884,
  356. 0x0030b863, 0x3f2ff421, 0x05621880,
  357. 0x0070d468, 0x3f2fe81b, 0x0502247c,
  358. 0x00c0ec6f, 0x3f2fe015, 0x04a22877 },
  359. },
  360. { 0x3a00, {
  361. 0x3f904c44, 0x3f904c44, 0x06e1b884,
  362. 0x3fb0604a, 0x3f70383e, 0x0691c885,
  363. 0x3fe07451, 0x3f502c36, 0x0661d483,
  364. 0x00009055, 0x3f401831, 0x0601ec81,
  365. 0x0030a85b, 0x3f300c2a, 0x05b1f480,
  366. 0x0070c061, 0x3f300024, 0x0562047a,
  367. 0x00b0d867, 0x3f3ff41e, 0x05020c77,
  368. 0x00f0f46b, 0x3f2fec19, 0x04a21474 },
  369. },
  370. { 0x3c00, {
  371. 0x3fb05c43, 0x3fb05c43, 0x06c1b07e,
  372. 0x3fe06c4b, 0x3f902c3f, 0x0681c081,
  373. 0x0000844f, 0x3f703838, 0x0631cc7d,
  374. 0x00309855, 0x3f602433, 0x05d1d47e,
  375. 0x0060b459, 0x3f50142e, 0x0581e47b,
  376. 0x00a0c85f, 0x3f400828, 0x0531f078,
  377. 0x00e0e064, 0x3f300021, 0x0501fc73,
  378. 0x00b0fc6a, 0x3f3ff41d, 0x04a20873 },
  379. },
  380. { 0x3e00, {
  381. 0x3fe06444, 0x3fe06444, 0x0681a07a,
  382. 0x00007849, 0x3fc0503f, 0x0641b07a,
  383. 0x0020904d, 0x3fa0403a, 0x05f1c07a,
  384. 0x0060a453, 0x3f803034, 0x05c1c878,
  385. 0x0090b858, 0x3f70202f, 0x0571d477,
  386. 0x00d0d05d, 0x3f501829, 0x0531e073,
  387. 0x0110e462, 0x3f500825, 0x04e1e471,
  388. 0x01510065, 0x3f40001f, 0x04a1f06d },
  389. },
  390. { 0x4000, {
  391. 0x00007044, 0x00007044, 0x06519476,
  392. 0x00208448, 0x3fe05c3f, 0x0621a476,
  393. 0x0050984d, 0x3fc04c3a, 0x05e1b075,
  394. 0x0080ac52, 0x3fa03c35, 0x05a1b875,
  395. 0x00c0c056, 0x3f803030, 0x0561c473,
  396. 0x0100d45b, 0x3f70202b, 0x0521d46f,
  397. 0x0140e860, 0x3f601427, 0x04d1d46e,
  398. 0x01810064, 0x3f500822, 0x0491dc6b },
  399. },
  400. { 0x5000, {
  401. 0x0110a442, 0x0110a442, 0x0551545e,
  402. 0x0140b045, 0x00e0983f, 0x0531585f,
  403. 0x0160c047, 0x00c08c3c, 0x0511645e,
  404. 0x0190cc4a, 0x00908039, 0x04f1685f,
  405. 0x01c0dc4c, 0x00707436, 0x04d1705e,
  406. 0x0200e850, 0x00506833, 0x04b1785b,
  407. 0x0230f453, 0x00305c30, 0x0491805a,
  408. 0x02710056, 0x0010542d, 0x04718059 },
  409. },
  410. { 0x6000, {
  411. 0x01c0bc40, 0x01c0bc40, 0x04c13052,
  412. 0x01e0c841, 0x01a0b43d, 0x04c13851,
  413. 0x0210cc44, 0x0180a83c, 0x04a13453,
  414. 0x0230d845, 0x0160a03a, 0x04913c52,
  415. 0x0260e047, 0x01409838, 0x04714052,
  416. 0x0280ec49, 0x01208c37, 0x04514c50,
  417. 0x02b0f44b, 0x01008435, 0x04414c50,
  418. 0x02d1004c, 0x00e07c33, 0x0431544f },
  419. },
  420. { 0x7000, {
  421. 0x0230c83e, 0x0230c83e, 0x04711c4c,
  422. 0x0250d03f, 0x0210c43c, 0x0471204b,
  423. 0x0270d840, 0x0200b83c, 0x0451244b,
  424. 0x0290dc42, 0x01e0b43a, 0x0441244c,
  425. 0x02b0e443, 0x01c0b038, 0x0441284b,
  426. 0x02d0ec44, 0x01b0a438, 0x0421304a,
  427. 0x02f0f445, 0x0190a036, 0x04213449,
  428. 0x0310f847, 0x01709c34, 0x04213848 },
  429. },
  430. { 0x8000, {
  431. 0x0280d03d, 0x0280d03d, 0x04310c48,
  432. 0x02a0d43e, 0x0270c83c, 0x04311047,
  433. 0x02b0dc3e, 0x0250c83a, 0x04311447,
  434. 0x02d0e040, 0x0240c03a, 0x04211446,
  435. 0x02e0e840, 0x0220bc39, 0x04111847,
  436. 0x0300e842, 0x0210b438, 0x04012445,
  437. 0x0310f043, 0x0200b037, 0x04012045,
  438. 0x0330f444, 0x01e0ac36, 0x03f12445 },
  439. },
  440. { 0xefff, {
  441. 0x0340dc3a, 0x0340dc3a, 0x03b0ec40,
  442. 0x0340e03a, 0x0330e039, 0x03c0f03e,
  443. 0x0350e03b, 0x0330dc39, 0x03c0ec3e,
  444. 0x0350e43a, 0x0320dc38, 0x03c0f43e,
  445. 0x0360e43b, 0x0320d839, 0x03b0f03e,
  446. 0x0360e83b, 0x0310d838, 0x03c0fc3b,
  447. 0x0370e83b, 0x0310d439, 0x03a0f83d,
  448. 0x0370e83c, 0x0300d438, 0x03b0fc3c },
  449. }
  450. };
  451. static void rvin_set_coeff(struct rvin_dev *vin, unsigned short xs)
  452. {
  453. int i;
  454. const struct vin_coeff *p_prev_set = NULL;
  455. const struct vin_coeff *p_set = NULL;
  456. /* Look for suitable coefficient values */
  457. for (i = 0; i < ARRAY_SIZE(vin_coeff_set); i++) {
  458. p_prev_set = p_set;
  459. p_set = &vin_coeff_set[i];
  460. if (xs < p_set->xs_value)
  461. break;
  462. }
  463. /* Use previous value if its XS value is closer */
  464. if (p_prev_set && p_set &&
  465. xs - p_prev_set->xs_value < p_set->xs_value - xs)
  466. p_set = p_prev_set;
  467. /* Set coefficient registers */
  468. rvin_write(vin, p_set->coeff_set[0], VNC1A_REG);
  469. rvin_write(vin, p_set->coeff_set[1], VNC1B_REG);
  470. rvin_write(vin, p_set->coeff_set[2], VNC1C_REG);
  471. rvin_write(vin, p_set->coeff_set[3], VNC2A_REG);
  472. rvin_write(vin, p_set->coeff_set[4], VNC2B_REG);
  473. rvin_write(vin, p_set->coeff_set[5], VNC2C_REG);
  474. rvin_write(vin, p_set->coeff_set[6], VNC3A_REG);
  475. rvin_write(vin, p_set->coeff_set[7], VNC3B_REG);
  476. rvin_write(vin, p_set->coeff_set[8], VNC3C_REG);
  477. rvin_write(vin, p_set->coeff_set[9], VNC4A_REG);
  478. rvin_write(vin, p_set->coeff_set[10], VNC4B_REG);
  479. rvin_write(vin, p_set->coeff_set[11], VNC4C_REG);
  480. rvin_write(vin, p_set->coeff_set[12], VNC5A_REG);
  481. rvin_write(vin, p_set->coeff_set[13], VNC5B_REG);
  482. rvin_write(vin, p_set->coeff_set[14], VNC5C_REG);
  483. rvin_write(vin, p_set->coeff_set[15], VNC6A_REG);
  484. rvin_write(vin, p_set->coeff_set[16], VNC6B_REG);
  485. rvin_write(vin, p_set->coeff_set[17], VNC6C_REG);
  486. rvin_write(vin, p_set->coeff_set[18], VNC7A_REG);
  487. rvin_write(vin, p_set->coeff_set[19], VNC7B_REG);
  488. rvin_write(vin, p_set->coeff_set[20], VNC7C_REG);
  489. rvin_write(vin, p_set->coeff_set[21], VNC8A_REG);
  490. rvin_write(vin, p_set->coeff_set[22], VNC8B_REG);
  491. rvin_write(vin, p_set->coeff_set[23], VNC8C_REG);
  492. }
  493. static void rvin_crop_scale_comp_gen2(struct rvin_dev *vin)
  494. {
  495. u32 xs, ys;
  496. /* Set scaling coefficient */
  497. ys = 0;
  498. if (vin->crop.height != vin->compose.height)
  499. ys = (4096 * vin->crop.height) / vin->compose.height;
  500. rvin_write(vin, ys, VNYS_REG);
  501. xs = 0;
  502. if (vin->crop.width != vin->compose.width)
  503. xs = (4096 * vin->crop.width) / vin->compose.width;
  504. /* Horizontal upscaling is up to double size */
  505. if (xs > 0 && xs < 2048)
  506. xs = 2048;
  507. rvin_write(vin, xs, VNXS_REG);
  508. /* Horizontal upscaling is done out by scaling down from double size */
  509. if (xs < 4096)
  510. xs *= 2;
  511. rvin_set_coeff(vin, xs);
  512. /* Set Start/End Pixel/Line Post-Clip */
  513. rvin_write(vin, 0, VNSPPOC_REG);
  514. rvin_write(vin, 0, VNSLPOC_REG);
  515. rvin_write(vin, vin->format.width - 1, VNEPPOC_REG);
  516. switch (vin->format.field) {
  517. case V4L2_FIELD_INTERLACED:
  518. case V4L2_FIELD_INTERLACED_TB:
  519. case V4L2_FIELD_INTERLACED_BT:
  520. rvin_write(vin, vin->format.height / 2 - 1, VNELPOC_REG);
  521. break;
  522. default:
  523. rvin_write(vin, vin->format.height - 1, VNELPOC_REG);
  524. break;
  525. }
  526. vin_dbg(vin,
  527. "Pre-Clip: %ux%u@%u:%u YS: %d XS: %d Post-Clip: %ux%u@%u:%u\n",
  528. vin->crop.width, vin->crop.height, vin->crop.left,
  529. vin->crop.top, ys, xs, vin->format.width, vin->format.height,
  530. 0, 0);
  531. }
  532. void rvin_crop_scale_comp(struct rvin_dev *vin)
  533. {
  534. /* Set Start/End Pixel/Line Pre-Clip */
  535. rvin_write(vin, vin->crop.left, VNSPPRC_REG);
  536. rvin_write(vin, vin->crop.left + vin->crop.width - 1, VNEPPRC_REG);
  537. switch (vin->format.field) {
  538. case V4L2_FIELD_INTERLACED:
  539. case V4L2_FIELD_INTERLACED_TB:
  540. case V4L2_FIELD_INTERLACED_BT:
  541. rvin_write(vin, vin->crop.top / 2, VNSLPRC_REG);
  542. rvin_write(vin, (vin->crop.top + vin->crop.height) / 2 - 1,
  543. VNELPRC_REG);
  544. break;
  545. default:
  546. rvin_write(vin, vin->crop.top, VNSLPRC_REG);
  547. rvin_write(vin, vin->crop.top + vin->crop.height - 1,
  548. VNELPRC_REG);
  549. break;
  550. }
  551. /* TODO: Add support for the UDS scaler. */
  552. if (vin->info->model != RCAR_GEN3)
  553. rvin_crop_scale_comp_gen2(vin);
  554. if (vin->format.pixelformat == V4L2_PIX_FMT_NV16)
  555. rvin_write(vin, ALIGN(vin->format.width, 0x20), VNIS_REG);
  556. else
  557. rvin_write(vin, ALIGN(vin->format.width, 0x10), VNIS_REG);
  558. }
  559. /* -----------------------------------------------------------------------------
  560. * Hardware setup
  561. */
  562. static int rvin_setup(struct rvin_dev *vin)
  563. {
  564. u32 vnmc, dmr, dmr2, interrupts;
  565. bool progressive = false, output_is_yuv = false, input_is_yuv = false;
  566. switch (vin->format.field) {
  567. case V4L2_FIELD_TOP:
  568. vnmc = VNMC_IM_ODD;
  569. break;
  570. case V4L2_FIELD_BOTTOM:
  571. vnmc = VNMC_IM_EVEN;
  572. break;
  573. case V4L2_FIELD_INTERLACED:
  574. /* Default to TB */
  575. vnmc = VNMC_IM_FULL;
  576. /* Use BT if video standard can be read and is 60 Hz format */
  577. if (!vin->info->use_mc && vin->std & V4L2_STD_525_60)
  578. vnmc = VNMC_IM_FULL | VNMC_FOC;
  579. break;
  580. case V4L2_FIELD_INTERLACED_TB:
  581. vnmc = VNMC_IM_FULL;
  582. break;
  583. case V4L2_FIELD_INTERLACED_BT:
  584. vnmc = VNMC_IM_FULL | VNMC_FOC;
  585. break;
  586. case V4L2_FIELD_NONE:
  587. vnmc = VNMC_IM_ODD_EVEN;
  588. progressive = true;
  589. break;
  590. default:
  591. vnmc = VNMC_IM_ODD;
  592. break;
  593. }
  594. /*
  595. * Input interface
  596. */
  597. switch (vin->mbus_code) {
  598. case MEDIA_BUS_FMT_YUYV8_1X16:
  599. /* BT.601/BT.1358 16bit YCbCr422 */
  600. vnmc |= VNMC_INF_YUV16;
  601. input_is_yuv = true;
  602. break;
  603. case MEDIA_BUS_FMT_UYVY8_1X16:
  604. vnmc |= VNMC_INF_YUV16 | VNMC_YCAL;
  605. input_is_yuv = true;
  606. break;
  607. case MEDIA_BUS_FMT_UYVY8_2X8:
  608. /* BT.656 8bit YCbCr422 or BT.601 8bit YCbCr422 */
  609. if (!vin->is_csi &&
  610. vin->parallel->mbus_type == V4L2_MBUS_BT656)
  611. vnmc |= VNMC_INF_YUV8_BT656;
  612. else
  613. vnmc |= VNMC_INF_YUV8_BT601;
  614. input_is_yuv = true;
  615. break;
  616. case MEDIA_BUS_FMT_RGB888_1X24:
  617. vnmc |= VNMC_INF_RGB888;
  618. break;
  619. case MEDIA_BUS_FMT_UYVY10_2X10:
  620. /* BT.656 10bit YCbCr422 or BT.601 10bit YCbCr422 */
  621. if (!vin->is_csi &&
  622. vin->parallel->mbus_type == V4L2_MBUS_BT656)
  623. vnmc |= VNMC_INF_YUV10_BT656;
  624. else
  625. vnmc |= VNMC_INF_YUV10_BT601;
  626. input_is_yuv = true;
  627. break;
  628. default:
  629. break;
  630. }
  631. /* Enable VSYNC Field Toogle mode after one VSYNC input */
  632. if (vin->info->model == RCAR_GEN3)
  633. dmr2 = VNDMR2_FTEV;
  634. else
  635. dmr2 = VNDMR2_FTEV | VNDMR2_VLV(1);
  636. if (!vin->is_csi) {
  637. /* Hsync Signal Polarity Select */
  638. if (!(vin->parallel->mbus_flags & V4L2_MBUS_HSYNC_ACTIVE_LOW))
  639. dmr2 |= VNDMR2_HPS;
  640. /* Vsync Signal Polarity Select */
  641. if (!(vin->parallel->mbus_flags & V4L2_MBUS_VSYNC_ACTIVE_LOW))
  642. dmr2 |= VNDMR2_VPS;
  643. /* Data Enable Polarity Select */
  644. if (vin->parallel->mbus_flags & V4L2_MBUS_DATA_ENABLE_LOW)
  645. dmr2 |= VNDMR2_CES;
  646. }
  647. /*
  648. * Output format
  649. */
  650. switch (vin->format.pixelformat) {
  651. case V4L2_PIX_FMT_NV16:
  652. rvin_write(vin,
  653. ALIGN(vin->format.width * vin->format.height, 0x80),
  654. VNUVAOF_REG);
  655. dmr = VNDMR_DTMD_YCSEP;
  656. output_is_yuv = true;
  657. break;
  658. case V4L2_PIX_FMT_YUYV:
  659. dmr = VNDMR_BPSM;
  660. output_is_yuv = true;
  661. break;
  662. case V4L2_PIX_FMT_UYVY:
  663. dmr = 0;
  664. output_is_yuv = true;
  665. break;
  666. case V4L2_PIX_FMT_XRGB555:
  667. dmr = VNDMR_DTMD_ARGB1555;
  668. break;
  669. case V4L2_PIX_FMT_RGB565:
  670. dmr = 0;
  671. break;
  672. case V4L2_PIX_FMT_XBGR32:
  673. /* Note: not supported on M1 */
  674. dmr = VNDMR_EXRGB;
  675. break;
  676. default:
  677. vin_err(vin, "Invalid pixelformat (0x%x)\n",
  678. vin->format.pixelformat);
  679. return -EINVAL;
  680. }
  681. /* Always update on field change */
  682. vnmc |= VNMC_VUP;
  683. /* If input and output use the same colorspace, use bypass mode */
  684. if (input_is_yuv == output_is_yuv)
  685. vnmc |= VNMC_BPS;
  686. if (vin->info->model == RCAR_GEN3) {
  687. /* Select between CSI-2 and parallel input */
  688. if (vin->is_csi)
  689. vnmc &= ~VNMC_DPINE;
  690. else
  691. vnmc |= VNMC_DPINE;
  692. }
  693. /* Progressive or interlaced mode */
  694. interrupts = progressive ? VNIE_FIE : VNIE_EFE;
  695. /* Ack interrupts */
  696. rvin_write(vin, interrupts, VNINTS_REG);
  697. /* Enable interrupts */
  698. rvin_write(vin, interrupts, VNIE_REG);
  699. /* Start capturing */
  700. rvin_write(vin, dmr, VNDMR_REG);
  701. rvin_write(vin, dmr2, VNDMR2_REG);
  702. /* Enable module */
  703. rvin_write(vin, vnmc | VNMC_ME, VNMC_REG);
  704. return 0;
  705. }
  706. static void rvin_disable_interrupts(struct rvin_dev *vin)
  707. {
  708. rvin_write(vin, 0, VNIE_REG);
  709. }
  710. static u32 rvin_get_interrupt_status(struct rvin_dev *vin)
  711. {
  712. return rvin_read(vin, VNINTS_REG);
  713. }
  714. static void rvin_ack_interrupt(struct rvin_dev *vin)
  715. {
  716. rvin_write(vin, rvin_read(vin, VNINTS_REG), VNINTS_REG);
  717. }
  718. static bool rvin_capture_active(struct rvin_dev *vin)
  719. {
  720. return rvin_read(vin, VNMS_REG) & VNMS_CA;
  721. }
  722. static void rvin_set_slot_addr(struct rvin_dev *vin, int slot, dma_addr_t addr)
  723. {
  724. const struct rvin_video_format *fmt;
  725. int offsetx, offsety;
  726. dma_addr_t offset;
  727. fmt = rvin_format_from_pixel(vin->format.pixelformat);
  728. /*
  729. * There is no HW support for composition do the beast we can
  730. * by modifying the buffer offset
  731. */
  732. offsetx = vin->compose.left * fmt->bpp;
  733. offsety = vin->compose.top * vin->format.bytesperline;
  734. offset = addr + offsetx + offsety;
  735. /*
  736. * The address needs to be 128 bytes aligned. Driver should never accept
  737. * settings that do not satisfy this in the first place...
  738. */
  739. if (WARN_ON((offsetx | offsety | offset) & HW_BUFFER_MASK))
  740. return;
  741. rvin_write(vin, offset, VNMB_REG(slot));
  742. }
  743. /*
  744. * Moves a buffer from the queue to the HW slot. If no buffer is
  745. * available use the scratch buffer. The scratch buffer is never
  746. * returned to userspace, its only function is to enable the capture
  747. * loop to keep running.
  748. */
  749. static void rvin_fill_hw_slot(struct rvin_dev *vin, int slot)
  750. {
  751. struct rvin_buffer *buf;
  752. struct vb2_v4l2_buffer *vbuf;
  753. dma_addr_t phys_addr;
  754. /* A already populated slot shall never be overwritten. */
  755. if (WARN_ON(vin->queue_buf[slot] != NULL))
  756. return;
  757. vin_dbg(vin, "Filling HW slot: %d\n", slot);
  758. if (list_empty(&vin->buf_list)) {
  759. vin->queue_buf[slot] = NULL;
  760. phys_addr = vin->scratch_phys;
  761. } else {
  762. /* Keep track of buffer we give to HW */
  763. buf = list_entry(vin->buf_list.next, struct rvin_buffer, list);
  764. vbuf = &buf->vb;
  765. list_del_init(to_buf_list(vbuf));
  766. vin->queue_buf[slot] = vbuf;
  767. /* Setup DMA */
  768. phys_addr = vb2_dma_contig_plane_dma_addr(&vbuf->vb2_buf, 0);
  769. }
  770. rvin_set_slot_addr(vin, slot, phys_addr);
  771. }
  772. static int rvin_capture_start(struct rvin_dev *vin)
  773. {
  774. int slot, ret;
  775. for (slot = 0; slot < HW_BUFFER_NUM; slot++)
  776. rvin_fill_hw_slot(vin, slot);
  777. rvin_crop_scale_comp(vin);
  778. ret = rvin_setup(vin);
  779. if (ret)
  780. return ret;
  781. vin_dbg(vin, "Starting to capture\n");
  782. /* Continuous Frame Capture Mode */
  783. rvin_write(vin, VNFC_C_FRAME, VNFC_REG);
  784. vin->state = STARTING;
  785. return 0;
  786. }
  787. static void rvin_capture_stop(struct rvin_dev *vin)
  788. {
  789. /* Set continuous & single transfer off */
  790. rvin_write(vin, 0, VNFC_REG);
  791. /* Disable module */
  792. rvin_write(vin, rvin_read(vin, VNMC_REG) & ~VNMC_ME, VNMC_REG);
  793. }
  794. /* -----------------------------------------------------------------------------
  795. * DMA Functions
  796. */
  797. #define RVIN_TIMEOUT_MS 100
  798. #define RVIN_RETRIES 10
  799. static irqreturn_t rvin_irq(int irq, void *data)
  800. {
  801. struct rvin_dev *vin = data;
  802. u32 int_status, vnms;
  803. int slot;
  804. unsigned int handled = 0;
  805. unsigned long flags;
  806. spin_lock_irqsave(&vin->qlock, flags);
  807. int_status = rvin_get_interrupt_status(vin);
  808. if (!int_status)
  809. goto done;
  810. rvin_ack_interrupt(vin);
  811. handled = 1;
  812. /* Nothing to do if capture status is 'STOPPED' */
  813. if (vin->state == STOPPED) {
  814. vin_dbg(vin, "IRQ while state stopped\n");
  815. goto done;
  816. }
  817. /* Nothing to do if capture status is 'STOPPING' */
  818. if (vin->state == STOPPING) {
  819. vin_dbg(vin, "IRQ while state stopping\n");
  820. goto done;
  821. }
  822. /* Prepare for capture and update state */
  823. vnms = rvin_read(vin, VNMS_REG);
  824. slot = (vnms & VNMS_FBS_MASK) >> VNMS_FBS_SHIFT;
  825. /*
  826. * To hand buffers back in a known order to userspace start
  827. * to capture first from slot 0.
  828. */
  829. if (vin->state == STARTING) {
  830. if (slot != 0) {
  831. vin_dbg(vin, "Starting sync slot: %d\n", slot);
  832. goto done;
  833. }
  834. vin_dbg(vin, "Capture start synced!\n");
  835. vin->state = RUNNING;
  836. }
  837. /* Capture frame */
  838. if (vin->queue_buf[slot]) {
  839. vin->queue_buf[slot]->field = vin->format.field;
  840. vin->queue_buf[slot]->sequence = vin->sequence;
  841. vin->queue_buf[slot]->vb2_buf.timestamp = ktime_get_ns();
  842. vb2_buffer_done(&vin->queue_buf[slot]->vb2_buf,
  843. VB2_BUF_STATE_DONE);
  844. vin->queue_buf[slot] = NULL;
  845. } else {
  846. /* Scratch buffer was used, dropping frame. */
  847. vin_dbg(vin, "Dropping frame %u\n", vin->sequence);
  848. }
  849. vin->sequence++;
  850. /* Prepare for next frame */
  851. rvin_fill_hw_slot(vin, slot);
  852. done:
  853. spin_unlock_irqrestore(&vin->qlock, flags);
  854. return IRQ_RETVAL(handled);
  855. }
  856. /* Need to hold qlock before calling */
  857. static void return_all_buffers(struct rvin_dev *vin,
  858. enum vb2_buffer_state state)
  859. {
  860. struct rvin_buffer *buf, *node;
  861. int i;
  862. for (i = 0; i < HW_BUFFER_NUM; i++) {
  863. if (vin->queue_buf[i]) {
  864. vb2_buffer_done(&vin->queue_buf[i]->vb2_buf,
  865. state);
  866. vin->queue_buf[i] = NULL;
  867. }
  868. }
  869. list_for_each_entry_safe(buf, node, &vin->buf_list, list) {
  870. vb2_buffer_done(&buf->vb.vb2_buf, state);
  871. list_del(&buf->list);
  872. }
  873. }
  874. static int rvin_queue_setup(struct vb2_queue *vq, unsigned int *nbuffers,
  875. unsigned int *nplanes, unsigned int sizes[],
  876. struct device *alloc_devs[])
  877. {
  878. struct rvin_dev *vin = vb2_get_drv_priv(vq);
  879. /* Make sure the image size is large enough. */
  880. if (*nplanes)
  881. return sizes[0] < vin->format.sizeimage ? -EINVAL : 0;
  882. *nplanes = 1;
  883. sizes[0] = vin->format.sizeimage;
  884. return 0;
  885. };
  886. static int rvin_buffer_prepare(struct vb2_buffer *vb)
  887. {
  888. struct rvin_dev *vin = vb2_get_drv_priv(vb->vb2_queue);
  889. unsigned long size = vin->format.sizeimage;
  890. if (vb2_plane_size(vb, 0) < size) {
  891. vin_err(vin, "buffer too small (%lu < %lu)\n",
  892. vb2_plane_size(vb, 0), size);
  893. return -EINVAL;
  894. }
  895. vb2_set_plane_payload(vb, 0, size);
  896. return 0;
  897. }
  898. static void rvin_buffer_queue(struct vb2_buffer *vb)
  899. {
  900. struct vb2_v4l2_buffer *vbuf = to_vb2_v4l2_buffer(vb);
  901. struct rvin_dev *vin = vb2_get_drv_priv(vb->vb2_queue);
  902. unsigned long flags;
  903. spin_lock_irqsave(&vin->qlock, flags);
  904. list_add_tail(to_buf_list(vbuf), &vin->buf_list);
  905. spin_unlock_irqrestore(&vin->qlock, flags);
  906. }
  907. static int rvin_mc_validate_format(struct rvin_dev *vin, struct v4l2_subdev *sd,
  908. struct media_pad *pad)
  909. {
  910. struct v4l2_subdev_format fmt = {
  911. .which = V4L2_SUBDEV_FORMAT_ACTIVE,
  912. };
  913. fmt.pad = pad->index;
  914. if (v4l2_subdev_call(sd, pad, get_fmt, NULL, &fmt))
  915. return -EPIPE;
  916. switch (fmt.format.code) {
  917. case MEDIA_BUS_FMT_YUYV8_1X16:
  918. case MEDIA_BUS_FMT_UYVY8_1X16:
  919. case MEDIA_BUS_FMT_UYVY8_2X8:
  920. case MEDIA_BUS_FMT_UYVY10_2X10:
  921. case MEDIA_BUS_FMT_RGB888_1X24:
  922. vin->mbus_code = fmt.format.code;
  923. break;
  924. default:
  925. return -EPIPE;
  926. }
  927. switch (fmt.format.field) {
  928. case V4L2_FIELD_TOP:
  929. case V4L2_FIELD_BOTTOM:
  930. case V4L2_FIELD_NONE:
  931. case V4L2_FIELD_INTERLACED_TB:
  932. case V4L2_FIELD_INTERLACED_BT:
  933. case V4L2_FIELD_INTERLACED:
  934. case V4L2_FIELD_SEQ_TB:
  935. case V4L2_FIELD_SEQ_BT:
  936. /* Supported natively */
  937. break;
  938. case V4L2_FIELD_ALTERNATE:
  939. switch (vin->format.field) {
  940. case V4L2_FIELD_TOP:
  941. case V4L2_FIELD_BOTTOM:
  942. case V4L2_FIELD_NONE:
  943. break;
  944. case V4L2_FIELD_INTERLACED_TB:
  945. case V4L2_FIELD_INTERLACED_BT:
  946. case V4L2_FIELD_INTERLACED:
  947. case V4L2_FIELD_SEQ_TB:
  948. case V4L2_FIELD_SEQ_BT:
  949. /* Use VIN hardware to combine the two fields */
  950. fmt.format.height *= 2;
  951. break;
  952. default:
  953. return -EPIPE;
  954. }
  955. break;
  956. default:
  957. return -EPIPE;
  958. }
  959. if (fmt.format.width != vin->format.width ||
  960. fmt.format.height != vin->format.height ||
  961. fmt.format.code != vin->mbus_code)
  962. return -EPIPE;
  963. return 0;
  964. }
  965. static int rvin_set_stream(struct rvin_dev *vin, int on)
  966. {
  967. struct media_pipeline *pipe;
  968. struct media_device *mdev;
  969. struct v4l2_subdev *sd;
  970. struct media_pad *pad;
  971. int ret;
  972. /* No media controller used, simply pass operation to subdevice. */
  973. if (!vin->info->use_mc) {
  974. ret = v4l2_subdev_call(vin->parallel->subdev, video, s_stream,
  975. on);
  976. return ret == -ENOIOCTLCMD ? 0 : ret;
  977. }
  978. pad = media_entity_remote_pad(&vin->pad);
  979. if (!pad)
  980. return -EPIPE;
  981. sd = media_entity_to_v4l2_subdev(pad->entity);
  982. if (!on) {
  983. media_pipeline_stop(&vin->vdev.entity);
  984. return v4l2_subdev_call(sd, video, s_stream, 0);
  985. }
  986. ret = rvin_mc_validate_format(vin, sd, pad);
  987. if (ret)
  988. return ret;
  989. /*
  990. * The graph lock needs to be taken to protect concurrent
  991. * starts of multiple VIN instances as they might share
  992. * a common subdevice down the line and then should use
  993. * the same pipe.
  994. */
  995. mdev = vin->vdev.entity.graph_obj.mdev;
  996. mutex_lock(&mdev->graph_mutex);
  997. pipe = sd->entity.pipe ? sd->entity.pipe : &vin->vdev.pipe;
  998. ret = __media_pipeline_start(&vin->vdev.entity, pipe);
  999. mutex_unlock(&mdev->graph_mutex);
  1000. if (ret)
  1001. return ret;
  1002. ret = v4l2_subdev_call(sd, video, s_stream, 1);
  1003. if (ret == -ENOIOCTLCMD)
  1004. ret = 0;
  1005. if (ret)
  1006. media_pipeline_stop(&vin->vdev.entity);
  1007. return ret;
  1008. }
  1009. static int rvin_start_streaming(struct vb2_queue *vq, unsigned int count)
  1010. {
  1011. struct rvin_dev *vin = vb2_get_drv_priv(vq);
  1012. unsigned long flags;
  1013. int ret;
  1014. /* Allocate scratch buffer. */
  1015. vin->scratch = dma_alloc_coherent(vin->dev, vin->format.sizeimage,
  1016. &vin->scratch_phys, GFP_KERNEL);
  1017. if (!vin->scratch) {
  1018. spin_lock_irqsave(&vin->qlock, flags);
  1019. return_all_buffers(vin, VB2_BUF_STATE_QUEUED);
  1020. spin_unlock_irqrestore(&vin->qlock, flags);
  1021. vin_err(vin, "Failed to allocate scratch buffer\n");
  1022. return -ENOMEM;
  1023. }
  1024. ret = rvin_set_stream(vin, 1);
  1025. if (ret) {
  1026. spin_lock_irqsave(&vin->qlock, flags);
  1027. return_all_buffers(vin, VB2_BUF_STATE_QUEUED);
  1028. spin_unlock_irqrestore(&vin->qlock, flags);
  1029. goto out;
  1030. }
  1031. spin_lock_irqsave(&vin->qlock, flags);
  1032. vin->sequence = 0;
  1033. ret = rvin_capture_start(vin);
  1034. if (ret) {
  1035. return_all_buffers(vin, VB2_BUF_STATE_QUEUED);
  1036. rvin_set_stream(vin, 0);
  1037. }
  1038. spin_unlock_irqrestore(&vin->qlock, flags);
  1039. out:
  1040. if (ret)
  1041. dma_free_coherent(vin->dev, vin->format.sizeimage, vin->scratch,
  1042. vin->scratch_phys);
  1043. return ret;
  1044. }
  1045. static void rvin_stop_streaming(struct vb2_queue *vq)
  1046. {
  1047. struct rvin_dev *vin = vb2_get_drv_priv(vq);
  1048. unsigned long flags;
  1049. int retries = 0;
  1050. spin_lock_irqsave(&vin->qlock, flags);
  1051. vin->state = STOPPING;
  1052. /* Wait for streaming to stop */
  1053. while (retries++ < RVIN_RETRIES) {
  1054. rvin_capture_stop(vin);
  1055. /* Check if HW is stopped */
  1056. if (!rvin_capture_active(vin)) {
  1057. vin->state = STOPPED;
  1058. break;
  1059. }
  1060. spin_unlock_irqrestore(&vin->qlock, flags);
  1061. msleep(RVIN_TIMEOUT_MS);
  1062. spin_lock_irqsave(&vin->qlock, flags);
  1063. }
  1064. if (vin->state != STOPPED) {
  1065. /*
  1066. * If this happens something have gone horribly wrong.
  1067. * Set state to stopped to prevent the interrupt handler
  1068. * to make things worse...
  1069. */
  1070. vin_err(vin, "Failed stop HW, something is seriously broken\n");
  1071. vin->state = STOPPED;
  1072. }
  1073. /* Release all active buffers */
  1074. return_all_buffers(vin, VB2_BUF_STATE_ERROR);
  1075. spin_unlock_irqrestore(&vin->qlock, flags);
  1076. rvin_set_stream(vin, 0);
  1077. /* disable interrupts */
  1078. rvin_disable_interrupts(vin);
  1079. /* Free scratch buffer. */
  1080. dma_free_coherent(vin->dev, vin->format.sizeimage, vin->scratch,
  1081. vin->scratch_phys);
  1082. }
  1083. static const struct vb2_ops rvin_qops = {
  1084. .queue_setup = rvin_queue_setup,
  1085. .buf_prepare = rvin_buffer_prepare,
  1086. .buf_queue = rvin_buffer_queue,
  1087. .start_streaming = rvin_start_streaming,
  1088. .stop_streaming = rvin_stop_streaming,
  1089. .wait_prepare = vb2_ops_wait_prepare,
  1090. .wait_finish = vb2_ops_wait_finish,
  1091. };
  1092. void rvin_dma_unregister(struct rvin_dev *vin)
  1093. {
  1094. mutex_destroy(&vin->lock);
  1095. v4l2_device_unregister(&vin->v4l2_dev);
  1096. }
  1097. int rvin_dma_register(struct rvin_dev *vin, int irq)
  1098. {
  1099. struct vb2_queue *q = &vin->queue;
  1100. int i, ret;
  1101. /* Initialize the top-level structure */
  1102. ret = v4l2_device_register(vin->dev, &vin->v4l2_dev);
  1103. if (ret)
  1104. return ret;
  1105. mutex_init(&vin->lock);
  1106. INIT_LIST_HEAD(&vin->buf_list);
  1107. spin_lock_init(&vin->qlock);
  1108. vin->state = STOPPED;
  1109. for (i = 0; i < HW_BUFFER_NUM; i++)
  1110. vin->queue_buf[i] = NULL;
  1111. /* buffer queue */
  1112. q->type = V4L2_BUF_TYPE_VIDEO_CAPTURE;
  1113. q->io_modes = VB2_MMAP | VB2_READ | VB2_DMABUF;
  1114. q->lock = &vin->lock;
  1115. q->drv_priv = vin;
  1116. q->buf_struct_size = sizeof(struct rvin_buffer);
  1117. q->ops = &rvin_qops;
  1118. q->mem_ops = &vb2_dma_contig_memops;
  1119. q->timestamp_flags = V4L2_BUF_FLAG_TIMESTAMP_MONOTONIC;
  1120. q->min_buffers_needed = 4;
  1121. q->dev = vin->dev;
  1122. ret = vb2_queue_init(q);
  1123. if (ret < 0) {
  1124. vin_err(vin, "failed to initialize VB2 queue\n");
  1125. goto error;
  1126. }
  1127. /* irq */
  1128. ret = devm_request_irq(vin->dev, irq, rvin_irq, IRQF_SHARED,
  1129. KBUILD_MODNAME, vin);
  1130. if (ret) {
  1131. vin_err(vin, "failed to request irq\n");
  1132. goto error;
  1133. }
  1134. return 0;
  1135. error:
  1136. rvin_dma_unregister(vin);
  1137. return ret;
  1138. }
  1139. /* -----------------------------------------------------------------------------
  1140. * Gen3 CHSEL manipulation
  1141. */
  1142. /*
  1143. * There is no need to have locking around changing the routing
  1144. * as it's only possible to do so when no VIN in the group is
  1145. * streaming so nothing can race with the VNMC register.
  1146. */
  1147. int rvin_set_channel_routing(struct rvin_dev *vin, u8 chsel)
  1148. {
  1149. u32 ifmd, vnmc;
  1150. int ret;
  1151. ret = pm_runtime_get_sync(vin->dev);
  1152. if (ret < 0) {
  1153. pm_runtime_put_noidle(vin->dev);
  1154. return ret;
  1155. }
  1156. /* Make register writes take effect immediately. */
  1157. vnmc = rvin_read(vin, VNMC_REG);
  1158. rvin_write(vin, vnmc & ~VNMC_VUP, VNMC_REG);
  1159. ifmd = VNCSI_IFMD_DES1 | VNCSI_IFMD_DES0 | VNCSI_IFMD_CSI_CHSEL(chsel);
  1160. rvin_write(vin, ifmd, VNCSI_IFMD_REG);
  1161. vin_dbg(vin, "Set IFMD 0x%x\n", ifmd);
  1162. /* Restore VNMC. */
  1163. rvin_write(vin, vnmc, VNMC_REG);
  1164. pm_runtime_put(vin->dev);
  1165. return ret;
  1166. }