regs-mfc-v8.h 4.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126
  1. /*
  2. * Register definition file for Samsung MFC V8.x Interface (FIMV) driver
  3. *
  4. * Copyright (c) 2014 Samsung Electronics Co., Ltd.
  5. * http://www.samsung.com/
  6. *
  7. * This program is free software; you can redistribute it and/or modify
  8. * it under the terms of the GNU General Public License version 2 as
  9. * published by the Free Software Foundation.
  10. */
  11. #ifndef _REGS_MFC_V8_H
  12. #define _REGS_MFC_V8_H
  13. #include <linux/sizes.h>
  14. #include "regs-mfc-v7.h"
  15. /* Additional registers for v8 */
  16. #define S5P_FIMV_D_MVC_NUM_VIEWS_V8 0xf104
  17. #define S5P_FIMV_D_MIN_SCRATCH_BUFFER_SIZE_V8 0xf108
  18. #define S5P_FIMV_D_FIRST_PLANE_DPB_SIZE_V8 0xf144
  19. #define S5P_FIMV_D_SECOND_PLANE_DPB_SIZE_V8 0xf148
  20. #define S5P_FIMV_D_MV_BUFFER_SIZE_V8 0xf150
  21. #define S5P_FIMV_D_FIRST_PLANE_DPB_STRIDE_SIZE_V8 0xf138
  22. #define S5P_FIMV_D_SECOND_PLANE_DPB_STRIDE_SIZE_V8 0xf13c
  23. #define S5P_FIMV_D_FIRST_PLANE_DPB_V8 0xf160
  24. #define S5P_FIMV_D_SECOND_PLANE_DPB_V8 0xf260
  25. #define S5P_FIMV_D_MV_BUFFER_V8 0xf460
  26. #define S5P_FIMV_D_NUM_MV_V8 0xf134
  27. #define S5P_FIMV_D_INIT_BUFFER_OPTIONS_V8 0xf154
  28. #define S5P_FIMV_D_SCRATCH_BUFFER_ADDR_V8 0xf560
  29. #define S5P_FIMV_D_SCRATCH_BUFFER_SIZE_V8 0xf564
  30. #define S5P_FIMV_D_CPB_BUFFER_ADDR_V8 0xf5b0
  31. #define S5P_FIMV_D_CPB_BUFFER_SIZE_V8 0xf5b4
  32. #define S5P_FIMV_D_AVAILABLE_DPB_FLAG_LOWER_V8 0xf5bc
  33. #define S5P_FIMV_D_CPB_BUFFER_OFFSET_V8 0xf5c0
  34. #define S5P_FIMV_D_SLICE_IF_ENABLE_V8 0xf5c4
  35. #define S5P_FIMV_D_STREAM_DATA_SIZE_V8 0xf5d0
  36. /* Display information register */
  37. #define S5P_FIMV_D_DISPLAY_FRAME_WIDTH_V8 0xf600
  38. #define S5P_FIMV_D_DISPLAY_FRAME_HEIGHT_V8 0xf604
  39. /* Display status */
  40. #define S5P_FIMV_D_DISPLAY_STATUS_V8 0xf608
  41. #define S5P_FIMV_D_DISPLAY_FIRST_PLANE_ADDR_V8 0xf60c
  42. #define S5P_FIMV_D_DISPLAY_SECOND_PLANE_ADDR_V8 0xf610
  43. #define S5P_FIMV_D_DISPLAY_FRAME_TYPE_V8 0xf618
  44. #define S5P_FIMV_D_DISPLAY_CROP_INFO1_V8 0xf61c
  45. #define S5P_FIMV_D_DISPLAY_CROP_INFO2_V8 0xf620
  46. #define S5P_FIMV_D_DISPLAY_PICTURE_PROFILE_V8 0xf624
  47. /* Decoded picture information register */
  48. #define S5P_FIMV_D_DECODED_STATUS_V8 0xf644
  49. #define S5P_FIMV_D_DECODED_FIRST_PLANE_ADDR_V8 0xf648
  50. #define S5P_FIMV_D_DECODED_SECOND_PLANE_ADDR_V8 0xf64c
  51. #define S5P_FIMV_D_DECODED_THIRD_PLANE_ADDR_V8 0xf650
  52. #define S5P_FIMV_D_DECODED_FRAME_TYPE_V8 0xf654
  53. #define S5P_FIMV_D_DECODED_NAL_SIZE_V8 0xf664
  54. /* Returned value register for specific setting */
  55. #define S5P_FIMV_D_RET_PICTURE_TAG_TOP_V8 0xf674
  56. #define S5P_FIMV_D_RET_PICTURE_TAG_BOT_V8 0xf678
  57. #define S5P_FIMV_D_MVC_VIEW_ID_V8 0xf6d8
  58. /* SEI related information */
  59. #define S5P_FIMV_D_FRAME_PACK_SEI_AVAIL_V8 0xf6dc
  60. /* Encoder Registers */
  61. #define S5P_FIMV_E_FIXED_PICTURE_QP_V8 0xf794
  62. #define S5P_FIMV_E_RC_CONFIG_V8 0xf798
  63. #define S5P_FIMV_E_RC_QP_BOUND_V8 0xf79c
  64. #define S5P_FIMV_E_RC_RPARAM_V8 0xf7a4
  65. #define S5P_FIMV_E_MB_RC_CONFIG_V8 0xf7a8
  66. #define S5P_FIMV_E_PADDING_CTRL_V8 0xf7ac
  67. #define S5P_FIMV_E_MV_HOR_RANGE_V8 0xf7b4
  68. #define S5P_FIMV_E_MV_VER_RANGE_V8 0xf7b8
  69. #define S5P_FIMV_E_VBV_BUFFER_SIZE_V8 0xf78c
  70. #define S5P_FIMV_E_VBV_INIT_DELAY_V8 0xf790
  71. #define S5P_FIMV_E_MIN_SCRATCH_BUFFER_SIZE_V8 0xf894
  72. #define S5P_FIMV_E_ASPECT_RATIO_V8 0xfb4c
  73. #define S5P_FIMV_E_EXTENDED_SAR_V8 0xfb50
  74. #define S5P_FIMV_E_H264_OPTIONS_V8 0xfb54
  75. /* MFCv8 Context buffer sizes */
  76. #define MFC_CTX_BUF_SIZE_V8 (36 * SZ_1K) /* 36KB */
  77. #define MFC_H264_DEC_CTX_BUF_SIZE_V8 (2 * SZ_1M) /* 2MB */
  78. #define MFC_OTHER_DEC_CTX_BUF_SIZE_V8 (20 * SZ_1K) /* 20KB */
  79. #define MFC_H264_ENC_CTX_BUF_SIZE_V8 (100 * SZ_1K) /* 100KB */
  80. #define MFC_OTHER_ENC_CTX_BUF_SIZE_V8 (10 * SZ_1K) /* 10KB */
  81. /* Buffer size defines */
  82. #define S5P_FIMV_TMV_BUFFER_SIZE_V8(w, h) (((w) + 1) * ((h) + 1) * 8)
  83. #define S5P_FIMV_SCRATCH_BUF_SIZE_H264_DEC_V8(w, h) (((w) * 704) + 2176)
  84. #define S5P_FIMV_SCRATCH_BUF_SIZE_VP8_DEC_V8(w, h) \
  85. (((w) * 576 + (h) * 128) + 4128)
  86. #define S5P_FIMV_SCRATCH_BUF_SIZE_H264_ENC_V8(w, h) \
  87. (((w) * 592) + 2336)
  88. #define S5P_FIMV_SCRATCH_BUF_SIZE_VP8_ENC_V8(w, h) \
  89. (((w) * 576) + 10512 + \
  90. ((((((w) * 16) * ((h) * 16)) * 3) / 2) * 4))
  91. #define S5P_FIMV_ME_BUFFER_SIZE_V8(imw, imh, mbw, mbh) \
  92. ((DIV_ROUND_UP((mbw * 16), 64) * DIV_ROUND_UP((mbh * 16), 64) * 256) \
  93. + (DIV_ROUND_UP((mbw) * (mbh), 32) * 16))
  94. /* BUffer alignment defines */
  95. #define S5P_FIMV_D_ALIGN_PLANE_SIZE_V8 64
  96. /* MFCv8 variant defines */
  97. #define MAX_FW_SIZE_V8 (SZ_512K) /* 512KB */
  98. #define MAX_CPB_SIZE_V8 (3 * SZ_1M) /* 3MB */
  99. #define MFC_VERSION_V8 0x80
  100. #define MFC_NUM_PORTS_V8 1
  101. #endif /*_REGS_MFC_V8_H*/