mxl111sf-gpio.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753
  1. /*
  2. * mxl111sf-gpio.c - driver for the MaxLinear MXL111SF
  3. *
  4. * Copyright (C) 2010-2014 Michael Krufky <mkrufky@linuxtv.org>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * This program is distributed in the hope that it will be useful,
  12. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  13. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  14. * GNU General Public License for more details.
  15. */
  16. #include "mxl111sf-gpio.h"
  17. #include "mxl111sf-i2c.h"
  18. #include "mxl111sf.h"
  19. /* ------------------------------------------------------------------------- */
  20. #define MXL_GPIO_MUX_REG_0 0x84
  21. #define MXL_GPIO_MUX_REG_1 0x89
  22. #define MXL_GPIO_MUX_REG_2 0x82
  23. #define MXL_GPIO_DIR_INPUT 0
  24. #define MXL_GPIO_DIR_OUTPUT 1
  25. static int mxl111sf_set_gpo_state(struct mxl111sf_state *state, u8 pin, u8 val)
  26. {
  27. int ret;
  28. u8 tmp;
  29. mxl_debug_adv("(%d, %d)", pin, val);
  30. if ((pin > 0) && (pin < 8)) {
  31. ret = mxl111sf_read_reg(state, 0x19, &tmp);
  32. if (mxl_fail(ret))
  33. goto fail;
  34. tmp &= ~(1 << (pin - 1));
  35. tmp |= (val << (pin - 1));
  36. ret = mxl111sf_write_reg(state, 0x19, tmp);
  37. if (mxl_fail(ret))
  38. goto fail;
  39. } else if (pin <= 10) {
  40. if (pin == 0)
  41. pin += 7;
  42. ret = mxl111sf_read_reg(state, 0x30, &tmp);
  43. if (mxl_fail(ret))
  44. goto fail;
  45. tmp &= ~(1 << (pin - 3));
  46. tmp |= (val << (pin - 3));
  47. ret = mxl111sf_write_reg(state, 0x30, tmp);
  48. if (mxl_fail(ret))
  49. goto fail;
  50. } else
  51. ret = -EINVAL;
  52. fail:
  53. return ret;
  54. }
  55. static int mxl111sf_get_gpi_state(struct mxl111sf_state *state, u8 pin, u8 *val)
  56. {
  57. int ret;
  58. u8 tmp;
  59. mxl_debug("(0x%02x)", pin);
  60. *val = 0;
  61. switch (pin) {
  62. case 0:
  63. case 1:
  64. case 2:
  65. case 3:
  66. ret = mxl111sf_read_reg(state, 0x23, &tmp);
  67. if (mxl_fail(ret))
  68. goto fail;
  69. *val = (tmp >> (pin + 4)) & 0x01;
  70. break;
  71. case 4:
  72. case 5:
  73. case 6:
  74. case 7:
  75. ret = mxl111sf_read_reg(state, 0x2f, &tmp);
  76. if (mxl_fail(ret))
  77. goto fail;
  78. *val = (tmp >> pin) & 0x01;
  79. break;
  80. case 8:
  81. case 9:
  82. case 10:
  83. ret = mxl111sf_read_reg(state, 0x22, &tmp);
  84. if (mxl_fail(ret))
  85. goto fail;
  86. *val = (tmp >> (pin - 3)) & 0x01;
  87. break;
  88. default:
  89. return -EINVAL; /* invalid pin */
  90. }
  91. fail:
  92. return ret;
  93. }
  94. struct mxl_gpio_cfg {
  95. u8 pin;
  96. u8 dir;
  97. u8 val;
  98. };
  99. static int mxl111sf_config_gpio_pins(struct mxl111sf_state *state,
  100. struct mxl_gpio_cfg *gpio_cfg)
  101. {
  102. int ret;
  103. u8 tmp;
  104. mxl_debug_adv("(%d, %d)", gpio_cfg->pin, gpio_cfg->dir);
  105. switch (gpio_cfg->pin) {
  106. case 0:
  107. case 1:
  108. case 2:
  109. case 3:
  110. ret = mxl111sf_read_reg(state, MXL_GPIO_MUX_REG_0, &tmp);
  111. if (mxl_fail(ret))
  112. goto fail;
  113. tmp &= ~(1 << (gpio_cfg->pin + 4));
  114. tmp |= (gpio_cfg->dir << (gpio_cfg->pin + 4));
  115. ret = mxl111sf_write_reg(state, MXL_GPIO_MUX_REG_0, tmp);
  116. if (mxl_fail(ret))
  117. goto fail;
  118. break;
  119. case 4:
  120. case 5:
  121. case 6:
  122. case 7:
  123. ret = mxl111sf_read_reg(state, MXL_GPIO_MUX_REG_1, &tmp);
  124. if (mxl_fail(ret))
  125. goto fail;
  126. tmp &= ~(1 << gpio_cfg->pin);
  127. tmp |= (gpio_cfg->dir << gpio_cfg->pin);
  128. ret = mxl111sf_write_reg(state, MXL_GPIO_MUX_REG_1, tmp);
  129. if (mxl_fail(ret))
  130. goto fail;
  131. break;
  132. case 8:
  133. case 9:
  134. case 10:
  135. ret = mxl111sf_read_reg(state, MXL_GPIO_MUX_REG_2, &tmp);
  136. if (mxl_fail(ret))
  137. goto fail;
  138. tmp &= ~(1 << (gpio_cfg->pin - 3));
  139. tmp |= (gpio_cfg->dir << (gpio_cfg->pin - 3));
  140. ret = mxl111sf_write_reg(state, MXL_GPIO_MUX_REG_2, tmp);
  141. if (mxl_fail(ret))
  142. goto fail;
  143. break;
  144. default:
  145. return -EINVAL; /* invalid pin */
  146. }
  147. ret = (MXL_GPIO_DIR_OUTPUT == gpio_cfg->dir) ?
  148. mxl111sf_set_gpo_state(state,
  149. gpio_cfg->pin, gpio_cfg->val) :
  150. mxl111sf_get_gpi_state(state,
  151. gpio_cfg->pin, &gpio_cfg->val);
  152. mxl_fail(ret);
  153. fail:
  154. return ret;
  155. }
  156. static int mxl111sf_hw_do_set_gpio(struct mxl111sf_state *state,
  157. int gpio, int direction, int val)
  158. {
  159. struct mxl_gpio_cfg gpio_config = {
  160. .pin = gpio,
  161. .dir = direction,
  162. .val = val,
  163. };
  164. mxl_debug("(%d, %d, %d)", gpio, direction, val);
  165. return mxl111sf_config_gpio_pins(state, &gpio_config);
  166. }
  167. /* ------------------------------------------------------------------------- */
  168. #define PIN_MUX_MPEG_MODE_MASK 0x40 /* 0x17 <6> */
  169. #define PIN_MUX_MPEG_PAR_EN_MASK 0x01 /* 0x18 <0> */
  170. #define PIN_MUX_MPEG_SER_EN_MASK 0x02 /* 0x18 <1> */
  171. #define PIN_MUX_MPG_IN_MUX_MASK 0x80 /* 0x3D <7> */
  172. #define PIN_MUX_BT656_ENABLE_MASK 0x04 /* 0x12 <2> */
  173. #define PIN_MUX_I2S_ENABLE_MASK 0x40 /* 0x15 <6> */
  174. #define PIN_MUX_SPI_MODE_MASK 0x10 /* 0x3D <4> */
  175. #define PIN_MUX_MCLK_EN_CTRL_MASK 0x10 /* 0x82 <4> */
  176. #define PIN_MUX_MPSYN_EN_CTRL_MASK 0x20 /* 0x82 <5> */
  177. #define PIN_MUX_MDVAL_EN_CTRL_MASK 0x40 /* 0x82 <6> */
  178. #define PIN_MUX_MPERR_EN_CTRL_MASK 0x80 /* 0x82 <7> */
  179. #define PIN_MUX_MDAT_EN_0_MASK 0x10 /* 0x84 <4> */
  180. #define PIN_MUX_MDAT_EN_1_MASK 0x20 /* 0x84 <5> */
  181. #define PIN_MUX_MDAT_EN_2_MASK 0x40 /* 0x84 <6> */
  182. #define PIN_MUX_MDAT_EN_3_MASK 0x80 /* 0x84 <7> */
  183. #define PIN_MUX_MDAT_EN_4_MASK 0x10 /* 0x89 <4> */
  184. #define PIN_MUX_MDAT_EN_5_MASK 0x20 /* 0x89 <5> */
  185. #define PIN_MUX_MDAT_EN_6_MASK 0x40 /* 0x89 <6> */
  186. #define PIN_MUX_MDAT_EN_7_MASK 0x80 /* 0x89 <7> */
  187. int mxl111sf_config_pin_mux_modes(struct mxl111sf_state *state,
  188. enum mxl111sf_mux_config pin_mux_config)
  189. {
  190. u8 r12, r15, r17, r18, r3D, r82, r84, r89;
  191. int ret;
  192. mxl_debug("(%d)", pin_mux_config);
  193. ret = mxl111sf_read_reg(state, 0x17, &r17);
  194. if (mxl_fail(ret))
  195. goto fail;
  196. ret = mxl111sf_read_reg(state, 0x18, &r18);
  197. if (mxl_fail(ret))
  198. goto fail;
  199. ret = mxl111sf_read_reg(state, 0x12, &r12);
  200. if (mxl_fail(ret))
  201. goto fail;
  202. ret = mxl111sf_read_reg(state, 0x15, &r15);
  203. if (mxl_fail(ret))
  204. goto fail;
  205. ret = mxl111sf_read_reg(state, 0x82, &r82);
  206. if (mxl_fail(ret))
  207. goto fail;
  208. ret = mxl111sf_read_reg(state, 0x84, &r84);
  209. if (mxl_fail(ret))
  210. goto fail;
  211. ret = mxl111sf_read_reg(state, 0x89, &r89);
  212. if (mxl_fail(ret))
  213. goto fail;
  214. ret = mxl111sf_read_reg(state, 0x3D, &r3D);
  215. if (mxl_fail(ret))
  216. goto fail;
  217. switch (pin_mux_config) {
  218. case PIN_MUX_TS_OUT_PARALLEL:
  219. /* mpeg_mode = 1 */
  220. r17 |= PIN_MUX_MPEG_MODE_MASK;
  221. /* mpeg_par_en = 1 */
  222. r18 |= PIN_MUX_MPEG_PAR_EN_MASK;
  223. /* mpeg_ser_en = 0 */
  224. r18 &= ~PIN_MUX_MPEG_SER_EN_MASK;
  225. /* mpg_in_mux = 0 */
  226. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  227. /* bt656_enable = 0 */
  228. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  229. /* i2s_enable = 0 */
  230. r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
  231. /* spi_mode = 0 */
  232. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  233. /* mclk_en_ctrl = 1 */
  234. r82 |= PIN_MUX_MCLK_EN_CTRL_MASK;
  235. /* mperr_en_ctrl = 1 */
  236. r82 |= PIN_MUX_MPERR_EN_CTRL_MASK;
  237. /* mdval_en_ctrl = 1 */
  238. r82 |= PIN_MUX_MDVAL_EN_CTRL_MASK;
  239. /* mpsyn_en_ctrl = 1 */
  240. r82 |= PIN_MUX_MPSYN_EN_CTRL_MASK;
  241. /* mdat_en_ctrl[3:0] = 0xF */
  242. r84 |= 0xF0;
  243. /* mdat_en_ctrl[7:4] = 0xF */
  244. r89 |= 0xF0;
  245. break;
  246. case PIN_MUX_TS_OUT_SERIAL:
  247. /* mpeg_mode = 1 */
  248. r17 |= PIN_MUX_MPEG_MODE_MASK;
  249. /* mpeg_par_en = 0 */
  250. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  251. /* mpeg_ser_en = 1 */
  252. r18 |= PIN_MUX_MPEG_SER_EN_MASK;
  253. /* mpg_in_mux = 0 */
  254. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  255. /* bt656_enable = 0 */
  256. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  257. /* i2s_enable = 0 */
  258. r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
  259. /* spi_mode = 0 */
  260. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  261. /* mclk_en_ctrl = 1 */
  262. r82 |= PIN_MUX_MCLK_EN_CTRL_MASK;
  263. /* mperr_en_ctrl = 1 */
  264. r82 |= PIN_MUX_MPERR_EN_CTRL_MASK;
  265. /* mdval_en_ctrl = 1 */
  266. r82 |= PIN_MUX_MDVAL_EN_CTRL_MASK;
  267. /* mpsyn_en_ctrl = 1 */
  268. r82 |= PIN_MUX_MPSYN_EN_CTRL_MASK;
  269. /* mdat_en_ctrl[3:0] = 0xF */
  270. r84 |= 0xF0;
  271. /* mdat_en_ctrl[7:4] = 0xF */
  272. r89 |= 0xF0;
  273. break;
  274. case PIN_MUX_GPIO_MODE:
  275. /* mpeg_mode = 0 */
  276. r17 &= ~PIN_MUX_MPEG_MODE_MASK;
  277. /* mpeg_par_en = 0 */
  278. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  279. /* mpeg_ser_en = 0 */
  280. r18 &= ~PIN_MUX_MPEG_SER_EN_MASK;
  281. /* mpg_in_mux = 0 */
  282. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  283. /* bt656_enable = 0 */
  284. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  285. /* i2s_enable = 0 */
  286. r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
  287. /* spi_mode = 0 */
  288. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  289. /* mclk_en_ctrl = 0 */
  290. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  291. /* mperr_en_ctrl = 0 */
  292. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  293. /* mdval_en_ctrl = 0 */
  294. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  295. /* mpsyn_en_ctrl = 0 */
  296. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  297. /* mdat_en_ctrl[3:0] = 0x0 */
  298. r84 &= 0x0F;
  299. /* mdat_en_ctrl[7:4] = 0x0 */
  300. r89 &= 0x0F;
  301. break;
  302. case PIN_MUX_TS_SERIAL_IN_MODE_0:
  303. /* mpeg_mode = 0 */
  304. r17 &= ~PIN_MUX_MPEG_MODE_MASK;
  305. /* mpeg_par_en = 0 */
  306. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  307. /* mpeg_ser_en = 1 */
  308. r18 |= PIN_MUX_MPEG_SER_EN_MASK;
  309. /* mpg_in_mux = 0 */
  310. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  311. /* bt656_enable = 0 */
  312. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  313. /* i2s_enable = 0 */
  314. r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
  315. /* spi_mode = 0 */
  316. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  317. /* mclk_en_ctrl = 0 */
  318. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  319. /* mperr_en_ctrl = 0 */
  320. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  321. /* mdval_en_ctrl = 0 */
  322. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  323. /* mpsyn_en_ctrl = 0 */
  324. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  325. /* mdat_en_ctrl[3:0] = 0x0 */
  326. r84 &= 0x0F;
  327. /* mdat_en_ctrl[7:4] = 0x0 */
  328. r89 &= 0x0F;
  329. break;
  330. case PIN_MUX_TS_SERIAL_IN_MODE_1:
  331. /* mpeg_mode = 0 */
  332. r17 &= ~PIN_MUX_MPEG_MODE_MASK;
  333. /* mpeg_par_en = 0 */
  334. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  335. /* mpeg_ser_en = 1 */
  336. r18 |= PIN_MUX_MPEG_SER_EN_MASK;
  337. /* mpg_in_mux = 1 */
  338. r3D |= PIN_MUX_MPG_IN_MUX_MASK;
  339. /* bt656_enable = 0 */
  340. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  341. /* i2s_enable = 0 */
  342. r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
  343. /* spi_mode = 0 */
  344. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  345. /* mclk_en_ctrl = 0 */
  346. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  347. /* mperr_en_ctrl = 0 */
  348. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  349. /* mdval_en_ctrl = 0 */
  350. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  351. /* mpsyn_en_ctrl = 0 */
  352. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  353. /* mdat_en_ctrl[3:0] = 0x0 */
  354. r84 &= 0x0F;
  355. /* mdat_en_ctrl[7:4] = 0x0 */
  356. r89 &= 0x0F;
  357. break;
  358. case PIN_MUX_TS_SPI_IN_MODE_1:
  359. /* mpeg_mode = 0 */
  360. r17 &= ~PIN_MUX_MPEG_MODE_MASK;
  361. /* mpeg_par_en = 0 */
  362. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  363. /* mpeg_ser_en = 1 */
  364. r18 |= PIN_MUX_MPEG_SER_EN_MASK;
  365. /* mpg_in_mux = 1 */
  366. r3D |= PIN_MUX_MPG_IN_MUX_MASK;
  367. /* bt656_enable = 0 */
  368. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  369. /* i2s_enable = 1 */
  370. r15 |= PIN_MUX_I2S_ENABLE_MASK;
  371. /* spi_mode = 1 */
  372. r3D |= PIN_MUX_SPI_MODE_MASK;
  373. /* mclk_en_ctrl = 0 */
  374. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  375. /* mperr_en_ctrl = 0 */
  376. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  377. /* mdval_en_ctrl = 0 */
  378. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  379. /* mpsyn_en_ctrl = 0 */
  380. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  381. /* mdat_en_ctrl[3:0] = 0x0 */
  382. r84 &= 0x0F;
  383. /* mdat_en_ctrl[7:4] = 0x0 */
  384. r89 &= 0x0F;
  385. break;
  386. case PIN_MUX_TS_SPI_IN_MODE_0:
  387. /* mpeg_mode = 0 */
  388. r17 &= ~PIN_MUX_MPEG_MODE_MASK;
  389. /* mpeg_par_en = 0 */
  390. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  391. /* mpeg_ser_en = 1 */
  392. r18 |= PIN_MUX_MPEG_SER_EN_MASK;
  393. /* mpg_in_mux = 0 */
  394. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  395. /* bt656_enable = 0 */
  396. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  397. /* i2s_enable = 1 */
  398. r15 |= PIN_MUX_I2S_ENABLE_MASK;
  399. /* spi_mode = 1 */
  400. r3D |= PIN_MUX_SPI_MODE_MASK;
  401. /* mclk_en_ctrl = 0 */
  402. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  403. /* mperr_en_ctrl = 0 */
  404. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  405. /* mdval_en_ctrl = 0 */
  406. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  407. /* mpsyn_en_ctrl = 0 */
  408. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  409. /* mdat_en_ctrl[3:0] = 0x0 */
  410. r84 &= 0x0F;
  411. /* mdat_en_ctrl[7:4] = 0x0 */
  412. r89 &= 0x0F;
  413. break;
  414. case PIN_MUX_TS_PARALLEL_IN:
  415. /* mpeg_mode = 0 */
  416. r17 &= ~PIN_MUX_MPEG_MODE_MASK;
  417. /* mpeg_par_en = 1 */
  418. r18 |= PIN_MUX_MPEG_PAR_EN_MASK;
  419. /* mpeg_ser_en = 0 */
  420. r18 &= ~PIN_MUX_MPEG_SER_EN_MASK;
  421. /* mpg_in_mux = 0 */
  422. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  423. /* bt656_enable = 0 */
  424. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  425. /* i2s_enable = 0 */
  426. r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
  427. /* spi_mode = 0 */
  428. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  429. /* mclk_en_ctrl = 0 */
  430. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  431. /* mperr_en_ctrl = 0 */
  432. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  433. /* mdval_en_ctrl = 0 */
  434. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  435. /* mpsyn_en_ctrl = 0 */
  436. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  437. /* mdat_en_ctrl[3:0] = 0x0 */
  438. r84 &= 0x0F;
  439. /* mdat_en_ctrl[7:4] = 0x0 */
  440. r89 &= 0x0F;
  441. break;
  442. case PIN_MUX_BT656_I2S_MODE:
  443. /* mpeg_mode = 0 */
  444. r17 &= ~PIN_MUX_MPEG_MODE_MASK;
  445. /* mpeg_par_en = 0 */
  446. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  447. /* mpeg_ser_en = 0 */
  448. r18 &= ~PIN_MUX_MPEG_SER_EN_MASK;
  449. /* mpg_in_mux = 0 */
  450. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  451. /* bt656_enable = 1 */
  452. r12 |= PIN_MUX_BT656_ENABLE_MASK;
  453. /* i2s_enable = 1 */
  454. r15 |= PIN_MUX_I2S_ENABLE_MASK;
  455. /* spi_mode = 0 */
  456. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  457. /* mclk_en_ctrl = 0 */
  458. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  459. /* mperr_en_ctrl = 0 */
  460. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  461. /* mdval_en_ctrl = 0 */
  462. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  463. /* mpsyn_en_ctrl = 0 */
  464. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  465. /* mdat_en_ctrl[3:0] = 0x0 */
  466. r84 &= 0x0F;
  467. /* mdat_en_ctrl[7:4] = 0x0 */
  468. r89 &= 0x0F;
  469. break;
  470. case PIN_MUX_DEFAULT:
  471. default:
  472. /* mpeg_mode = 1 */
  473. r17 |= PIN_MUX_MPEG_MODE_MASK;
  474. /* mpeg_par_en = 0 */
  475. r18 &= ~PIN_MUX_MPEG_PAR_EN_MASK;
  476. /* mpeg_ser_en = 0 */
  477. r18 &= ~PIN_MUX_MPEG_SER_EN_MASK;
  478. /* mpg_in_mux = 0 */
  479. r3D &= ~PIN_MUX_MPG_IN_MUX_MASK;
  480. /* bt656_enable = 0 */
  481. r12 &= ~PIN_MUX_BT656_ENABLE_MASK;
  482. /* i2s_enable = 0 */
  483. r15 &= ~PIN_MUX_I2S_ENABLE_MASK;
  484. /* spi_mode = 0 */
  485. r3D &= ~PIN_MUX_SPI_MODE_MASK;
  486. /* mclk_en_ctrl = 0 */
  487. r82 &= ~PIN_MUX_MCLK_EN_CTRL_MASK;
  488. /* mperr_en_ctrl = 0 */
  489. r82 &= ~PIN_MUX_MPERR_EN_CTRL_MASK;
  490. /* mdval_en_ctrl = 0 */
  491. r82 &= ~PIN_MUX_MDVAL_EN_CTRL_MASK;
  492. /* mpsyn_en_ctrl = 0 */
  493. r82 &= ~PIN_MUX_MPSYN_EN_CTRL_MASK;
  494. /* mdat_en_ctrl[3:0] = 0x0 */
  495. r84 &= 0x0F;
  496. /* mdat_en_ctrl[7:4] = 0x0 */
  497. r89 &= 0x0F;
  498. break;
  499. }
  500. ret = mxl111sf_write_reg(state, 0x17, r17);
  501. if (mxl_fail(ret))
  502. goto fail;
  503. ret = mxl111sf_write_reg(state, 0x18, r18);
  504. if (mxl_fail(ret))
  505. goto fail;
  506. ret = mxl111sf_write_reg(state, 0x12, r12);
  507. if (mxl_fail(ret))
  508. goto fail;
  509. ret = mxl111sf_write_reg(state, 0x15, r15);
  510. if (mxl_fail(ret))
  511. goto fail;
  512. ret = mxl111sf_write_reg(state, 0x82, r82);
  513. if (mxl_fail(ret))
  514. goto fail;
  515. ret = mxl111sf_write_reg(state, 0x84, r84);
  516. if (mxl_fail(ret))
  517. goto fail;
  518. ret = mxl111sf_write_reg(state, 0x89, r89);
  519. if (mxl_fail(ret))
  520. goto fail;
  521. ret = mxl111sf_write_reg(state, 0x3D, r3D);
  522. if (mxl_fail(ret))
  523. goto fail;
  524. fail:
  525. return ret;
  526. }
  527. /* ------------------------------------------------------------------------- */
  528. static int mxl111sf_hw_set_gpio(struct mxl111sf_state *state, int gpio, int val)
  529. {
  530. return mxl111sf_hw_do_set_gpio(state, gpio, MXL_GPIO_DIR_OUTPUT, val);
  531. }
  532. static int mxl111sf_hw_gpio_initialize(struct mxl111sf_state *state)
  533. {
  534. u8 gpioval = 0x07; /* write protect enabled, signal LEDs off */
  535. int i, ret;
  536. mxl_debug("()");
  537. for (i = 3; i < 8; i++) {
  538. ret = mxl111sf_hw_set_gpio(state, i, (gpioval >> i) & 0x01);
  539. if (mxl_fail(ret))
  540. break;
  541. }
  542. return ret;
  543. }
  544. #define PCA9534_I2C_ADDR (0x40 >> 1)
  545. static int pca9534_set_gpio(struct mxl111sf_state *state, int gpio, int val)
  546. {
  547. u8 w[2] = { 1, 0 };
  548. u8 r = 0;
  549. struct i2c_msg msg[] = {
  550. { .addr = PCA9534_I2C_ADDR,
  551. .flags = 0, .buf = w, .len = 1 },
  552. { .addr = PCA9534_I2C_ADDR,
  553. .flags = I2C_M_RD, .buf = &r, .len = 1 },
  554. };
  555. mxl_debug("(%d, %d)", gpio, val);
  556. /* read current GPIO levels from flip-flop */
  557. i2c_transfer(&state->d->i2c_adap, msg, 2);
  558. /* prepare write buffer with current GPIO levels */
  559. msg[0].len = 2;
  560. #if 0
  561. w[0] = 1;
  562. #endif
  563. w[1] = r;
  564. /* clear the desired GPIO */
  565. w[1] &= ~(1 << gpio);
  566. /* set the desired GPIO value */
  567. w[1] |= ((val ? 1 : 0) << gpio);
  568. /* write new GPIO levels to flip-flop */
  569. i2c_transfer(&state->d->i2c_adap, &msg[0], 1);
  570. return 0;
  571. }
  572. static int pca9534_init_port_expander(struct mxl111sf_state *state)
  573. {
  574. u8 w[2] = { 1, 0x07 }; /* write protect enabled, signal LEDs off */
  575. struct i2c_msg msg = {
  576. .addr = PCA9534_I2C_ADDR,
  577. .flags = 0, .buf = w, .len = 2
  578. };
  579. mxl_debug("()");
  580. i2c_transfer(&state->d->i2c_adap, &msg, 1);
  581. /* configure all pins as outputs */
  582. w[0] = 3;
  583. w[1] = 0;
  584. i2c_transfer(&state->d->i2c_adap, &msg, 1);
  585. return 0;
  586. }
  587. int mxl111sf_set_gpio(struct mxl111sf_state *state, int gpio, int val)
  588. {
  589. mxl_debug("(%d, %d)", gpio, val);
  590. switch (state->gpio_port_expander) {
  591. default:
  592. mxl_printk(KERN_ERR,
  593. "gpio_port_expander undefined, assuming PCA9534");
  594. /* fall-thru */
  595. case mxl111sf_PCA9534:
  596. return pca9534_set_gpio(state, gpio, val);
  597. case mxl111sf_gpio_hw:
  598. return mxl111sf_hw_set_gpio(state, gpio, val);
  599. }
  600. }
  601. static int mxl111sf_probe_port_expander(struct mxl111sf_state *state)
  602. {
  603. int ret;
  604. u8 w = 1;
  605. u8 r = 0;
  606. struct i2c_msg msg[] = {
  607. { .flags = 0, .buf = &w, .len = 1 },
  608. { .flags = I2C_M_RD, .buf = &r, .len = 1 },
  609. };
  610. mxl_debug("()");
  611. msg[0].addr = 0x70 >> 1;
  612. msg[1].addr = 0x70 >> 1;
  613. /* read current GPIO levels from flip-flop */
  614. ret = i2c_transfer(&state->d->i2c_adap, msg, 2);
  615. if (ret == 2) {
  616. state->port_expander_addr = msg[0].addr;
  617. state->gpio_port_expander = mxl111sf_PCA9534;
  618. mxl_debug("found port expander at 0x%02x",
  619. state->port_expander_addr);
  620. return 0;
  621. }
  622. msg[0].addr = 0x40 >> 1;
  623. msg[1].addr = 0x40 >> 1;
  624. ret = i2c_transfer(&state->d->i2c_adap, msg, 2);
  625. if (ret == 2) {
  626. state->port_expander_addr = msg[0].addr;
  627. state->gpio_port_expander = mxl111sf_PCA9534;
  628. mxl_debug("found port expander at 0x%02x",
  629. state->port_expander_addr);
  630. return 0;
  631. }
  632. state->port_expander_addr = 0xff;
  633. state->gpio_port_expander = mxl111sf_gpio_hw;
  634. mxl_debug("using hardware gpio");
  635. return 0;
  636. }
  637. int mxl111sf_init_port_expander(struct mxl111sf_state *state)
  638. {
  639. mxl_debug("()");
  640. if (0x00 == state->port_expander_addr)
  641. mxl111sf_probe_port_expander(state);
  642. switch (state->gpio_port_expander) {
  643. default:
  644. mxl_printk(KERN_ERR,
  645. "gpio_port_expander undefined, assuming PCA9534");
  646. /* fall-thru */
  647. case mxl111sf_PCA9534:
  648. return pca9534_init_port_expander(state);
  649. case mxl111sf_gpio_hw:
  650. return mxl111sf_hw_gpio_initialize(state);
  651. }
  652. }
  653. /* ------------------------------------------------------------------------ */
  654. int mxl111sf_gpio_mode_switch(struct mxl111sf_state *state, unsigned int mode)
  655. {
  656. /* GPO:
  657. * 3 - ATSC/MH# | 1 = ATSC transport, 0 = MH transport | default 0
  658. * 4 - ATSC_RST## | 1 = ATSC enable, 0 = ATSC Reset | default 0
  659. * 5 - ATSC_EN | 1 = ATSC power enable, 0 = ATSC power off | default 0
  660. * 6 - MH_RESET# | 1 = MH enable, 0 = MH Reset | default 0
  661. * 7 - MH_EN | 1 = MH power enable, 0 = MH power off | default 0
  662. */
  663. mxl_debug("(%d)", mode);
  664. switch (mode) {
  665. case MXL111SF_GPIO_MOD_MH:
  666. mxl111sf_set_gpio(state, 4, 0);
  667. mxl111sf_set_gpio(state, 5, 0);
  668. msleep(50);
  669. mxl111sf_set_gpio(state, 7, 1);
  670. msleep(50);
  671. mxl111sf_set_gpio(state, 6, 1);
  672. msleep(50);
  673. mxl111sf_set_gpio(state, 3, 0);
  674. break;
  675. case MXL111SF_GPIO_MOD_ATSC:
  676. mxl111sf_set_gpio(state, 6, 0);
  677. mxl111sf_set_gpio(state, 7, 0);
  678. msleep(50);
  679. mxl111sf_set_gpio(state, 5, 1);
  680. msleep(50);
  681. mxl111sf_set_gpio(state, 4, 1);
  682. msleep(50);
  683. mxl111sf_set_gpio(state, 3, 1);
  684. break;
  685. default: /* DVBT / STANDBY */
  686. mxl111sf_init_port_expander(state);
  687. break;
  688. }
  689. return 0;
  690. }