r852.c 25 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082
  1. /*
  2. * Copyright © 2009 - Maxim Levitsky
  3. * driver for Ricoh xD readers
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #define DRV_NAME "r852"
  10. #define pr_fmt(fmt) DRV_NAME ": " fmt
  11. #include <linux/kernel.h>
  12. #include <linux/module.h>
  13. #include <linux/jiffies.h>
  14. #include <linux/workqueue.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/pci.h>
  17. #include <linux/pci_ids.h>
  18. #include <linux/delay.h>
  19. #include <linux/slab.h>
  20. #include <asm/byteorder.h>
  21. #include <linux/sched.h>
  22. #include "sm_common.h"
  23. #include "r852.h"
  24. static bool r852_enable_dma = 1;
  25. module_param(r852_enable_dma, bool, S_IRUGO);
  26. MODULE_PARM_DESC(r852_enable_dma, "Enable usage of the DMA (default)");
  27. static int debug;
  28. module_param(debug, int, S_IRUGO | S_IWUSR);
  29. MODULE_PARM_DESC(debug, "Debug level (0-2)");
  30. /* read register */
  31. static inline uint8_t r852_read_reg(struct r852_device *dev, int address)
  32. {
  33. uint8_t reg = readb(dev->mmio + address);
  34. return reg;
  35. }
  36. /* write register */
  37. static inline void r852_write_reg(struct r852_device *dev,
  38. int address, uint8_t value)
  39. {
  40. writeb(value, dev->mmio + address);
  41. mmiowb();
  42. }
  43. /* read dword sized register */
  44. static inline uint32_t r852_read_reg_dword(struct r852_device *dev, int address)
  45. {
  46. uint32_t reg = le32_to_cpu(readl(dev->mmio + address));
  47. return reg;
  48. }
  49. /* write dword sized register */
  50. static inline void r852_write_reg_dword(struct r852_device *dev,
  51. int address, uint32_t value)
  52. {
  53. writel(cpu_to_le32(value), dev->mmio + address);
  54. mmiowb();
  55. }
  56. /* returns pointer to our private structure */
  57. static inline struct r852_device *r852_get_dev(struct mtd_info *mtd)
  58. {
  59. struct nand_chip *chip = mtd_to_nand(mtd);
  60. return nand_get_controller_data(chip);
  61. }
  62. /* check if controller supports dma */
  63. static void r852_dma_test(struct r852_device *dev)
  64. {
  65. dev->dma_usable = (r852_read_reg(dev, R852_DMA_CAP) &
  66. (R852_DMA1 | R852_DMA2)) == (R852_DMA1 | R852_DMA2);
  67. if (!dev->dma_usable)
  68. message("Non dma capable device detected, dma disabled");
  69. if (!r852_enable_dma) {
  70. message("disabling dma on user request");
  71. dev->dma_usable = 0;
  72. }
  73. }
  74. /*
  75. * Enable dma. Enables ether first or second stage of the DMA,
  76. * Expects dev->dma_dir and dev->dma_state be set
  77. */
  78. static void r852_dma_enable(struct r852_device *dev)
  79. {
  80. uint8_t dma_reg, dma_irq_reg;
  81. /* Set up dma settings */
  82. dma_reg = r852_read_reg_dword(dev, R852_DMA_SETTINGS);
  83. dma_reg &= ~(R852_DMA_READ | R852_DMA_INTERNAL | R852_DMA_MEMORY);
  84. if (dev->dma_dir)
  85. dma_reg |= R852_DMA_READ;
  86. if (dev->dma_state == DMA_INTERNAL) {
  87. dma_reg |= R852_DMA_INTERNAL;
  88. /* Precaution to make sure HW doesn't write */
  89. /* to random kernel memory */
  90. r852_write_reg_dword(dev, R852_DMA_ADDR,
  91. cpu_to_le32(dev->phys_bounce_buffer));
  92. } else {
  93. dma_reg |= R852_DMA_MEMORY;
  94. r852_write_reg_dword(dev, R852_DMA_ADDR,
  95. cpu_to_le32(dev->phys_dma_addr));
  96. }
  97. /* Precaution: make sure write reached the device */
  98. r852_read_reg_dword(dev, R852_DMA_ADDR);
  99. r852_write_reg_dword(dev, R852_DMA_SETTINGS, dma_reg);
  100. /* Set dma irq */
  101. dma_irq_reg = r852_read_reg_dword(dev, R852_DMA_IRQ_ENABLE);
  102. r852_write_reg_dword(dev, R852_DMA_IRQ_ENABLE,
  103. dma_irq_reg |
  104. R852_DMA_IRQ_INTERNAL |
  105. R852_DMA_IRQ_ERROR |
  106. R852_DMA_IRQ_MEMORY);
  107. }
  108. /*
  109. * Disable dma, called from the interrupt handler, which specifies
  110. * success of the operation via 'error' argument
  111. */
  112. static void r852_dma_done(struct r852_device *dev, int error)
  113. {
  114. WARN_ON(dev->dma_stage == 0);
  115. r852_write_reg_dword(dev, R852_DMA_IRQ_STA,
  116. r852_read_reg_dword(dev, R852_DMA_IRQ_STA));
  117. r852_write_reg_dword(dev, R852_DMA_SETTINGS, 0);
  118. r852_write_reg_dword(dev, R852_DMA_IRQ_ENABLE, 0);
  119. /* Precaution to make sure HW doesn't write to random kernel memory */
  120. r852_write_reg_dword(dev, R852_DMA_ADDR,
  121. cpu_to_le32(dev->phys_bounce_buffer));
  122. r852_read_reg_dword(dev, R852_DMA_ADDR);
  123. dev->dma_error = error;
  124. dev->dma_stage = 0;
  125. if (dev->phys_dma_addr && dev->phys_dma_addr != dev->phys_bounce_buffer)
  126. pci_unmap_single(dev->pci_dev, dev->phys_dma_addr, R852_DMA_LEN,
  127. dev->dma_dir ? PCI_DMA_FROMDEVICE : PCI_DMA_TODEVICE);
  128. }
  129. /*
  130. * Wait, till dma is done, which includes both phases of it
  131. */
  132. static int r852_dma_wait(struct r852_device *dev)
  133. {
  134. long timeout = wait_for_completion_timeout(&dev->dma_done,
  135. msecs_to_jiffies(1000));
  136. if (!timeout) {
  137. dbg("timeout waiting for DMA interrupt");
  138. return -ETIMEDOUT;
  139. }
  140. return 0;
  141. }
  142. /*
  143. * Read/Write one page using dma. Only pages can be read (512 bytes)
  144. */
  145. static void r852_do_dma(struct r852_device *dev, uint8_t *buf, int do_read)
  146. {
  147. int bounce = 0;
  148. unsigned long flags;
  149. int error;
  150. dev->dma_error = 0;
  151. /* Set dma direction */
  152. dev->dma_dir = do_read;
  153. dev->dma_stage = 1;
  154. reinit_completion(&dev->dma_done);
  155. dbg_verbose("doing dma %s ", do_read ? "read" : "write");
  156. /* Set initial dma state: for reading first fill on board buffer,
  157. from device, for writes first fill the buffer from memory*/
  158. dev->dma_state = do_read ? DMA_INTERNAL : DMA_MEMORY;
  159. /* if incoming buffer is not page aligned, we should do bounce */
  160. if ((unsigned long)buf & (R852_DMA_LEN-1))
  161. bounce = 1;
  162. if (!bounce) {
  163. dev->phys_dma_addr = pci_map_single(dev->pci_dev, (void *)buf,
  164. R852_DMA_LEN,
  165. (do_read ? PCI_DMA_FROMDEVICE : PCI_DMA_TODEVICE));
  166. if (pci_dma_mapping_error(dev->pci_dev, dev->phys_dma_addr))
  167. bounce = 1;
  168. }
  169. if (bounce) {
  170. dbg_verbose("dma: using bounce buffer");
  171. dev->phys_dma_addr = dev->phys_bounce_buffer;
  172. if (!do_read)
  173. memcpy(dev->bounce_buffer, buf, R852_DMA_LEN);
  174. }
  175. /* Enable DMA */
  176. spin_lock_irqsave(&dev->irqlock, flags);
  177. r852_dma_enable(dev);
  178. spin_unlock_irqrestore(&dev->irqlock, flags);
  179. /* Wait till complete */
  180. error = r852_dma_wait(dev);
  181. if (error) {
  182. r852_dma_done(dev, error);
  183. return;
  184. }
  185. if (do_read && bounce)
  186. memcpy((void *)buf, dev->bounce_buffer, R852_DMA_LEN);
  187. }
  188. /*
  189. * Program data lines of the nand chip to send data to it
  190. */
  191. static void r852_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
  192. {
  193. struct r852_device *dev = r852_get_dev(mtd);
  194. uint32_t reg;
  195. /* Don't allow any access to hardware if we suspect card removal */
  196. if (dev->card_unstable)
  197. return;
  198. /* Special case for whole sector read */
  199. if (len == R852_DMA_LEN && dev->dma_usable) {
  200. r852_do_dma(dev, (uint8_t *)buf, 0);
  201. return;
  202. }
  203. /* write DWORD chinks - faster */
  204. while (len >= 4) {
  205. reg = buf[0] | buf[1] << 8 | buf[2] << 16 | buf[3] << 24;
  206. r852_write_reg_dword(dev, R852_DATALINE, reg);
  207. buf += 4;
  208. len -= 4;
  209. }
  210. /* write rest */
  211. while (len > 0) {
  212. r852_write_reg(dev, R852_DATALINE, *buf++);
  213. len--;
  214. }
  215. }
  216. /*
  217. * Read data lines of the nand chip to retrieve data
  218. */
  219. static void r852_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
  220. {
  221. struct r852_device *dev = r852_get_dev(mtd);
  222. uint32_t reg;
  223. if (dev->card_unstable) {
  224. /* since we can't signal error here, at least, return
  225. predictable buffer */
  226. memset(buf, 0, len);
  227. return;
  228. }
  229. /* special case for whole sector read */
  230. if (len == R852_DMA_LEN && dev->dma_usable) {
  231. r852_do_dma(dev, buf, 1);
  232. return;
  233. }
  234. /* read in dword sized chunks */
  235. while (len >= 4) {
  236. reg = r852_read_reg_dword(dev, R852_DATALINE);
  237. *buf++ = reg & 0xFF;
  238. *buf++ = (reg >> 8) & 0xFF;
  239. *buf++ = (reg >> 16) & 0xFF;
  240. *buf++ = (reg >> 24) & 0xFF;
  241. len -= 4;
  242. }
  243. /* read the reset by bytes */
  244. while (len--)
  245. *buf++ = r852_read_reg(dev, R852_DATALINE);
  246. }
  247. /*
  248. * Read one byte from nand chip
  249. */
  250. static uint8_t r852_read_byte(struct mtd_info *mtd)
  251. {
  252. struct r852_device *dev = r852_get_dev(mtd);
  253. /* Same problem as in r852_read_buf.... */
  254. if (dev->card_unstable)
  255. return 0;
  256. return r852_read_reg(dev, R852_DATALINE);
  257. }
  258. /*
  259. * Control several chip lines & send commands
  260. */
  261. static void r852_cmdctl(struct mtd_info *mtd, int dat, unsigned int ctrl)
  262. {
  263. struct r852_device *dev = r852_get_dev(mtd);
  264. if (dev->card_unstable)
  265. return;
  266. if (ctrl & NAND_CTRL_CHANGE) {
  267. dev->ctlreg &= ~(R852_CTL_DATA | R852_CTL_COMMAND |
  268. R852_CTL_ON | R852_CTL_CARDENABLE);
  269. if (ctrl & NAND_ALE)
  270. dev->ctlreg |= R852_CTL_DATA;
  271. if (ctrl & NAND_CLE)
  272. dev->ctlreg |= R852_CTL_COMMAND;
  273. if (ctrl & NAND_NCE)
  274. dev->ctlreg |= (R852_CTL_CARDENABLE | R852_CTL_ON);
  275. else
  276. dev->ctlreg &= ~R852_CTL_WRITE;
  277. /* when write is stareted, enable write access */
  278. if (dat == NAND_CMD_ERASE1)
  279. dev->ctlreg |= R852_CTL_WRITE;
  280. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  281. }
  282. /* HACK: NAND_CMD_SEQIN is called without NAND_CTRL_CHANGE, but we need
  283. to set write mode */
  284. if (dat == NAND_CMD_SEQIN && (dev->ctlreg & R852_CTL_COMMAND)) {
  285. dev->ctlreg |= R852_CTL_WRITE;
  286. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  287. }
  288. if (dat != NAND_CMD_NONE)
  289. r852_write_reg(dev, R852_DATALINE, dat);
  290. }
  291. /*
  292. * Wait till card is ready.
  293. * based on nand_wait, but returns errors on DMA error
  294. */
  295. static int r852_wait(struct mtd_info *mtd, struct nand_chip *chip)
  296. {
  297. struct r852_device *dev = nand_get_controller_data(chip);
  298. unsigned long timeout;
  299. u8 status;
  300. timeout = jiffies + (chip->state == FL_ERASING ?
  301. msecs_to_jiffies(400) : msecs_to_jiffies(20));
  302. while (time_before(jiffies, timeout))
  303. if (chip->dev_ready(mtd))
  304. break;
  305. nand_status_op(chip, &status);
  306. /* Unfortunelly, no way to send detailed error status... */
  307. if (dev->dma_error) {
  308. status |= NAND_STATUS_FAIL;
  309. dev->dma_error = 0;
  310. }
  311. return status;
  312. }
  313. /*
  314. * Check if card is ready
  315. */
  316. static int r852_ready(struct mtd_info *mtd)
  317. {
  318. struct r852_device *dev = r852_get_dev(mtd);
  319. return !(r852_read_reg(dev, R852_CARD_STA) & R852_CARD_STA_BUSY);
  320. }
  321. /*
  322. * Set ECC engine mode
  323. */
  324. static void r852_ecc_hwctl(struct mtd_info *mtd, int mode)
  325. {
  326. struct r852_device *dev = r852_get_dev(mtd);
  327. if (dev->card_unstable)
  328. return;
  329. switch (mode) {
  330. case NAND_ECC_READ:
  331. case NAND_ECC_WRITE:
  332. /* enable ecc generation/check*/
  333. dev->ctlreg |= R852_CTL_ECC_ENABLE;
  334. /* flush ecc buffer */
  335. r852_write_reg(dev, R852_CTL,
  336. dev->ctlreg | R852_CTL_ECC_ACCESS);
  337. r852_read_reg_dword(dev, R852_DATALINE);
  338. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  339. return;
  340. case NAND_ECC_READSYN:
  341. /* disable ecc generation */
  342. dev->ctlreg &= ~R852_CTL_ECC_ENABLE;
  343. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  344. }
  345. }
  346. /*
  347. * Calculate ECC, only used for writes
  348. */
  349. static int r852_ecc_calculate(struct mtd_info *mtd, const uint8_t *dat,
  350. uint8_t *ecc_code)
  351. {
  352. struct r852_device *dev = r852_get_dev(mtd);
  353. struct sm_oob *oob = (struct sm_oob *)ecc_code;
  354. uint32_t ecc1, ecc2;
  355. if (dev->card_unstable)
  356. return 0;
  357. dev->ctlreg &= ~R852_CTL_ECC_ENABLE;
  358. r852_write_reg(dev, R852_CTL, dev->ctlreg | R852_CTL_ECC_ACCESS);
  359. ecc1 = r852_read_reg_dword(dev, R852_DATALINE);
  360. ecc2 = r852_read_reg_dword(dev, R852_DATALINE);
  361. oob->ecc1[0] = (ecc1) & 0xFF;
  362. oob->ecc1[1] = (ecc1 >> 8) & 0xFF;
  363. oob->ecc1[2] = (ecc1 >> 16) & 0xFF;
  364. oob->ecc2[0] = (ecc2) & 0xFF;
  365. oob->ecc2[1] = (ecc2 >> 8) & 0xFF;
  366. oob->ecc2[2] = (ecc2 >> 16) & 0xFF;
  367. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  368. return 0;
  369. }
  370. /*
  371. * Correct the data using ECC, hw did almost everything for us
  372. */
  373. static int r852_ecc_correct(struct mtd_info *mtd, uint8_t *dat,
  374. uint8_t *read_ecc, uint8_t *calc_ecc)
  375. {
  376. uint32_t ecc_reg;
  377. uint8_t ecc_status, err_byte;
  378. int i, error = 0;
  379. struct r852_device *dev = r852_get_dev(mtd);
  380. if (dev->card_unstable)
  381. return 0;
  382. if (dev->dma_error) {
  383. dev->dma_error = 0;
  384. return -EIO;
  385. }
  386. r852_write_reg(dev, R852_CTL, dev->ctlreg | R852_CTL_ECC_ACCESS);
  387. ecc_reg = r852_read_reg_dword(dev, R852_DATALINE);
  388. r852_write_reg(dev, R852_CTL, dev->ctlreg);
  389. for (i = 0 ; i <= 1 ; i++) {
  390. ecc_status = (ecc_reg >> 8) & 0xFF;
  391. /* ecc uncorrectable error */
  392. if (ecc_status & R852_ECC_FAIL) {
  393. dbg("ecc: unrecoverable error, in half %d", i);
  394. error = -EBADMSG;
  395. goto exit;
  396. }
  397. /* correctable error */
  398. if (ecc_status & R852_ECC_CORRECTABLE) {
  399. err_byte = ecc_reg & 0xFF;
  400. dbg("ecc: recoverable error, "
  401. "in half %d, byte %d, bit %d", i,
  402. err_byte, ecc_status & R852_ECC_ERR_BIT_MSK);
  403. dat[err_byte] ^=
  404. 1 << (ecc_status & R852_ECC_ERR_BIT_MSK);
  405. error++;
  406. }
  407. dat += 256;
  408. ecc_reg >>= 16;
  409. }
  410. exit:
  411. return error;
  412. }
  413. /*
  414. * This is copy of nand_read_oob_std
  415. * nand_read_oob_syndrome assumes we can send column address - we can't
  416. */
  417. static int r852_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
  418. int page)
  419. {
  420. return nand_read_oob_op(chip, page, 0, chip->oob_poi, mtd->oobsize);
  421. }
  422. /*
  423. * Start the nand engine
  424. */
  425. static void r852_engine_enable(struct r852_device *dev)
  426. {
  427. if (r852_read_reg_dword(dev, R852_HW) & R852_HW_UNKNOWN) {
  428. r852_write_reg(dev, R852_CTL, R852_CTL_RESET | R852_CTL_ON);
  429. r852_write_reg_dword(dev, R852_HW, R852_HW_ENABLED);
  430. } else {
  431. r852_write_reg_dword(dev, R852_HW, R852_HW_ENABLED);
  432. r852_write_reg(dev, R852_CTL, R852_CTL_RESET | R852_CTL_ON);
  433. }
  434. msleep(300);
  435. r852_write_reg(dev, R852_CTL, 0);
  436. }
  437. /*
  438. * Stop the nand engine
  439. */
  440. static void r852_engine_disable(struct r852_device *dev)
  441. {
  442. r852_write_reg_dword(dev, R852_HW, 0);
  443. r852_write_reg(dev, R852_CTL, R852_CTL_RESET);
  444. }
  445. /*
  446. * Test if card is present
  447. */
  448. static void r852_card_update_present(struct r852_device *dev)
  449. {
  450. unsigned long flags;
  451. uint8_t reg;
  452. spin_lock_irqsave(&dev->irqlock, flags);
  453. reg = r852_read_reg(dev, R852_CARD_STA);
  454. dev->card_detected = !!(reg & R852_CARD_STA_PRESENT);
  455. spin_unlock_irqrestore(&dev->irqlock, flags);
  456. }
  457. /*
  458. * Update card detection IRQ state according to current card state
  459. * which is read in r852_card_update_present
  460. */
  461. static void r852_update_card_detect(struct r852_device *dev)
  462. {
  463. int card_detect_reg = r852_read_reg(dev, R852_CARD_IRQ_ENABLE);
  464. dev->card_unstable = 0;
  465. card_detect_reg &= ~(R852_CARD_IRQ_REMOVE | R852_CARD_IRQ_INSERT);
  466. card_detect_reg |= R852_CARD_IRQ_GENABLE;
  467. card_detect_reg |= dev->card_detected ?
  468. R852_CARD_IRQ_REMOVE : R852_CARD_IRQ_INSERT;
  469. r852_write_reg(dev, R852_CARD_IRQ_ENABLE, card_detect_reg);
  470. }
  471. static ssize_t r852_media_type_show(struct device *sys_dev,
  472. struct device_attribute *attr, char *buf)
  473. {
  474. struct mtd_info *mtd = container_of(sys_dev, struct mtd_info, dev);
  475. struct r852_device *dev = r852_get_dev(mtd);
  476. char *data = dev->sm ? "smartmedia" : "xd";
  477. strcpy(buf, data);
  478. return strlen(data);
  479. }
  480. static DEVICE_ATTR(media_type, S_IRUGO, r852_media_type_show, NULL);
  481. /* Detect properties of card in slot */
  482. static void r852_update_media_status(struct r852_device *dev)
  483. {
  484. uint8_t reg;
  485. unsigned long flags;
  486. int readonly;
  487. spin_lock_irqsave(&dev->irqlock, flags);
  488. if (!dev->card_detected) {
  489. message("card removed");
  490. spin_unlock_irqrestore(&dev->irqlock, flags);
  491. return ;
  492. }
  493. readonly = r852_read_reg(dev, R852_CARD_STA) & R852_CARD_STA_RO;
  494. reg = r852_read_reg(dev, R852_DMA_CAP);
  495. dev->sm = (reg & (R852_DMA1 | R852_DMA2)) && (reg & R852_SMBIT);
  496. message("detected %s %s card in slot",
  497. dev->sm ? "SmartMedia" : "xD",
  498. readonly ? "readonly" : "writeable");
  499. dev->readonly = readonly;
  500. spin_unlock_irqrestore(&dev->irqlock, flags);
  501. }
  502. /*
  503. * Register the nand device
  504. * Called when the card is detected
  505. */
  506. static int r852_register_nand_device(struct r852_device *dev)
  507. {
  508. struct mtd_info *mtd = nand_to_mtd(dev->chip);
  509. WARN_ON(dev->card_registred);
  510. mtd->dev.parent = &dev->pci_dev->dev;
  511. if (dev->readonly)
  512. dev->chip->options |= NAND_ROM;
  513. r852_engine_enable(dev);
  514. if (sm_register_device(mtd, dev->sm))
  515. goto error1;
  516. if (device_create_file(&mtd->dev, &dev_attr_media_type)) {
  517. message("can't create media type sysfs attribute");
  518. goto error3;
  519. }
  520. dev->card_registred = 1;
  521. return 0;
  522. error3:
  523. nand_release(dev->chip);
  524. error1:
  525. /* Force card redetect */
  526. dev->card_detected = 0;
  527. return -1;
  528. }
  529. /*
  530. * Unregister the card
  531. */
  532. static void r852_unregister_nand_device(struct r852_device *dev)
  533. {
  534. struct mtd_info *mtd = nand_to_mtd(dev->chip);
  535. if (!dev->card_registred)
  536. return;
  537. device_remove_file(&mtd->dev, &dev_attr_media_type);
  538. nand_release(dev->chip);
  539. r852_engine_disable(dev);
  540. dev->card_registred = 0;
  541. }
  542. /* Card state updater */
  543. static void r852_card_detect_work(struct work_struct *work)
  544. {
  545. struct r852_device *dev =
  546. container_of(work, struct r852_device, card_detect_work.work);
  547. r852_card_update_present(dev);
  548. r852_update_card_detect(dev);
  549. dev->card_unstable = 0;
  550. /* False alarm */
  551. if (dev->card_detected == dev->card_registred)
  552. goto exit;
  553. /* Read media properties */
  554. r852_update_media_status(dev);
  555. /* Register the card */
  556. if (dev->card_detected)
  557. r852_register_nand_device(dev);
  558. else
  559. r852_unregister_nand_device(dev);
  560. exit:
  561. r852_update_card_detect(dev);
  562. }
  563. /* Ack + disable IRQ generation */
  564. static void r852_disable_irqs(struct r852_device *dev)
  565. {
  566. uint8_t reg;
  567. reg = r852_read_reg(dev, R852_CARD_IRQ_ENABLE);
  568. r852_write_reg(dev, R852_CARD_IRQ_ENABLE, reg & ~R852_CARD_IRQ_MASK);
  569. reg = r852_read_reg_dword(dev, R852_DMA_IRQ_ENABLE);
  570. r852_write_reg_dword(dev, R852_DMA_IRQ_ENABLE,
  571. reg & ~R852_DMA_IRQ_MASK);
  572. r852_write_reg(dev, R852_CARD_IRQ_STA, R852_CARD_IRQ_MASK);
  573. r852_write_reg_dword(dev, R852_DMA_IRQ_STA, R852_DMA_IRQ_MASK);
  574. }
  575. /* Interrupt handler */
  576. static irqreturn_t r852_irq(int irq, void *data)
  577. {
  578. struct r852_device *dev = (struct r852_device *)data;
  579. uint8_t card_status, dma_status;
  580. unsigned long flags;
  581. irqreturn_t ret = IRQ_NONE;
  582. spin_lock_irqsave(&dev->irqlock, flags);
  583. /* handle card detection interrupts first */
  584. card_status = r852_read_reg(dev, R852_CARD_IRQ_STA);
  585. r852_write_reg(dev, R852_CARD_IRQ_STA, card_status);
  586. if (card_status & (R852_CARD_IRQ_INSERT|R852_CARD_IRQ_REMOVE)) {
  587. ret = IRQ_HANDLED;
  588. dev->card_detected = !!(card_status & R852_CARD_IRQ_INSERT);
  589. /* we shouldn't receive any interrupts if we wait for card
  590. to settle */
  591. WARN_ON(dev->card_unstable);
  592. /* disable irqs while card is unstable */
  593. /* this will timeout DMA if active, but better that garbage */
  594. r852_disable_irqs(dev);
  595. if (dev->card_unstable)
  596. goto out;
  597. /* let, card state to settle a bit, and then do the work */
  598. dev->card_unstable = 1;
  599. queue_delayed_work(dev->card_workqueue,
  600. &dev->card_detect_work, msecs_to_jiffies(100));
  601. goto out;
  602. }
  603. /* Handle dma interrupts */
  604. dma_status = r852_read_reg_dword(dev, R852_DMA_IRQ_STA);
  605. r852_write_reg_dword(dev, R852_DMA_IRQ_STA, dma_status);
  606. if (dma_status & R852_DMA_IRQ_MASK) {
  607. ret = IRQ_HANDLED;
  608. if (dma_status & R852_DMA_IRQ_ERROR) {
  609. dbg("received dma error IRQ");
  610. r852_dma_done(dev, -EIO);
  611. complete(&dev->dma_done);
  612. goto out;
  613. }
  614. /* received DMA interrupt out of nowhere? */
  615. WARN_ON_ONCE(dev->dma_stage == 0);
  616. if (dev->dma_stage == 0)
  617. goto out;
  618. /* done device access */
  619. if (dev->dma_state == DMA_INTERNAL &&
  620. (dma_status & R852_DMA_IRQ_INTERNAL)) {
  621. dev->dma_state = DMA_MEMORY;
  622. dev->dma_stage++;
  623. }
  624. /* done memory DMA */
  625. if (dev->dma_state == DMA_MEMORY &&
  626. (dma_status & R852_DMA_IRQ_MEMORY)) {
  627. dev->dma_state = DMA_INTERNAL;
  628. dev->dma_stage++;
  629. }
  630. /* Enable 2nd half of dma dance */
  631. if (dev->dma_stage == 2)
  632. r852_dma_enable(dev);
  633. /* Operation done */
  634. if (dev->dma_stage == 3) {
  635. r852_dma_done(dev, 0);
  636. complete(&dev->dma_done);
  637. }
  638. goto out;
  639. }
  640. /* Handle unknown interrupts */
  641. if (dma_status)
  642. dbg("bad dma IRQ status = %x", dma_status);
  643. if (card_status & ~R852_CARD_STA_CD)
  644. dbg("strange card status = %x", card_status);
  645. out:
  646. spin_unlock_irqrestore(&dev->irqlock, flags);
  647. return ret;
  648. }
  649. static int r852_probe(struct pci_dev *pci_dev, const struct pci_device_id *id)
  650. {
  651. int error;
  652. struct nand_chip *chip;
  653. struct r852_device *dev;
  654. /* pci initialization */
  655. error = pci_enable_device(pci_dev);
  656. if (error)
  657. goto error1;
  658. pci_set_master(pci_dev);
  659. error = pci_set_dma_mask(pci_dev, DMA_BIT_MASK(32));
  660. if (error)
  661. goto error2;
  662. error = pci_request_regions(pci_dev, DRV_NAME);
  663. if (error)
  664. goto error3;
  665. error = -ENOMEM;
  666. /* init nand chip, but register it only on card insert */
  667. chip = kzalloc(sizeof(struct nand_chip), GFP_KERNEL);
  668. if (!chip)
  669. goto error4;
  670. /* commands */
  671. chip->cmd_ctrl = r852_cmdctl;
  672. chip->waitfunc = r852_wait;
  673. chip->dev_ready = r852_ready;
  674. /* I/O */
  675. chip->read_byte = r852_read_byte;
  676. chip->read_buf = r852_read_buf;
  677. chip->write_buf = r852_write_buf;
  678. /* ecc */
  679. chip->ecc.mode = NAND_ECC_HW_SYNDROME;
  680. chip->ecc.size = R852_DMA_LEN;
  681. chip->ecc.bytes = SM_OOB_SIZE;
  682. chip->ecc.strength = 2;
  683. chip->ecc.hwctl = r852_ecc_hwctl;
  684. chip->ecc.calculate = r852_ecc_calculate;
  685. chip->ecc.correct = r852_ecc_correct;
  686. /* TODO: hack */
  687. chip->ecc.read_oob = r852_read_oob;
  688. /* init our device structure */
  689. dev = kzalloc(sizeof(struct r852_device), GFP_KERNEL);
  690. if (!dev)
  691. goto error5;
  692. nand_set_controller_data(chip, dev);
  693. dev->chip = chip;
  694. dev->pci_dev = pci_dev;
  695. pci_set_drvdata(pci_dev, dev);
  696. dev->bounce_buffer = pci_alloc_consistent(pci_dev, R852_DMA_LEN,
  697. &dev->phys_bounce_buffer);
  698. if (!dev->bounce_buffer)
  699. goto error6;
  700. error = -ENODEV;
  701. dev->mmio = pci_ioremap_bar(pci_dev, 0);
  702. if (!dev->mmio)
  703. goto error7;
  704. error = -ENOMEM;
  705. dev->tmp_buffer = kzalloc(SM_SECTOR_SIZE, GFP_KERNEL);
  706. if (!dev->tmp_buffer)
  707. goto error8;
  708. init_completion(&dev->dma_done);
  709. dev->card_workqueue = create_freezable_workqueue(DRV_NAME);
  710. if (!dev->card_workqueue)
  711. goto error9;
  712. INIT_DELAYED_WORK(&dev->card_detect_work, r852_card_detect_work);
  713. /* shutdown everything - precation */
  714. r852_engine_disable(dev);
  715. r852_disable_irqs(dev);
  716. r852_dma_test(dev);
  717. dev->irq = pci_dev->irq;
  718. spin_lock_init(&dev->irqlock);
  719. dev->card_detected = 0;
  720. r852_card_update_present(dev);
  721. /*register irq handler*/
  722. error = -ENODEV;
  723. if (request_irq(pci_dev->irq, &r852_irq, IRQF_SHARED,
  724. DRV_NAME, dev))
  725. goto error10;
  726. /* kick initial present test */
  727. queue_delayed_work(dev->card_workqueue,
  728. &dev->card_detect_work, 0);
  729. pr_notice("driver loaded successfully\n");
  730. return 0;
  731. error10:
  732. destroy_workqueue(dev->card_workqueue);
  733. error9:
  734. kfree(dev->tmp_buffer);
  735. error8:
  736. pci_iounmap(pci_dev, dev->mmio);
  737. error7:
  738. pci_free_consistent(pci_dev, R852_DMA_LEN,
  739. dev->bounce_buffer, dev->phys_bounce_buffer);
  740. error6:
  741. kfree(dev);
  742. error5:
  743. kfree(chip);
  744. error4:
  745. pci_release_regions(pci_dev);
  746. error3:
  747. error2:
  748. pci_disable_device(pci_dev);
  749. error1:
  750. return error;
  751. }
  752. static void r852_remove(struct pci_dev *pci_dev)
  753. {
  754. struct r852_device *dev = pci_get_drvdata(pci_dev);
  755. /* Stop detect workqueue -
  756. we are going to unregister the device anyway*/
  757. cancel_delayed_work_sync(&dev->card_detect_work);
  758. destroy_workqueue(dev->card_workqueue);
  759. /* Unregister the device, this might make more IO */
  760. r852_unregister_nand_device(dev);
  761. /* Stop interrupts */
  762. r852_disable_irqs(dev);
  763. free_irq(dev->irq, dev);
  764. /* Cleanup */
  765. kfree(dev->tmp_buffer);
  766. pci_iounmap(pci_dev, dev->mmio);
  767. pci_free_consistent(pci_dev, R852_DMA_LEN,
  768. dev->bounce_buffer, dev->phys_bounce_buffer);
  769. kfree(dev->chip);
  770. kfree(dev);
  771. /* Shutdown the PCI device */
  772. pci_release_regions(pci_dev);
  773. pci_disable_device(pci_dev);
  774. }
  775. static void r852_shutdown(struct pci_dev *pci_dev)
  776. {
  777. struct r852_device *dev = pci_get_drvdata(pci_dev);
  778. cancel_delayed_work_sync(&dev->card_detect_work);
  779. r852_disable_irqs(dev);
  780. synchronize_irq(dev->irq);
  781. pci_disable_device(pci_dev);
  782. }
  783. #ifdef CONFIG_PM_SLEEP
  784. static int r852_suspend(struct device *device)
  785. {
  786. struct r852_device *dev = pci_get_drvdata(to_pci_dev(device));
  787. if (dev->ctlreg & R852_CTL_CARDENABLE)
  788. return -EBUSY;
  789. /* First make sure the detect work is gone */
  790. cancel_delayed_work_sync(&dev->card_detect_work);
  791. /* Turn off the interrupts and stop the device */
  792. r852_disable_irqs(dev);
  793. r852_engine_disable(dev);
  794. /* If card was pulled off just during the suspend, which is very
  795. unlikely, we will remove it on resume, it too late now
  796. anyway... */
  797. dev->card_unstable = 0;
  798. return 0;
  799. }
  800. static int r852_resume(struct device *device)
  801. {
  802. struct r852_device *dev = pci_get_drvdata(to_pci_dev(device));
  803. struct mtd_info *mtd = nand_to_mtd(dev->chip);
  804. r852_disable_irqs(dev);
  805. r852_card_update_present(dev);
  806. r852_engine_disable(dev);
  807. /* If card status changed, just do the work */
  808. if (dev->card_detected != dev->card_registred) {
  809. dbg("card was %s during low power state",
  810. dev->card_detected ? "added" : "removed");
  811. queue_delayed_work(dev->card_workqueue,
  812. &dev->card_detect_work, msecs_to_jiffies(1000));
  813. return 0;
  814. }
  815. /* Otherwise, initialize the card */
  816. if (dev->card_registred) {
  817. r852_engine_enable(dev);
  818. dev->chip->select_chip(mtd, 0);
  819. nand_reset_op(dev->chip);
  820. dev->chip->select_chip(mtd, -1);
  821. }
  822. /* Program card detection IRQ */
  823. r852_update_card_detect(dev);
  824. return 0;
  825. }
  826. #endif
  827. static const struct pci_device_id r852_pci_id_tbl[] = {
  828. { PCI_VDEVICE(RICOH, 0x0852), },
  829. { },
  830. };
  831. MODULE_DEVICE_TABLE(pci, r852_pci_id_tbl);
  832. static SIMPLE_DEV_PM_OPS(r852_pm_ops, r852_suspend, r852_resume);
  833. static struct pci_driver r852_pci_driver = {
  834. .name = DRV_NAME,
  835. .id_table = r852_pci_id_tbl,
  836. .probe = r852_probe,
  837. .remove = r852_remove,
  838. .shutdown = r852_shutdown,
  839. .driver.pm = &r852_pm_ops,
  840. };
  841. module_pci_driver(r852_pci_driver);
  842. MODULE_LICENSE("GPL");
  843. MODULE_AUTHOR("Maxim Levitsky <maximlevitsky@gmail.com>");
  844. MODULE_DESCRIPTION("Ricoh 85xx xD/smartmedia card reader driver");