pcie-qcom.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Qualcomm PCIe root complex driver
  4. *
  5. * Copyright (c) 2014-2015, The Linux Foundation. All rights reserved.
  6. * Copyright 2015 Linaro Limited.
  7. *
  8. * Author: Stanimir Varbanov <svarbanov@mm-sol.com>
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/delay.h>
  12. #include <linux/gpio/consumer.h>
  13. #include <linux/interrupt.h>
  14. #include <linux/io.h>
  15. #include <linux/iopoll.h>
  16. #include <linux/kernel.h>
  17. #include <linux/init.h>
  18. #include <linux/of_device.h>
  19. #include <linux/of_gpio.h>
  20. #include <linux/pci.h>
  21. #include <linux/pm_runtime.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/phy/phy.h>
  24. #include <linux/regulator/consumer.h>
  25. #include <linux/reset.h>
  26. #include <linux/slab.h>
  27. #include <linux/types.h>
  28. #include "pcie-designware.h"
  29. #define PCIE20_PARF_SYS_CTRL 0x00
  30. #define MST_WAKEUP_EN BIT(13)
  31. #define SLV_WAKEUP_EN BIT(12)
  32. #define MSTR_ACLK_CGC_DIS BIT(10)
  33. #define SLV_ACLK_CGC_DIS BIT(9)
  34. #define CORE_CLK_CGC_DIS BIT(6)
  35. #define AUX_PWR_DET BIT(4)
  36. #define L23_CLK_RMV_DIS BIT(2)
  37. #define L1_CLK_RMV_DIS BIT(1)
  38. #define PCIE20_COMMAND_STATUS 0x04
  39. #define CMD_BME_VAL 0x4
  40. #define PCIE20_DEVICE_CONTROL2_STATUS2 0x98
  41. #define PCIE_CAP_CPL_TIMEOUT_DISABLE 0x10
  42. #define PCIE20_PARF_PHY_CTRL 0x40
  43. #define PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK GENMASK(20, 16)
  44. #define PHY_CTRL_PHY_TX0_TERM_OFFSET(x) ((x) << 16)
  45. #define PCIE20_PARF_PHY_REFCLK 0x4C
  46. #define PHY_REFCLK_SSP_EN BIT(16)
  47. #define PHY_REFCLK_USE_PAD BIT(12)
  48. #define PCIE20_PARF_DBI_BASE_ADDR 0x168
  49. #define PCIE20_PARF_SLV_ADDR_SPACE_SIZE 0x16C
  50. #define PCIE20_PARF_MHI_CLOCK_RESET_CTRL 0x174
  51. #define PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT 0x178
  52. #define PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2 0x1A8
  53. #define PCIE20_PARF_LTSSM 0x1B0
  54. #define PCIE20_PARF_SID_OFFSET 0x234
  55. #define PCIE20_PARF_BDF_TRANSLATE_CFG 0x24C
  56. #define PCIE20_ELBI_SYS_CTRL 0x04
  57. #define PCIE20_ELBI_SYS_CTRL_LT_ENABLE BIT(0)
  58. #define PCIE20_AXI_MSTR_RESP_COMP_CTRL0 0x818
  59. #define CFG_REMOTE_RD_REQ_BRIDGE_SIZE_2K 0x4
  60. #define CFG_REMOTE_RD_REQ_BRIDGE_SIZE_4K 0x5
  61. #define PCIE20_AXI_MSTR_RESP_COMP_CTRL1 0x81c
  62. #define CFG_BRIDGE_SB_INIT BIT(0)
  63. #define PCIE20_CAP 0x70
  64. #define PCIE20_CAP_LINK_CAPABILITIES (PCIE20_CAP + 0xC)
  65. #define PCIE20_CAP_ACTIVE_STATE_LINK_PM_SUPPORT (BIT(10) | BIT(11))
  66. #define PCIE20_CAP_LINK_1 (PCIE20_CAP + 0x14)
  67. #define PCIE_CAP_LINK1_VAL 0x2FD7F
  68. #define PCIE20_PARF_Q2A_FLUSH 0x1AC
  69. #define PCIE20_MISC_CONTROL_1_REG 0x8BC
  70. #define DBI_RO_WR_EN 1
  71. #define PERST_DELAY_US 1000
  72. /* PARF registers */
  73. #define PCIE20_PARF_PCS_DEEMPH 0x34
  74. #define PCS_DEEMPH_TX_DEEMPH_GEN1(x) ((x) << 16)
  75. #define PCS_DEEMPH_TX_DEEMPH_GEN2_3_5DB(x) ((x) << 8)
  76. #define PCS_DEEMPH_TX_DEEMPH_GEN2_6DB(x) ((x) << 0)
  77. #define PCIE20_PARF_PCS_SWING 0x38
  78. #define PCS_SWING_TX_SWING_FULL(x) ((x) << 8)
  79. #define PCS_SWING_TX_SWING_LOW(x) ((x) << 0)
  80. #define PCIE20_PARF_CONFIG_BITS 0x50
  81. #define PHY_RX0_EQ(x) ((x) << 24)
  82. #define PCIE20_v3_PARF_SLV_ADDR_SPACE_SIZE 0x358
  83. #define SLV_ADDR_SPACE_SZ 0x10000000
  84. #define QCOM_PCIE_2_1_0_MAX_SUPPLY 3
  85. struct qcom_pcie_resources_2_1_0 {
  86. struct clk *iface_clk;
  87. struct clk *core_clk;
  88. struct clk *phy_clk;
  89. struct reset_control *pci_reset;
  90. struct reset_control *axi_reset;
  91. struct reset_control *ahb_reset;
  92. struct reset_control *por_reset;
  93. struct reset_control *phy_reset;
  94. struct reset_control *ext_reset;
  95. struct regulator_bulk_data supplies[QCOM_PCIE_2_1_0_MAX_SUPPLY];
  96. };
  97. struct qcom_pcie_resources_1_0_0 {
  98. struct clk *iface;
  99. struct clk *aux;
  100. struct clk *master_bus;
  101. struct clk *slave_bus;
  102. struct reset_control *core;
  103. struct regulator *vdda;
  104. };
  105. #define QCOM_PCIE_2_3_2_MAX_SUPPLY 2
  106. struct qcom_pcie_resources_2_3_2 {
  107. struct clk *aux_clk;
  108. struct clk *master_clk;
  109. struct clk *slave_clk;
  110. struct clk *cfg_clk;
  111. struct clk *pipe_clk;
  112. struct regulator_bulk_data supplies[QCOM_PCIE_2_3_2_MAX_SUPPLY];
  113. };
  114. struct qcom_pcie_resources_2_4_0 {
  115. struct clk *aux_clk;
  116. struct clk *master_clk;
  117. struct clk *slave_clk;
  118. struct reset_control *axi_m_reset;
  119. struct reset_control *axi_s_reset;
  120. struct reset_control *pipe_reset;
  121. struct reset_control *axi_m_vmid_reset;
  122. struct reset_control *axi_s_xpu_reset;
  123. struct reset_control *parf_reset;
  124. struct reset_control *phy_reset;
  125. struct reset_control *axi_m_sticky_reset;
  126. struct reset_control *pipe_sticky_reset;
  127. struct reset_control *pwr_reset;
  128. struct reset_control *ahb_reset;
  129. struct reset_control *phy_ahb_reset;
  130. };
  131. struct qcom_pcie_resources_2_3_3 {
  132. struct clk *iface;
  133. struct clk *axi_m_clk;
  134. struct clk *axi_s_clk;
  135. struct clk *ahb_clk;
  136. struct clk *aux_clk;
  137. struct reset_control *rst[7];
  138. };
  139. union qcom_pcie_resources {
  140. struct qcom_pcie_resources_1_0_0 v1_0_0;
  141. struct qcom_pcie_resources_2_1_0 v2_1_0;
  142. struct qcom_pcie_resources_2_3_2 v2_3_2;
  143. struct qcom_pcie_resources_2_3_3 v2_3_3;
  144. struct qcom_pcie_resources_2_4_0 v2_4_0;
  145. };
  146. struct qcom_pcie;
  147. struct qcom_pcie_ops {
  148. int (*get_resources)(struct qcom_pcie *pcie);
  149. int (*init)(struct qcom_pcie *pcie);
  150. int (*post_init)(struct qcom_pcie *pcie);
  151. void (*deinit)(struct qcom_pcie *pcie);
  152. void (*post_deinit)(struct qcom_pcie *pcie);
  153. void (*ltssm_enable)(struct qcom_pcie *pcie);
  154. };
  155. struct qcom_pcie {
  156. struct dw_pcie *pci;
  157. void __iomem *parf; /* DT parf */
  158. void __iomem *elbi; /* DT elbi */
  159. union qcom_pcie_resources res;
  160. struct phy *phy;
  161. struct gpio_desc *reset;
  162. const struct qcom_pcie_ops *ops;
  163. };
  164. #define to_qcom_pcie(x) dev_get_drvdata((x)->dev)
  165. static void qcom_ep_reset_assert(struct qcom_pcie *pcie)
  166. {
  167. gpiod_set_value_cansleep(pcie->reset, 1);
  168. usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500);
  169. }
  170. static void qcom_ep_reset_deassert(struct qcom_pcie *pcie)
  171. {
  172. /* Ensure that PERST has been asserted for at least 100 ms */
  173. msleep(100);
  174. gpiod_set_value_cansleep(pcie->reset, 0);
  175. usleep_range(PERST_DELAY_US, PERST_DELAY_US + 500);
  176. }
  177. static int qcom_pcie_establish_link(struct qcom_pcie *pcie)
  178. {
  179. struct dw_pcie *pci = pcie->pci;
  180. if (dw_pcie_link_up(pci))
  181. return 0;
  182. /* Enable Link Training state machine */
  183. if (pcie->ops->ltssm_enable)
  184. pcie->ops->ltssm_enable(pcie);
  185. return dw_pcie_wait_for_link(pci);
  186. }
  187. static void qcom_pcie_2_1_0_ltssm_enable(struct qcom_pcie *pcie)
  188. {
  189. u32 val;
  190. /* enable link training */
  191. val = readl(pcie->elbi + PCIE20_ELBI_SYS_CTRL);
  192. val |= PCIE20_ELBI_SYS_CTRL_LT_ENABLE;
  193. writel(val, pcie->elbi + PCIE20_ELBI_SYS_CTRL);
  194. }
  195. static int qcom_pcie_get_resources_2_1_0(struct qcom_pcie *pcie)
  196. {
  197. struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
  198. struct dw_pcie *pci = pcie->pci;
  199. struct device *dev = pci->dev;
  200. int ret;
  201. res->supplies[0].supply = "vdda";
  202. res->supplies[1].supply = "vdda_phy";
  203. res->supplies[2].supply = "vdda_refclk";
  204. ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
  205. res->supplies);
  206. if (ret)
  207. return ret;
  208. res->iface_clk = devm_clk_get(dev, "iface");
  209. if (IS_ERR(res->iface_clk))
  210. return PTR_ERR(res->iface_clk);
  211. res->core_clk = devm_clk_get(dev, "core");
  212. if (IS_ERR(res->core_clk))
  213. return PTR_ERR(res->core_clk);
  214. res->phy_clk = devm_clk_get(dev, "phy");
  215. if (IS_ERR(res->phy_clk))
  216. return PTR_ERR(res->phy_clk);
  217. res->pci_reset = devm_reset_control_get_exclusive(dev, "pci");
  218. if (IS_ERR(res->pci_reset))
  219. return PTR_ERR(res->pci_reset);
  220. res->axi_reset = devm_reset_control_get_exclusive(dev, "axi");
  221. if (IS_ERR(res->axi_reset))
  222. return PTR_ERR(res->axi_reset);
  223. res->ahb_reset = devm_reset_control_get_exclusive(dev, "ahb");
  224. if (IS_ERR(res->ahb_reset))
  225. return PTR_ERR(res->ahb_reset);
  226. res->por_reset = devm_reset_control_get_exclusive(dev, "por");
  227. if (IS_ERR(res->por_reset))
  228. return PTR_ERR(res->por_reset);
  229. res->ext_reset = devm_reset_control_get_optional_exclusive(dev, "ext");
  230. if (IS_ERR(res->ext_reset))
  231. return PTR_ERR(res->ext_reset);
  232. res->phy_reset = devm_reset_control_get_exclusive(dev, "phy");
  233. return PTR_ERR_OR_ZERO(res->phy_reset);
  234. }
  235. static void qcom_pcie_deinit_2_1_0(struct qcom_pcie *pcie)
  236. {
  237. struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
  238. reset_control_assert(res->pci_reset);
  239. reset_control_assert(res->axi_reset);
  240. reset_control_assert(res->ahb_reset);
  241. reset_control_assert(res->por_reset);
  242. reset_control_assert(res->ext_reset);
  243. reset_control_assert(res->pci_reset);
  244. clk_disable_unprepare(res->iface_clk);
  245. clk_disable_unprepare(res->core_clk);
  246. clk_disable_unprepare(res->phy_clk);
  247. regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
  248. }
  249. static int qcom_pcie_init_2_1_0(struct qcom_pcie *pcie)
  250. {
  251. struct qcom_pcie_resources_2_1_0 *res = &pcie->res.v2_1_0;
  252. struct dw_pcie *pci = pcie->pci;
  253. struct device *dev = pci->dev;
  254. struct device_node *node = dev->of_node;
  255. u32 val;
  256. int ret;
  257. ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
  258. if (ret < 0) {
  259. dev_err(dev, "cannot enable regulators\n");
  260. return ret;
  261. }
  262. ret = reset_control_assert(res->ahb_reset);
  263. if (ret) {
  264. dev_err(dev, "cannot assert ahb reset\n");
  265. goto err_assert_ahb;
  266. }
  267. ret = clk_prepare_enable(res->iface_clk);
  268. if (ret) {
  269. dev_err(dev, "cannot prepare/enable iface clock\n");
  270. goto err_assert_ahb;
  271. }
  272. ret = clk_prepare_enable(res->phy_clk);
  273. if (ret) {
  274. dev_err(dev, "cannot prepare/enable phy clock\n");
  275. goto err_clk_phy;
  276. }
  277. ret = clk_prepare_enable(res->core_clk);
  278. if (ret) {
  279. dev_err(dev, "cannot prepare/enable core clock\n");
  280. goto err_clk_core;
  281. }
  282. ret = reset_control_deassert(res->ahb_reset);
  283. if (ret) {
  284. dev_err(dev, "cannot deassert ahb reset\n");
  285. goto err_deassert_ahb;
  286. }
  287. ret = reset_control_deassert(res->ext_reset);
  288. if (ret) {
  289. dev_err(dev, "cannot deassert ext reset\n");
  290. goto err_deassert_ahb;
  291. }
  292. /* enable PCIe clocks and resets */
  293. val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
  294. val &= ~BIT(0);
  295. writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
  296. if (of_device_is_compatible(node, "qcom,pcie-ipq8064")) {
  297. writel(PCS_DEEMPH_TX_DEEMPH_GEN1(24) |
  298. PCS_DEEMPH_TX_DEEMPH_GEN2_3_5DB(24) |
  299. PCS_DEEMPH_TX_DEEMPH_GEN2_6DB(34),
  300. pcie->parf + PCIE20_PARF_PCS_DEEMPH);
  301. writel(PCS_SWING_TX_SWING_FULL(120) |
  302. PCS_SWING_TX_SWING_LOW(120),
  303. pcie->parf + PCIE20_PARF_PCS_SWING);
  304. writel(PHY_RX0_EQ(4), pcie->parf + PCIE20_PARF_CONFIG_BITS);
  305. }
  306. if (of_device_is_compatible(node, "qcom,pcie-ipq8064")) {
  307. /* set TX termination offset */
  308. val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
  309. val &= ~PHY_CTRL_PHY_TX0_TERM_OFFSET_MASK;
  310. val |= PHY_CTRL_PHY_TX0_TERM_OFFSET(7);
  311. writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
  312. }
  313. /* enable external reference clock */
  314. val = readl(pcie->parf + PCIE20_PARF_PHY_REFCLK);
  315. /* USE_PAD is required only for ipq806x */
  316. if (!of_device_is_compatible(node, "qcom,pcie-apq8064"))
  317. val &= ~PHY_REFCLK_USE_PAD;
  318. val |= PHY_REFCLK_SSP_EN;
  319. writel(val, pcie->parf + PCIE20_PARF_PHY_REFCLK);
  320. ret = reset_control_deassert(res->phy_reset);
  321. if (ret) {
  322. dev_err(dev, "cannot deassert phy reset\n");
  323. return ret;
  324. }
  325. ret = reset_control_deassert(res->pci_reset);
  326. if (ret) {
  327. dev_err(dev, "cannot deassert pci reset\n");
  328. return ret;
  329. }
  330. ret = reset_control_deassert(res->por_reset);
  331. if (ret) {
  332. dev_err(dev, "cannot deassert por reset\n");
  333. return ret;
  334. }
  335. ret = reset_control_deassert(res->axi_reset);
  336. if (ret) {
  337. dev_err(dev, "cannot deassert axi reset\n");
  338. return ret;
  339. }
  340. /* wait for clock acquisition */
  341. usleep_range(1000, 1500);
  342. /* Set the Max TLP size to 2K, instead of using default of 4K */
  343. writel(CFG_REMOTE_RD_REQ_BRIDGE_SIZE_2K,
  344. pci->dbi_base + PCIE20_AXI_MSTR_RESP_COMP_CTRL0);
  345. writel(CFG_BRIDGE_SB_INIT,
  346. pci->dbi_base + PCIE20_AXI_MSTR_RESP_COMP_CTRL1);
  347. return 0;
  348. err_deassert_ahb:
  349. clk_disable_unprepare(res->core_clk);
  350. err_clk_core:
  351. clk_disable_unprepare(res->phy_clk);
  352. err_clk_phy:
  353. clk_disable_unprepare(res->iface_clk);
  354. err_assert_ahb:
  355. regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
  356. return ret;
  357. }
  358. static int qcom_pcie_get_resources_1_0_0(struct qcom_pcie *pcie)
  359. {
  360. struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
  361. struct dw_pcie *pci = pcie->pci;
  362. struct device *dev = pci->dev;
  363. res->vdda = devm_regulator_get(dev, "vdda");
  364. if (IS_ERR(res->vdda))
  365. return PTR_ERR(res->vdda);
  366. res->iface = devm_clk_get(dev, "iface");
  367. if (IS_ERR(res->iface))
  368. return PTR_ERR(res->iface);
  369. res->aux = devm_clk_get(dev, "aux");
  370. if (IS_ERR(res->aux))
  371. return PTR_ERR(res->aux);
  372. res->master_bus = devm_clk_get(dev, "master_bus");
  373. if (IS_ERR(res->master_bus))
  374. return PTR_ERR(res->master_bus);
  375. res->slave_bus = devm_clk_get(dev, "slave_bus");
  376. if (IS_ERR(res->slave_bus))
  377. return PTR_ERR(res->slave_bus);
  378. res->core = devm_reset_control_get_exclusive(dev, "core");
  379. return PTR_ERR_OR_ZERO(res->core);
  380. }
  381. static void qcom_pcie_deinit_1_0_0(struct qcom_pcie *pcie)
  382. {
  383. struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
  384. reset_control_assert(res->core);
  385. clk_disable_unprepare(res->slave_bus);
  386. clk_disable_unprepare(res->master_bus);
  387. clk_disable_unprepare(res->iface);
  388. clk_disable_unprepare(res->aux);
  389. regulator_disable(res->vdda);
  390. }
  391. static int qcom_pcie_init_1_0_0(struct qcom_pcie *pcie)
  392. {
  393. struct qcom_pcie_resources_1_0_0 *res = &pcie->res.v1_0_0;
  394. struct dw_pcie *pci = pcie->pci;
  395. struct device *dev = pci->dev;
  396. int ret;
  397. ret = reset_control_deassert(res->core);
  398. if (ret) {
  399. dev_err(dev, "cannot deassert core reset\n");
  400. return ret;
  401. }
  402. ret = clk_prepare_enable(res->aux);
  403. if (ret) {
  404. dev_err(dev, "cannot prepare/enable aux clock\n");
  405. goto err_res;
  406. }
  407. ret = clk_prepare_enable(res->iface);
  408. if (ret) {
  409. dev_err(dev, "cannot prepare/enable iface clock\n");
  410. goto err_aux;
  411. }
  412. ret = clk_prepare_enable(res->master_bus);
  413. if (ret) {
  414. dev_err(dev, "cannot prepare/enable master_bus clock\n");
  415. goto err_iface;
  416. }
  417. ret = clk_prepare_enable(res->slave_bus);
  418. if (ret) {
  419. dev_err(dev, "cannot prepare/enable slave_bus clock\n");
  420. goto err_master;
  421. }
  422. ret = regulator_enable(res->vdda);
  423. if (ret) {
  424. dev_err(dev, "cannot enable vdda regulator\n");
  425. goto err_slave;
  426. }
  427. /* change DBI base address */
  428. writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
  429. if (IS_ENABLED(CONFIG_PCI_MSI)) {
  430. u32 val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT);
  431. val |= BIT(31);
  432. writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT);
  433. }
  434. return 0;
  435. err_slave:
  436. clk_disable_unprepare(res->slave_bus);
  437. err_master:
  438. clk_disable_unprepare(res->master_bus);
  439. err_iface:
  440. clk_disable_unprepare(res->iface);
  441. err_aux:
  442. clk_disable_unprepare(res->aux);
  443. err_res:
  444. reset_control_assert(res->core);
  445. return ret;
  446. }
  447. static void qcom_pcie_2_3_2_ltssm_enable(struct qcom_pcie *pcie)
  448. {
  449. u32 val;
  450. /* enable link training */
  451. val = readl(pcie->parf + PCIE20_PARF_LTSSM);
  452. val |= BIT(8);
  453. writel(val, pcie->parf + PCIE20_PARF_LTSSM);
  454. }
  455. static int qcom_pcie_get_resources_2_3_2(struct qcom_pcie *pcie)
  456. {
  457. struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
  458. struct dw_pcie *pci = pcie->pci;
  459. struct device *dev = pci->dev;
  460. int ret;
  461. res->supplies[0].supply = "vdda";
  462. res->supplies[1].supply = "vddpe-3v3";
  463. ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(res->supplies),
  464. res->supplies);
  465. if (ret)
  466. return ret;
  467. res->aux_clk = devm_clk_get(dev, "aux");
  468. if (IS_ERR(res->aux_clk))
  469. return PTR_ERR(res->aux_clk);
  470. res->cfg_clk = devm_clk_get(dev, "cfg");
  471. if (IS_ERR(res->cfg_clk))
  472. return PTR_ERR(res->cfg_clk);
  473. res->master_clk = devm_clk_get(dev, "bus_master");
  474. if (IS_ERR(res->master_clk))
  475. return PTR_ERR(res->master_clk);
  476. res->slave_clk = devm_clk_get(dev, "bus_slave");
  477. if (IS_ERR(res->slave_clk))
  478. return PTR_ERR(res->slave_clk);
  479. res->pipe_clk = devm_clk_get(dev, "pipe");
  480. return PTR_ERR_OR_ZERO(res->pipe_clk);
  481. }
  482. static void qcom_pcie_deinit_2_3_2(struct qcom_pcie *pcie)
  483. {
  484. struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
  485. clk_disable_unprepare(res->slave_clk);
  486. clk_disable_unprepare(res->master_clk);
  487. clk_disable_unprepare(res->cfg_clk);
  488. clk_disable_unprepare(res->aux_clk);
  489. regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
  490. }
  491. static void qcom_pcie_post_deinit_2_3_2(struct qcom_pcie *pcie)
  492. {
  493. struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
  494. clk_disable_unprepare(res->pipe_clk);
  495. }
  496. static int qcom_pcie_init_2_3_2(struct qcom_pcie *pcie)
  497. {
  498. struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
  499. struct dw_pcie *pci = pcie->pci;
  500. struct device *dev = pci->dev;
  501. u32 val;
  502. int ret;
  503. ret = regulator_bulk_enable(ARRAY_SIZE(res->supplies), res->supplies);
  504. if (ret < 0) {
  505. dev_err(dev, "cannot enable regulators\n");
  506. return ret;
  507. }
  508. ret = clk_prepare_enable(res->aux_clk);
  509. if (ret) {
  510. dev_err(dev, "cannot prepare/enable aux clock\n");
  511. goto err_aux_clk;
  512. }
  513. ret = clk_prepare_enable(res->cfg_clk);
  514. if (ret) {
  515. dev_err(dev, "cannot prepare/enable cfg clock\n");
  516. goto err_cfg_clk;
  517. }
  518. ret = clk_prepare_enable(res->master_clk);
  519. if (ret) {
  520. dev_err(dev, "cannot prepare/enable master clock\n");
  521. goto err_master_clk;
  522. }
  523. ret = clk_prepare_enable(res->slave_clk);
  524. if (ret) {
  525. dev_err(dev, "cannot prepare/enable slave clock\n");
  526. goto err_slave_clk;
  527. }
  528. /* enable PCIe clocks and resets */
  529. val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
  530. val &= ~BIT(0);
  531. writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
  532. /* change DBI base address */
  533. writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
  534. /* MAC PHY_POWERDOWN MUX DISABLE */
  535. val = readl(pcie->parf + PCIE20_PARF_SYS_CTRL);
  536. val &= ~BIT(29);
  537. writel(val, pcie->parf + PCIE20_PARF_SYS_CTRL);
  538. val = readl(pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
  539. val |= BIT(4);
  540. writel(val, pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
  541. val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
  542. val |= BIT(31);
  543. writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
  544. return 0;
  545. err_slave_clk:
  546. clk_disable_unprepare(res->master_clk);
  547. err_master_clk:
  548. clk_disable_unprepare(res->cfg_clk);
  549. err_cfg_clk:
  550. clk_disable_unprepare(res->aux_clk);
  551. err_aux_clk:
  552. regulator_bulk_disable(ARRAY_SIZE(res->supplies), res->supplies);
  553. return ret;
  554. }
  555. static int qcom_pcie_post_init_2_3_2(struct qcom_pcie *pcie)
  556. {
  557. struct qcom_pcie_resources_2_3_2 *res = &pcie->res.v2_3_2;
  558. struct dw_pcie *pci = pcie->pci;
  559. struct device *dev = pci->dev;
  560. int ret;
  561. ret = clk_prepare_enable(res->pipe_clk);
  562. if (ret) {
  563. dev_err(dev, "cannot prepare/enable pipe clock\n");
  564. return ret;
  565. }
  566. return 0;
  567. }
  568. static int qcom_pcie_get_resources_2_4_0(struct qcom_pcie *pcie)
  569. {
  570. struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
  571. struct dw_pcie *pci = pcie->pci;
  572. struct device *dev = pci->dev;
  573. res->aux_clk = devm_clk_get(dev, "aux");
  574. if (IS_ERR(res->aux_clk))
  575. return PTR_ERR(res->aux_clk);
  576. res->master_clk = devm_clk_get(dev, "master_bus");
  577. if (IS_ERR(res->master_clk))
  578. return PTR_ERR(res->master_clk);
  579. res->slave_clk = devm_clk_get(dev, "slave_bus");
  580. if (IS_ERR(res->slave_clk))
  581. return PTR_ERR(res->slave_clk);
  582. res->axi_m_reset = devm_reset_control_get_exclusive(dev, "axi_m");
  583. if (IS_ERR(res->axi_m_reset))
  584. return PTR_ERR(res->axi_m_reset);
  585. res->axi_s_reset = devm_reset_control_get_exclusive(dev, "axi_s");
  586. if (IS_ERR(res->axi_s_reset))
  587. return PTR_ERR(res->axi_s_reset);
  588. res->pipe_reset = devm_reset_control_get_exclusive(dev, "pipe");
  589. if (IS_ERR(res->pipe_reset))
  590. return PTR_ERR(res->pipe_reset);
  591. res->axi_m_vmid_reset = devm_reset_control_get_exclusive(dev,
  592. "axi_m_vmid");
  593. if (IS_ERR(res->axi_m_vmid_reset))
  594. return PTR_ERR(res->axi_m_vmid_reset);
  595. res->axi_s_xpu_reset = devm_reset_control_get_exclusive(dev,
  596. "axi_s_xpu");
  597. if (IS_ERR(res->axi_s_xpu_reset))
  598. return PTR_ERR(res->axi_s_xpu_reset);
  599. res->parf_reset = devm_reset_control_get_exclusive(dev, "parf");
  600. if (IS_ERR(res->parf_reset))
  601. return PTR_ERR(res->parf_reset);
  602. res->phy_reset = devm_reset_control_get_exclusive(dev, "phy");
  603. if (IS_ERR(res->phy_reset))
  604. return PTR_ERR(res->phy_reset);
  605. res->axi_m_sticky_reset = devm_reset_control_get_exclusive(dev,
  606. "axi_m_sticky");
  607. if (IS_ERR(res->axi_m_sticky_reset))
  608. return PTR_ERR(res->axi_m_sticky_reset);
  609. res->pipe_sticky_reset = devm_reset_control_get_exclusive(dev,
  610. "pipe_sticky");
  611. if (IS_ERR(res->pipe_sticky_reset))
  612. return PTR_ERR(res->pipe_sticky_reset);
  613. res->pwr_reset = devm_reset_control_get_exclusive(dev, "pwr");
  614. if (IS_ERR(res->pwr_reset))
  615. return PTR_ERR(res->pwr_reset);
  616. res->ahb_reset = devm_reset_control_get_exclusive(dev, "ahb");
  617. if (IS_ERR(res->ahb_reset))
  618. return PTR_ERR(res->ahb_reset);
  619. res->phy_ahb_reset = devm_reset_control_get_exclusive(dev, "phy_ahb");
  620. if (IS_ERR(res->phy_ahb_reset))
  621. return PTR_ERR(res->phy_ahb_reset);
  622. return 0;
  623. }
  624. static void qcom_pcie_deinit_2_4_0(struct qcom_pcie *pcie)
  625. {
  626. struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
  627. reset_control_assert(res->axi_m_reset);
  628. reset_control_assert(res->axi_s_reset);
  629. reset_control_assert(res->pipe_reset);
  630. reset_control_assert(res->pipe_sticky_reset);
  631. reset_control_assert(res->phy_reset);
  632. reset_control_assert(res->phy_ahb_reset);
  633. reset_control_assert(res->axi_m_sticky_reset);
  634. reset_control_assert(res->pwr_reset);
  635. reset_control_assert(res->ahb_reset);
  636. clk_disable_unprepare(res->aux_clk);
  637. clk_disable_unprepare(res->master_clk);
  638. clk_disable_unprepare(res->slave_clk);
  639. }
  640. static int qcom_pcie_init_2_4_0(struct qcom_pcie *pcie)
  641. {
  642. struct qcom_pcie_resources_2_4_0 *res = &pcie->res.v2_4_0;
  643. struct dw_pcie *pci = pcie->pci;
  644. struct device *dev = pci->dev;
  645. u32 val;
  646. int ret;
  647. ret = reset_control_assert(res->axi_m_reset);
  648. if (ret) {
  649. dev_err(dev, "cannot assert axi master reset\n");
  650. return ret;
  651. }
  652. ret = reset_control_assert(res->axi_s_reset);
  653. if (ret) {
  654. dev_err(dev, "cannot assert axi slave reset\n");
  655. return ret;
  656. }
  657. usleep_range(10000, 12000);
  658. ret = reset_control_assert(res->pipe_reset);
  659. if (ret) {
  660. dev_err(dev, "cannot assert pipe reset\n");
  661. return ret;
  662. }
  663. ret = reset_control_assert(res->pipe_sticky_reset);
  664. if (ret) {
  665. dev_err(dev, "cannot assert pipe sticky reset\n");
  666. return ret;
  667. }
  668. ret = reset_control_assert(res->phy_reset);
  669. if (ret) {
  670. dev_err(dev, "cannot assert phy reset\n");
  671. return ret;
  672. }
  673. ret = reset_control_assert(res->phy_ahb_reset);
  674. if (ret) {
  675. dev_err(dev, "cannot assert phy ahb reset\n");
  676. return ret;
  677. }
  678. usleep_range(10000, 12000);
  679. ret = reset_control_assert(res->axi_m_sticky_reset);
  680. if (ret) {
  681. dev_err(dev, "cannot assert axi master sticky reset\n");
  682. return ret;
  683. }
  684. ret = reset_control_assert(res->pwr_reset);
  685. if (ret) {
  686. dev_err(dev, "cannot assert power reset\n");
  687. return ret;
  688. }
  689. ret = reset_control_assert(res->ahb_reset);
  690. if (ret) {
  691. dev_err(dev, "cannot assert ahb reset\n");
  692. return ret;
  693. }
  694. usleep_range(10000, 12000);
  695. ret = reset_control_deassert(res->phy_ahb_reset);
  696. if (ret) {
  697. dev_err(dev, "cannot deassert phy ahb reset\n");
  698. return ret;
  699. }
  700. ret = reset_control_deassert(res->phy_reset);
  701. if (ret) {
  702. dev_err(dev, "cannot deassert phy reset\n");
  703. goto err_rst_phy;
  704. }
  705. ret = reset_control_deassert(res->pipe_reset);
  706. if (ret) {
  707. dev_err(dev, "cannot deassert pipe reset\n");
  708. goto err_rst_pipe;
  709. }
  710. ret = reset_control_deassert(res->pipe_sticky_reset);
  711. if (ret) {
  712. dev_err(dev, "cannot deassert pipe sticky reset\n");
  713. goto err_rst_pipe_sticky;
  714. }
  715. usleep_range(10000, 12000);
  716. ret = reset_control_deassert(res->axi_m_reset);
  717. if (ret) {
  718. dev_err(dev, "cannot deassert axi master reset\n");
  719. goto err_rst_axi_m;
  720. }
  721. ret = reset_control_deassert(res->axi_m_sticky_reset);
  722. if (ret) {
  723. dev_err(dev, "cannot deassert axi master sticky reset\n");
  724. goto err_rst_axi_m_sticky;
  725. }
  726. ret = reset_control_deassert(res->axi_s_reset);
  727. if (ret) {
  728. dev_err(dev, "cannot deassert axi slave reset\n");
  729. goto err_rst_axi_s;
  730. }
  731. ret = reset_control_deassert(res->pwr_reset);
  732. if (ret) {
  733. dev_err(dev, "cannot deassert power reset\n");
  734. goto err_rst_pwr;
  735. }
  736. ret = reset_control_deassert(res->ahb_reset);
  737. if (ret) {
  738. dev_err(dev, "cannot deassert ahb reset\n");
  739. goto err_rst_ahb;
  740. }
  741. usleep_range(10000, 12000);
  742. ret = clk_prepare_enable(res->aux_clk);
  743. if (ret) {
  744. dev_err(dev, "cannot prepare/enable iface clock\n");
  745. goto err_clk_aux;
  746. }
  747. ret = clk_prepare_enable(res->master_clk);
  748. if (ret) {
  749. dev_err(dev, "cannot prepare/enable core clock\n");
  750. goto err_clk_axi_m;
  751. }
  752. ret = clk_prepare_enable(res->slave_clk);
  753. if (ret) {
  754. dev_err(dev, "cannot prepare/enable phy clock\n");
  755. goto err_clk_axi_s;
  756. }
  757. /* enable PCIe clocks and resets */
  758. val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
  759. val &= ~BIT(0);
  760. writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
  761. /* change DBI base address */
  762. writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
  763. /* MAC PHY_POWERDOWN MUX DISABLE */
  764. val = readl(pcie->parf + PCIE20_PARF_SYS_CTRL);
  765. val &= ~BIT(29);
  766. writel(val, pcie->parf + PCIE20_PARF_SYS_CTRL);
  767. val = readl(pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
  768. val |= BIT(4);
  769. writel(val, pcie->parf + PCIE20_PARF_MHI_CLOCK_RESET_CTRL);
  770. val = readl(pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
  771. val |= BIT(31);
  772. writel(val, pcie->parf + PCIE20_PARF_AXI_MSTR_WR_ADDR_HALT_V2);
  773. return 0;
  774. err_clk_axi_s:
  775. clk_disable_unprepare(res->master_clk);
  776. err_clk_axi_m:
  777. clk_disable_unprepare(res->aux_clk);
  778. err_clk_aux:
  779. reset_control_assert(res->ahb_reset);
  780. err_rst_ahb:
  781. reset_control_assert(res->pwr_reset);
  782. err_rst_pwr:
  783. reset_control_assert(res->axi_s_reset);
  784. err_rst_axi_s:
  785. reset_control_assert(res->axi_m_sticky_reset);
  786. err_rst_axi_m_sticky:
  787. reset_control_assert(res->axi_m_reset);
  788. err_rst_axi_m:
  789. reset_control_assert(res->pipe_sticky_reset);
  790. err_rst_pipe_sticky:
  791. reset_control_assert(res->pipe_reset);
  792. err_rst_pipe:
  793. reset_control_assert(res->phy_reset);
  794. err_rst_phy:
  795. reset_control_assert(res->phy_ahb_reset);
  796. return ret;
  797. }
  798. static int qcom_pcie_get_resources_2_3_3(struct qcom_pcie *pcie)
  799. {
  800. struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
  801. struct dw_pcie *pci = pcie->pci;
  802. struct device *dev = pci->dev;
  803. int i;
  804. const char *rst_names[] = { "axi_m", "axi_s", "pipe",
  805. "axi_m_sticky", "sticky",
  806. "ahb", "sleep", };
  807. res->iface = devm_clk_get(dev, "iface");
  808. if (IS_ERR(res->iface))
  809. return PTR_ERR(res->iface);
  810. res->axi_m_clk = devm_clk_get(dev, "axi_m");
  811. if (IS_ERR(res->axi_m_clk))
  812. return PTR_ERR(res->axi_m_clk);
  813. res->axi_s_clk = devm_clk_get(dev, "axi_s");
  814. if (IS_ERR(res->axi_s_clk))
  815. return PTR_ERR(res->axi_s_clk);
  816. res->ahb_clk = devm_clk_get(dev, "ahb");
  817. if (IS_ERR(res->ahb_clk))
  818. return PTR_ERR(res->ahb_clk);
  819. res->aux_clk = devm_clk_get(dev, "aux");
  820. if (IS_ERR(res->aux_clk))
  821. return PTR_ERR(res->aux_clk);
  822. for (i = 0; i < ARRAY_SIZE(rst_names); i++) {
  823. res->rst[i] = devm_reset_control_get(dev, rst_names[i]);
  824. if (IS_ERR(res->rst[i]))
  825. return PTR_ERR(res->rst[i]);
  826. }
  827. return 0;
  828. }
  829. static void qcom_pcie_deinit_2_3_3(struct qcom_pcie *pcie)
  830. {
  831. struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
  832. clk_disable_unprepare(res->iface);
  833. clk_disable_unprepare(res->axi_m_clk);
  834. clk_disable_unprepare(res->axi_s_clk);
  835. clk_disable_unprepare(res->ahb_clk);
  836. clk_disable_unprepare(res->aux_clk);
  837. }
  838. static int qcom_pcie_init_2_3_3(struct qcom_pcie *pcie)
  839. {
  840. struct qcom_pcie_resources_2_3_3 *res = &pcie->res.v2_3_3;
  841. struct dw_pcie *pci = pcie->pci;
  842. struct device *dev = pci->dev;
  843. int i, ret;
  844. u32 val;
  845. for (i = 0; i < ARRAY_SIZE(res->rst); i++) {
  846. ret = reset_control_assert(res->rst[i]);
  847. if (ret) {
  848. dev_err(dev, "reset #%d assert failed (%d)\n", i, ret);
  849. return ret;
  850. }
  851. }
  852. usleep_range(2000, 2500);
  853. for (i = 0; i < ARRAY_SIZE(res->rst); i++) {
  854. ret = reset_control_deassert(res->rst[i]);
  855. if (ret) {
  856. dev_err(dev, "reset #%d deassert failed (%d)\n", i,
  857. ret);
  858. return ret;
  859. }
  860. }
  861. /*
  862. * Don't have a way to see if the reset has completed.
  863. * Wait for some time.
  864. */
  865. usleep_range(2000, 2500);
  866. ret = clk_prepare_enable(res->iface);
  867. if (ret) {
  868. dev_err(dev, "cannot prepare/enable core clock\n");
  869. goto err_clk_iface;
  870. }
  871. ret = clk_prepare_enable(res->axi_m_clk);
  872. if (ret) {
  873. dev_err(dev, "cannot prepare/enable core clock\n");
  874. goto err_clk_axi_m;
  875. }
  876. ret = clk_prepare_enable(res->axi_s_clk);
  877. if (ret) {
  878. dev_err(dev, "cannot prepare/enable axi slave clock\n");
  879. goto err_clk_axi_s;
  880. }
  881. ret = clk_prepare_enable(res->ahb_clk);
  882. if (ret) {
  883. dev_err(dev, "cannot prepare/enable ahb clock\n");
  884. goto err_clk_ahb;
  885. }
  886. ret = clk_prepare_enable(res->aux_clk);
  887. if (ret) {
  888. dev_err(dev, "cannot prepare/enable aux clock\n");
  889. goto err_clk_aux;
  890. }
  891. writel(SLV_ADDR_SPACE_SZ,
  892. pcie->parf + PCIE20_v3_PARF_SLV_ADDR_SPACE_SIZE);
  893. val = readl(pcie->parf + PCIE20_PARF_PHY_CTRL);
  894. val &= ~BIT(0);
  895. writel(val, pcie->parf + PCIE20_PARF_PHY_CTRL);
  896. writel(0, pcie->parf + PCIE20_PARF_DBI_BASE_ADDR);
  897. writel(MST_WAKEUP_EN | SLV_WAKEUP_EN | MSTR_ACLK_CGC_DIS
  898. | SLV_ACLK_CGC_DIS | CORE_CLK_CGC_DIS |
  899. AUX_PWR_DET | L23_CLK_RMV_DIS | L1_CLK_RMV_DIS,
  900. pcie->parf + PCIE20_PARF_SYS_CTRL);
  901. writel(0, pcie->parf + PCIE20_PARF_Q2A_FLUSH);
  902. writel(CMD_BME_VAL, pci->dbi_base + PCIE20_COMMAND_STATUS);
  903. writel(DBI_RO_WR_EN, pci->dbi_base + PCIE20_MISC_CONTROL_1_REG);
  904. writel(PCIE_CAP_LINK1_VAL, pci->dbi_base + PCIE20_CAP_LINK_1);
  905. val = readl(pci->dbi_base + PCIE20_CAP_LINK_CAPABILITIES);
  906. val &= ~PCIE20_CAP_ACTIVE_STATE_LINK_PM_SUPPORT;
  907. writel(val, pci->dbi_base + PCIE20_CAP_LINK_CAPABILITIES);
  908. writel(PCIE_CAP_CPL_TIMEOUT_DISABLE, pci->dbi_base +
  909. PCIE20_DEVICE_CONTROL2_STATUS2);
  910. return 0;
  911. err_clk_aux:
  912. clk_disable_unprepare(res->ahb_clk);
  913. err_clk_ahb:
  914. clk_disable_unprepare(res->axi_s_clk);
  915. err_clk_axi_s:
  916. clk_disable_unprepare(res->axi_m_clk);
  917. err_clk_axi_m:
  918. clk_disable_unprepare(res->iface);
  919. err_clk_iface:
  920. /*
  921. * Not checking for failure, will anyway return
  922. * the original failure in 'ret'.
  923. */
  924. for (i = 0; i < ARRAY_SIZE(res->rst); i++)
  925. reset_control_assert(res->rst[i]);
  926. return ret;
  927. }
  928. static int qcom_pcie_link_up(struct dw_pcie *pci)
  929. {
  930. u16 val = readw(pci->dbi_base + PCIE20_CAP + PCI_EXP_LNKSTA);
  931. return !!(val & PCI_EXP_LNKSTA_DLLLA);
  932. }
  933. static int qcom_pcie_host_init(struct pcie_port *pp)
  934. {
  935. struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
  936. struct qcom_pcie *pcie = to_qcom_pcie(pci);
  937. int ret;
  938. qcom_ep_reset_assert(pcie);
  939. ret = pcie->ops->init(pcie);
  940. if (ret)
  941. return ret;
  942. ret = phy_power_on(pcie->phy);
  943. if (ret)
  944. goto err_deinit;
  945. if (pcie->ops->post_init) {
  946. ret = pcie->ops->post_init(pcie);
  947. if (ret)
  948. goto err_disable_phy;
  949. }
  950. dw_pcie_setup_rc(pp);
  951. if (IS_ENABLED(CONFIG_PCI_MSI))
  952. dw_pcie_msi_init(pp);
  953. qcom_ep_reset_deassert(pcie);
  954. ret = qcom_pcie_establish_link(pcie);
  955. if (ret)
  956. goto err;
  957. return 0;
  958. err:
  959. qcom_ep_reset_assert(pcie);
  960. if (pcie->ops->post_deinit)
  961. pcie->ops->post_deinit(pcie);
  962. err_disable_phy:
  963. phy_power_off(pcie->phy);
  964. err_deinit:
  965. pcie->ops->deinit(pcie);
  966. return ret;
  967. }
  968. static int qcom_pcie_rd_own_conf(struct pcie_port *pp, int where, int size,
  969. u32 *val)
  970. {
  971. struct dw_pcie *pci = to_dw_pcie_from_pp(pp);
  972. /* the device class is not reported correctly from the register */
  973. if (where == PCI_CLASS_REVISION && size == 4) {
  974. *val = readl(pci->dbi_base + PCI_CLASS_REVISION);
  975. *val &= 0xff; /* keep revision id */
  976. *val |= PCI_CLASS_BRIDGE_PCI << 16;
  977. return PCIBIOS_SUCCESSFUL;
  978. }
  979. return dw_pcie_read(pci->dbi_base + where, size, val);
  980. }
  981. static const struct dw_pcie_host_ops qcom_pcie_dw_ops = {
  982. .host_init = qcom_pcie_host_init,
  983. .rd_own_conf = qcom_pcie_rd_own_conf,
  984. };
  985. /* Qcom IP rev.: 2.1.0 Synopsys IP rev.: 4.01a */
  986. static const struct qcom_pcie_ops ops_2_1_0 = {
  987. .get_resources = qcom_pcie_get_resources_2_1_0,
  988. .init = qcom_pcie_init_2_1_0,
  989. .deinit = qcom_pcie_deinit_2_1_0,
  990. .ltssm_enable = qcom_pcie_2_1_0_ltssm_enable,
  991. };
  992. /* Qcom IP rev.: 1.0.0 Synopsys IP rev.: 4.11a */
  993. static const struct qcom_pcie_ops ops_1_0_0 = {
  994. .get_resources = qcom_pcie_get_resources_1_0_0,
  995. .init = qcom_pcie_init_1_0_0,
  996. .deinit = qcom_pcie_deinit_1_0_0,
  997. .ltssm_enable = qcom_pcie_2_1_0_ltssm_enable,
  998. };
  999. /* Qcom IP rev.: 2.3.2 Synopsys IP rev.: 4.21a */
  1000. static const struct qcom_pcie_ops ops_2_3_2 = {
  1001. .get_resources = qcom_pcie_get_resources_2_3_2,
  1002. .init = qcom_pcie_init_2_3_2,
  1003. .post_init = qcom_pcie_post_init_2_3_2,
  1004. .deinit = qcom_pcie_deinit_2_3_2,
  1005. .post_deinit = qcom_pcie_post_deinit_2_3_2,
  1006. .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
  1007. };
  1008. /* Qcom IP rev.: 2.4.0 Synopsys IP rev.: 4.20a */
  1009. static const struct qcom_pcie_ops ops_2_4_0 = {
  1010. .get_resources = qcom_pcie_get_resources_2_4_0,
  1011. .init = qcom_pcie_init_2_4_0,
  1012. .deinit = qcom_pcie_deinit_2_4_0,
  1013. .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
  1014. };
  1015. /* Qcom IP rev.: 2.3.3 Synopsys IP rev.: 4.30a */
  1016. static const struct qcom_pcie_ops ops_2_3_3 = {
  1017. .get_resources = qcom_pcie_get_resources_2_3_3,
  1018. .init = qcom_pcie_init_2_3_3,
  1019. .deinit = qcom_pcie_deinit_2_3_3,
  1020. .ltssm_enable = qcom_pcie_2_3_2_ltssm_enable,
  1021. };
  1022. static const struct dw_pcie_ops dw_pcie_ops = {
  1023. .link_up = qcom_pcie_link_up,
  1024. };
  1025. static int qcom_pcie_probe(struct platform_device *pdev)
  1026. {
  1027. struct device *dev = &pdev->dev;
  1028. struct resource *res;
  1029. struct pcie_port *pp;
  1030. struct dw_pcie *pci;
  1031. struct qcom_pcie *pcie;
  1032. int ret;
  1033. pcie = devm_kzalloc(dev, sizeof(*pcie), GFP_KERNEL);
  1034. if (!pcie)
  1035. return -ENOMEM;
  1036. pci = devm_kzalloc(dev, sizeof(*pci), GFP_KERNEL);
  1037. if (!pci)
  1038. return -ENOMEM;
  1039. pm_runtime_enable(dev);
  1040. ret = pm_runtime_get_sync(dev);
  1041. if (ret < 0) {
  1042. pm_runtime_disable(dev);
  1043. return ret;
  1044. }
  1045. pci->dev = dev;
  1046. pci->ops = &dw_pcie_ops;
  1047. pp = &pci->pp;
  1048. pcie->pci = pci;
  1049. pcie->ops = of_device_get_match_data(dev);
  1050. pcie->reset = devm_gpiod_get_optional(dev, "perst", GPIOD_OUT_HIGH);
  1051. if (IS_ERR(pcie->reset)) {
  1052. ret = PTR_ERR(pcie->reset);
  1053. goto err_pm_runtime_put;
  1054. }
  1055. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "parf");
  1056. pcie->parf = devm_ioremap_resource(dev, res);
  1057. if (IS_ERR(pcie->parf)) {
  1058. ret = PTR_ERR(pcie->parf);
  1059. goto err_pm_runtime_put;
  1060. }
  1061. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "dbi");
  1062. pci->dbi_base = devm_pci_remap_cfg_resource(dev, res);
  1063. if (IS_ERR(pci->dbi_base)) {
  1064. ret = PTR_ERR(pci->dbi_base);
  1065. goto err_pm_runtime_put;
  1066. }
  1067. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "elbi");
  1068. pcie->elbi = devm_ioremap_resource(dev, res);
  1069. if (IS_ERR(pcie->elbi)) {
  1070. ret = PTR_ERR(pcie->elbi);
  1071. goto err_pm_runtime_put;
  1072. }
  1073. pcie->phy = devm_phy_optional_get(dev, "pciephy");
  1074. if (IS_ERR(pcie->phy)) {
  1075. ret = PTR_ERR(pcie->phy);
  1076. goto err_pm_runtime_put;
  1077. }
  1078. ret = pcie->ops->get_resources(pcie);
  1079. if (ret)
  1080. goto err_pm_runtime_put;
  1081. pp->ops = &qcom_pcie_dw_ops;
  1082. if (IS_ENABLED(CONFIG_PCI_MSI)) {
  1083. pp->msi_irq = platform_get_irq_byname(pdev, "msi");
  1084. if (pp->msi_irq < 0) {
  1085. ret = pp->msi_irq;
  1086. goto err_pm_runtime_put;
  1087. }
  1088. }
  1089. ret = phy_init(pcie->phy);
  1090. if (ret) {
  1091. pm_runtime_disable(&pdev->dev);
  1092. goto err_pm_runtime_put;
  1093. }
  1094. platform_set_drvdata(pdev, pcie);
  1095. ret = dw_pcie_host_init(pp);
  1096. if (ret) {
  1097. dev_err(dev, "cannot initialize host\n");
  1098. pm_runtime_disable(&pdev->dev);
  1099. goto err_pm_runtime_put;
  1100. }
  1101. return 0;
  1102. err_pm_runtime_put:
  1103. pm_runtime_put(dev);
  1104. pm_runtime_disable(dev);
  1105. return ret;
  1106. }
  1107. static const struct of_device_id qcom_pcie_match[] = {
  1108. { .compatible = "qcom,pcie-apq8084", .data = &ops_1_0_0 },
  1109. { .compatible = "qcom,pcie-ipq8064", .data = &ops_2_1_0 },
  1110. { .compatible = "qcom,pcie-apq8064", .data = &ops_2_1_0 },
  1111. { .compatible = "qcom,pcie-msm8996", .data = &ops_2_3_2 },
  1112. { .compatible = "qcom,pcie-ipq8074", .data = &ops_2_3_3 },
  1113. { .compatible = "qcom,pcie-ipq4019", .data = &ops_2_4_0 },
  1114. { }
  1115. };
  1116. static struct platform_driver qcom_pcie_driver = {
  1117. .probe = qcom_pcie_probe,
  1118. .driver = {
  1119. .name = "qcom-pcie",
  1120. .suppress_bind_attrs = true,
  1121. .of_match_table = qcom_pcie_match,
  1122. },
  1123. };
  1124. builtin_platform_driver(qcom_pcie_driver);