pcie-mediatek.c 32 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * MediaTek PCIe host controller driver.
  4. *
  5. * Copyright (c) 2017 MediaTek Inc.
  6. * Author: Ryder Lee <ryder.lee@mediatek.com>
  7. * Honghui Zhang <honghui.zhang@mediatek.com>
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/delay.h>
  11. #include <linux/iopoll.h>
  12. #include <linux/irq.h>
  13. #include <linux/irqchip/chained_irq.h>
  14. #include <linux/irqdomain.h>
  15. #include <linux/kernel.h>
  16. #include <linux/msi.h>
  17. #include <linux/of_address.h>
  18. #include <linux/of_pci.h>
  19. #include <linux/of_platform.h>
  20. #include <linux/pci.h>
  21. #include <linux/phy/phy.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/pm_runtime.h>
  24. #include <linux/reset.h>
  25. #include "../pci.h"
  26. /* PCIe shared registers */
  27. #define PCIE_SYS_CFG 0x00
  28. #define PCIE_INT_ENABLE 0x0c
  29. #define PCIE_CFG_ADDR 0x20
  30. #define PCIE_CFG_DATA 0x24
  31. /* PCIe per port registers */
  32. #define PCIE_BAR0_SETUP 0x10
  33. #define PCIE_CLASS 0x34
  34. #define PCIE_LINK_STATUS 0x50
  35. #define PCIE_PORT_INT_EN(x) BIT(20 + (x))
  36. #define PCIE_PORT_PERST(x) BIT(1 + (x))
  37. #define PCIE_PORT_LINKUP BIT(0)
  38. #define PCIE_BAR_MAP_MAX GENMASK(31, 16)
  39. #define PCIE_BAR_ENABLE BIT(0)
  40. #define PCIE_REVISION_ID BIT(0)
  41. #define PCIE_CLASS_CODE (0x60400 << 8)
  42. #define PCIE_CONF_REG(regn) (((regn) & GENMASK(7, 2)) | \
  43. ((((regn) >> 8) & GENMASK(3, 0)) << 24))
  44. #define PCIE_CONF_FUN(fun) (((fun) << 8) & GENMASK(10, 8))
  45. #define PCIE_CONF_DEV(dev) (((dev) << 11) & GENMASK(15, 11))
  46. #define PCIE_CONF_BUS(bus) (((bus) << 16) & GENMASK(23, 16))
  47. #define PCIE_CONF_ADDR(regn, fun, dev, bus) \
  48. (PCIE_CONF_REG(regn) | PCIE_CONF_FUN(fun) | \
  49. PCIE_CONF_DEV(dev) | PCIE_CONF_BUS(bus))
  50. /* MediaTek specific configuration registers */
  51. #define PCIE_FTS_NUM 0x70c
  52. #define PCIE_FTS_NUM_MASK GENMASK(15, 8)
  53. #define PCIE_FTS_NUM_L0(x) ((x) & 0xff << 8)
  54. #define PCIE_FC_CREDIT 0x73c
  55. #define PCIE_FC_CREDIT_MASK (GENMASK(31, 31) | GENMASK(28, 16))
  56. #define PCIE_FC_CREDIT_VAL(x) ((x) << 16)
  57. /* PCIe V2 share registers */
  58. #define PCIE_SYS_CFG_V2 0x0
  59. #define PCIE_CSR_LTSSM_EN(x) BIT(0 + (x) * 8)
  60. #define PCIE_CSR_ASPM_L1_EN(x) BIT(1 + (x) * 8)
  61. /* PCIe V2 per-port registers */
  62. #define PCIE_MSI_VECTOR 0x0c0
  63. #define PCIE_CONF_VEND_ID 0x100
  64. #define PCIE_CONF_DEVICE_ID 0x102
  65. #define PCIE_CONF_CLASS_ID 0x106
  66. #define PCIE_INT_MASK 0x420
  67. #define INTX_MASK GENMASK(19, 16)
  68. #define INTX_SHIFT 16
  69. #define PCIE_INT_STATUS 0x424
  70. #define MSI_STATUS BIT(23)
  71. #define PCIE_IMSI_STATUS 0x42c
  72. #define PCIE_IMSI_ADDR 0x430
  73. #define MSI_MASK BIT(23)
  74. #define MTK_MSI_IRQS_NUM 32
  75. #define PCIE_AHB_TRANS_BASE0_L 0x438
  76. #define PCIE_AHB_TRANS_BASE0_H 0x43c
  77. #define AHB2PCIE_SIZE(x) ((x) & GENMASK(4, 0))
  78. #define PCIE_AXI_WINDOW0 0x448
  79. #define WIN_ENABLE BIT(7)
  80. /* PCIe V2 configuration transaction header */
  81. #define PCIE_CFG_HEADER0 0x460
  82. #define PCIE_CFG_HEADER1 0x464
  83. #define PCIE_CFG_HEADER2 0x468
  84. #define PCIE_CFG_WDATA 0x470
  85. #define PCIE_APP_TLP_REQ 0x488
  86. #define PCIE_CFG_RDATA 0x48c
  87. #define APP_CFG_REQ BIT(0)
  88. #define APP_CPL_STATUS GENMASK(7, 5)
  89. #define CFG_WRRD_TYPE_0 4
  90. #define CFG_WR_FMT 2
  91. #define CFG_RD_FMT 0
  92. #define CFG_DW0_LENGTH(length) ((length) & GENMASK(9, 0))
  93. #define CFG_DW0_TYPE(type) (((type) << 24) & GENMASK(28, 24))
  94. #define CFG_DW0_FMT(fmt) (((fmt) << 29) & GENMASK(31, 29))
  95. #define CFG_DW2_REGN(regn) ((regn) & GENMASK(11, 2))
  96. #define CFG_DW2_FUN(fun) (((fun) << 16) & GENMASK(18, 16))
  97. #define CFG_DW2_DEV(dev) (((dev) << 19) & GENMASK(23, 19))
  98. #define CFG_DW2_BUS(bus) (((bus) << 24) & GENMASK(31, 24))
  99. #define CFG_HEADER_DW0(type, fmt) \
  100. (CFG_DW0_LENGTH(1) | CFG_DW0_TYPE(type) | CFG_DW0_FMT(fmt))
  101. #define CFG_HEADER_DW1(where, size) \
  102. (GENMASK(((size) - 1), 0) << ((where) & 0x3))
  103. #define CFG_HEADER_DW2(regn, fun, dev, bus) \
  104. (CFG_DW2_REGN(regn) | CFG_DW2_FUN(fun) | \
  105. CFG_DW2_DEV(dev) | CFG_DW2_BUS(bus))
  106. #define PCIE_RST_CTRL 0x510
  107. #define PCIE_PHY_RSTB BIT(0)
  108. #define PCIE_PIPE_SRSTB BIT(1)
  109. #define PCIE_MAC_SRSTB BIT(2)
  110. #define PCIE_CRSTB BIT(3)
  111. #define PCIE_PERSTB BIT(8)
  112. #define PCIE_LINKDOWN_RST_EN GENMASK(15, 13)
  113. #define PCIE_LINK_STATUS_V2 0x804
  114. #define PCIE_PORT_LINKUP_V2 BIT(10)
  115. struct mtk_pcie_port;
  116. /**
  117. * struct mtk_pcie_soc - differentiate between host generations
  118. * @need_fix_class_id: whether this host's class ID needed to be fixed or not
  119. * @need_fix_device_id: whether this host's device ID needed to be fixed or not
  120. * @device_id: device ID which this host need to be fixed
  121. * @ops: pointer to configuration access functions
  122. * @startup: pointer to controller setting functions
  123. * @setup_irq: pointer to initialize IRQ functions
  124. */
  125. struct mtk_pcie_soc {
  126. bool need_fix_class_id;
  127. bool need_fix_device_id;
  128. unsigned int device_id;
  129. struct pci_ops *ops;
  130. int (*startup)(struct mtk_pcie_port *port);
  131. int (*setup_irq)(struct mtk_pcie_port *port, struct device_node *node);
  132. };
  133. /**
  134. * struct mtk_pcie_port - PCIe port information
  135. * @base: IO mapped register base
  136. * @list: port list
  137. * @pcie: pointer to PCIe host info
  138. * @reset: pointer to port reset control
  139. * @sys_ck: pointer to transaction/data link layer clock
  140. * @ahb_ck: pointer to AHB slave interface operating clock for CSR access
  141. * and RC initiated MMIO access
  142. * @axi_ck: pointer to application layer MMIO channel operating clock
  143. * @aux_ck: pointer to pe2_mac_bridge and pe2_mac_core operating clock
  144. * when pcie_mac_ck/pcie_pipe_ck is turned off
  145. * @obff_ck: pointer to OBFF functional block operating clock
  146. * @pipe_ck: pointer to LTSSM and PHY/MAC layer operating clock
  147. * @phy: pointer to PHY control block
  148. * @lane: lane count
  149. * @slot: port slot
  150. * @irq_domain: legacy INTx IRQ domain
  151. * @inner_domain: inner IRQ domain
  152. * @msi_domain: MSI IRQ domain
  153. * @lock: protect the msi_irq_in_use bitmap
  154. * @msi_irq_in_use: bit map for assigned MSI IRQ
  155. */
  156. struct mtk_pcie_port {
  157. void __iomem *base;
  158. struct list_head list;
  159. struct mtk_pcie *pcie;
  160. struct reset_control *reset;
  161. struct clk *sys_ck;
  162. struct clk *ahb_ck;
  163. struct clk *axi_ck;
  164. struct clk *aux_ck;
  165. struct clk *obff_ck;
  166. struct clk *pipe_ck;
  167. struct phy *phy;
  168. u32 lane;
  169. u32 slot;
  170. struct irq_domain *irq_domain;
  171. struct irq_domain *inner_domain;
  172. struct irq_domain *msi_domain;
  173. struct mutex lock;
  174. DECLARE_BITMAP(msi_irq_in_use, MTK_MSI_IRQS_NUM);
  175. };
  176. /**
  177. * struct mtk_pcie - PCIe host information
  178. * @dev: pointer to PCIe device
  179. * @base: IO mapped register base
  180. * @free_ck: free-run reference clock
  181. * @io: IO resource
  182. * @pio: PIO resource
  183. * @mem: non-prefetchable memory resource
  184. * @busn: bus range
  185. * @offset: IO / Memory offset
  186. * @ports: pointer to PCIe port information
  187. * @soc: pointer to SoC-dependent operations
  188. */
  189. struct mtk_pcie {
  190. struct device *dev;
  191. void __iomem *base;
  192. struct clk *free_ck;
  193. struct resource io;
  194. struct resource pio;
  195. struct resource mem;
  196. struct resource busn;
  197. struct {
  198. resource_size_t mem;
  199. resource_size_t io;
  200. } offset;
  201. struct list_head ports;
  202. const struct mtk_pcie_soc *soc;
  203. };
  204. static void mtk_pcie_subsys_powerdown(struct mtk_pcie *pcie)
  205. {
  206. struct device *dev = pcie->dev;
  207. clk_disable_unprepare(pcie->free_ck);
  208. if (dev->pm_domain) {
  209. pm_runtime_put_sync(dev);
  210. pm_runtime_disable(dev);
  211. }
  212. }
  213. static void mtk_pcie_port_free(struct mtk_pcie_port *port)
  214. {
  215. struct mtk_pcie *pcie = port->pcie;
  216. struct device *dev = pcie->dev;
  217. devm_iounmap(dev, port->base);
  218. list_del(&port->list);
  219. devm_kfree(dev, port);
  220. }
  221. static void mtk_pcie_put_resources(struct mtk_pcie *pcie)
  222. {
  223. struct mtk_pcie_port *port, *tmp;
  224. list_for_each_entry_safe(port, tmp, &pcie->ports, list) {
  225. phy_power_off(port->phy);
  226. phy_exit(port->phy);
  227. clk_disable_unprepare(port->pipe_ck);
  228. clk_disable_unprepare(port->obff_ck);
  229. clk_disable_unprepare(port->axi_ck);
  230. clk_disable_unprepare(port->aux_ck);
  231. clk_disable_unprepare(port->ahb_ck);
  232. clk_disable_unprepare(port->sys_ck);
  233. mtk_pcie_port_free(port);
  234. }
  235. mtk_pcie_subsys_powerdown(pcie);
  236. }
  237. static int mtk_pcie_check_cfg_cpld(struct mtk_pcie_port *port)
  238. {
  239. u32 val;
  240. int err;
  241. err = readl_poll_timeout_atomic(port->base + PCIE_APP_TLP_REQ, val,
  242. !(val & APP_CFG_REQ), 10,
  243. 100 * USEC_PER_MSEC);
  244. if (err)
  245. return PCIBIOS_SET_FAILED;
  246. if (readl(port->base + PCIE_APP_TLP_REQ) & APP_CPL_STATUS)
  247. return PCIBIOS_SET_FAILED;
  248. return PCIBIOS_SUCCESSFUL;
  249. }
  250. static int mtk_pcie_hw_rd_cfg(struct mtk_pcie_port *port, u32 bus, u32 devfn,
  251. int where, int size, u32 *val)
  252. {
  253. u32 tmp;
  254. /* Write PCIe configuration transaction header for Cfgrd */
  255. writel(CFG_HEADER_DW0(CFG_WRRD_TYPE_0, CFG_RD_FMT),
  256. port->base + PCIE_CFG_HEADER0);
  257. writel(CFG_HEADER_DW1(where, size), port->base + PCIE_CFG_HEADER1);
  258. writel(CFG_HEADER_DW2(where, PCI_FUNC(devfn), PCI_SLOT(devfn), bus),
  259. port->base + PCIE_CFG_HEADER2);
  260. /* Trigger h/w to transmit Cfgrd TLP */
  261. tmp = readl(port->base + PCIE_APP_TLP_REQ);
  262. tmp |= APP_CFG_REQ;
  263. writel(tmp, port->base + PCIE_APP_TLP_REQ);
  264. /* Check completion status */
  265. if (mtk_pcie_check_cfg_cpld(port))
  266. return PCIBIOS_SET_FAILED;
  267. /* Read cpld payload of Cfgrd */
  268. *val = readl(port->base + PCIE_CFG_RDATA);
  269. if (size == 1)
  270. *val = (*val >> (8 * (where & 3))) & 0xff;
  271. else if (size == 2)
  272. *val = (*val >> (8 * (where & 3))) & 0xffff;
  273. return PCIBIOS_SUCCESSFUL;
  274. }
  275. static int mtk_pcie_hw_wr_cfg(struct mtk_pcie_port *port, u32 bus, u32 devfn,
  276. int where, int size, u32 val)
  277. {
  278. /* Write PCIe configuration transaction header for Cfgwr */
  279. writel(CFG_HEADER_DW0(CFG_WRRD_TYPE_0, CFG_WR_FMT),
  280. port->base + PCIE_CFG_HEADER0);
  281. writel(CFG_HEADER_DW1(where, size), port->base + PCIE_CFG_HEADER1);
  282. writel(CFG_HEADER_DW2(where, PCI_FUNC(devfn), PCI_SLOT(devfn), bus),
  283. port->base + PCIE_CFG_HEADER2);
  284. /* Write Cfgwr data */
  285. val = val << 8 * (where & 3);
  286. writel(val, port->base + PCIE_CFG_WDATA);
  287. /* Trigger h/w to transmit Cfgwr TLP */
  288. val = readl(port->base + PCIE_APP_TLP_REQ);
  289. val |= APP_CFG_REQ;
  290. writel(val, port->base + PCIE_APP_TLP_REQ);
  291. /* Check completion status */
  292. return mtk_pcie_check_cfg_cpld(port);
  293. }
  294. static struct mtk_pcie_port *mtk_pcie_find_port(struct pci_bus *bus,
  295. unsigned int devfn)
  296. {
  297. struct mtk_pcie *pcie = bus->sysdata;
  298. struct mtk_pcie_port *port;
  299. struct pci_dev *dev = NULL;
  300. /*
  301. * Walk the bus hierarchy to get the devfn value
  302. * of the port in the root bus.
  303. */
  304. while (bus && bus->number) {
  305. dev = bus->self;
  306. bus = dev->bus;
  307. devfn = dev->devfn;
  308. }
  309. list_for_each_entry(port, &pcie->ports, list)
  310. if (port->slot == PCI_SLOT(devfn))
  311. return port;
  312. return NULL;
  313. }
  314. static int mtk_pcie_config_read(struct pci_bus *bus, unsigned int devfn,
  315. int where, int size, u32 *val)
  316. {
  317. struct mtk_pcie_port *port;
  318. u32 bn = bus->number;
  319. int ret;
  320. port = mtk_pcie_find_port(bus, devfn);
  321. if (!port) {
  322. *val = ~0;
  323. return PCIBIOS_DEVICE_NOT_FOUND;
  324. }
  325. ret = mtk_pcie_hw_rd_cfg(port, bn, devfn, where, size, val);
  326. if (ret)
  327. *val = ~0;
  328. return ret;
  329. }
  330. static int mtk_pcie_config_write(struct pci_bus *bus, unsigned int devfn,
  331. int where, int size, u32 val)
  332. {
  333. struct mtk_pcie_port *port;
  334. u32 bn = bus->number;
  335. port = mtk_pcie_find_port(bus, devfn);
  336. if (!port)
  337. return PCIBIOS_DEVICE_NOT_FOUND;
  338. return mtk_pcie_hw_wr_cfg(port, bn, devfn, where, size, val);
  339. }
  340. static struct pci_ops mtk_pcie_ops_v2 = {
  341. .read = mtk_pcie_config_read,
  342. .write = mtk_pcie_config_write,
  343. };
  344. static void mtk_compose_msi_msg(struct irq_data *data, struct msi_msg *msg)
  345. {
  346. struct mtk_pcie_port *port = irq_data_get_irq_chip_data(data);
  347. phys_addr_t addr;
  348. /* MT2712/MT7622 only support 32-bit MSI addresses */
  349. addr = virt_to_phys(port->base + PCIE_MSI_VECTOR);
  350. msg->address_hi = 0;
  351. msg->address_lo = lower_32_bits(addr);
  352. msg->data = data->hwirq;
  353. dev_dbg(port->pcie->dev, "msi#%d address_hi %#x address_lo %#x\n",
  354. (int)data->hwirq, msg->address_hi, msg->address_lo);
  355. }
  356. static int mtk_msi_set_affinity(struct irq_data *irq_data,
  357. const struct cpumask *mask, bool force)
  358. {
  359. return -EINVAL;
  360. }
  361. static void mtk_msi_ack_irq(struct irq_data *data)
  362. {
  363. struct mtk_pcie_port *port = irq_data_get_irq_chip_data(data);
  364. u32 hwirq = data->hwirq;
  365. writel(1 << hwirq, port->base + PCIE_IMSI_STATUS);
  366. }
  367. static struct irq_chip mtk_msi_bottom_irq_chip = {
  368. .name = "MTK MSI",
  369. .irq_compose_msi_msg = mtk_compose_msi_msg,
  370. .irq_set_affinity = mtk_msi_set_affinity,
  371. .irq_ack = mtk_msi_ack_irq,
  372. };
  373. static int mtk_pcie_irq_domain_alloc(struct irq_domain *domain, unsigned int virq,
  374. unsigned int nr_irqs, void *args)
  375. {
  376. struct mtk_pcie_port *port = domain->host_data;
  377. unsigned long bit;
  378. WARN_ON(nr_irqs != 1);
  379. mutex_lock(&port->lock);
  380. bit = find_first_zero_bit(port->msi_irq_in_use, MTK_MSI_IRQS_NUM);
  381. if (bit >= MTK_MSI_IRQS_NUM) {
  382. mutex_unlock(&port->lock);
  383. return -ENOSPC;
  384. }
  385. __set_bit(bit, port->msi_irq_in_use);
  386. mutex_unlock(&port->lock);
  387. irq_domain_set_info(domain, virq, bit, &mtk_msi_bottom_irq_chip,
  388. domain->host_data, handle_edge_irq,
  389. NULL, NULL);
  390. return 0;
  391. }
  392. static void mtk_pcie_irq_domain_free(struct irq_domain *domain,
  393. unsigned int virq, unsigned int nr_irqs)
  394. {
  395. struct irq_data *d = irq_domain_get_irq_data(domain, virq);
  396. struct mtk_pcie_port *port = irq_data_get_irq_chip_data(d);
  397. mutex_lock(&port->lock);
  398. if (!test_bit(d->hwirq, port->msi_irq_in_use))
  399. dev_err(port->pcie->dev, "trying to free unused MSI#%lu\n",
  400. d->hwirq);
  401. else
  402. __clear_bit(d->hwirq, port->msi_irq_in_use);
  403. mutex_unlock(&port->lock);
  404. irq_domain_free_irqs_parent(domain, virq, nr_irqs);
  405. }
  406. static const struct irq_domain_ops msi_domain_ops = {
  407. .alloc = mtk_pcie_irq_domain_alloc,
  408. .free = mtk_pcie_irq_domain_free,
  409. };
  410. static struct irq_chip mtk_msi_irq_chip = {
  411. .name = "MTK PCIe MSI",
  412. .irq_ack = irq_chip_ack_parent,
  413. .irq_mask = pci_msi_mask_irq,
  414. .irq_unmask = pci_msi_unmask_irq,
  415. };
  416. static struct msi_domain_info mtk_msi_domain_info = {
  417. .flags = (MSI_FLAG_USE_DEF_DOM_OPS | MSI_FLAG_USE_DEF_CHIP_OPS |
  418. MSI_FLAG_PCI_MSIX),
  419. .chip = &mtk_msi_irq_chip,
  420. };
  421. static int mtk_pcie_allocate_msi_domains(struct mtk_pcie_port *port)
  422. {
  423. struct fwnode_handle *fwnode = of_node_to_fwnode(port->pcie->dev->of_node);
  424. mutex_init(&port->lock);
  425. port->inner_domain = irq_domain_create_linear(fwnode, MTK_MSI_IRQS_NUM,
  426. &msi_domain_ops, port);
  427. if (!port->inner_domain) {
  428. dev_err(port->pcie->dev, "failed to create IRQ domain\n");
  429. return -ENOMEM;
  430. }
  431. port->msi_domain = pci_msi_create_irq_domain(fwnode, &mtk_msi_domain_info,
  432. port->inner_domain);
  433. if (!port->msi_domain) {
  434. dev_err(port->pcie->dev, "failed to create MSI domain\n");
  435. irq_domain_remove(port->inner_domain);
  436. return -ENOMEM;
  437. }
  438. return 0;
  439. }
  440. static void mtk_pcie_enable_msi(struct mtk_pcie_port *port)
  441. {
  442. u32 val;
  443. phys_addr_t msg_addr;
  444. msg_addr = virt_to_phys(port->base + PCIE_MSI_VECTOR);
  445. val = lower_32_bits(msg_addr);
  446. writel(val, port->base + PCIE_IMSI_ADDR);
  447. val = readl(port->base + PCIE_INT_MASK);
  448. val &= ~MSI_MASK;
  449. writel(val, port->base + PCIE_INT_MASK);
  450. }
  451. static int mtk_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
  452. irq_hw_number_t hwirq)
  453. {
  454. irq_set_chip_and_handler(irq, &dummy_irq_chip, handle_simple_irq);
  455. irq_set_chip_data(irq, domain->host_data);
  456. return 0;
  457. }
  458. static const struct irq_domain_ops intx_domain_ops = {
  459. .map = mtk_pcie_intx_map,
  460. };
  461. static int mtk_pcie_init_irq_domain(struct mtk_pcie_port *port,
  462. struct device_node *node)
  463. {
  464. struct device *dev = port->pcie->dev;
  465. struct device_node *pcie_intc_node;
  466. int ret;
  467. /* Setup INTx */
  468. pcie_intc_node = of_get_next_child(node, NULL);
  469. if (!pcie_intc_node) {
  470. dev_err(dev, "no PCIe Intc node found\n");
  471. return -ENODEV;
  472. }
  473. port->irq_domain = irq_domain_add_linear(pcie_intc_node, PCI_NUM_INTX,
  474. &intx_domain_ops, port);
  475. if (!port->irq_domain) {
  476. dev_err(dev, "failed to get INTx IRQ domain\n");
  477. return -ENODEV;
  478. }
  479. if (IS_ENABLED(CONFIG_PCI_MSI)) {
  480. ret = mtk_pcie_allocate_msi_domains(port);
  481. if (ret)
  482. return ret;
  483. }
  484. return 0;
  485. }
  486. static void mtk_pcie_intr_handler(struct irq_desc *desc)
  487. {
  488. struct mtk_pcie_port *port = irq_desc_get_handler_data(desc);
  489. struct irq_chip *irqchip = irq_desc_get_chip(desc);
  490. unsigned long status;
  491. u32 virq;
  492. u32 bit = INTX_SHIFT;
  493. chained_irq_enter(irqchip, desc);
  494. status = readl(port->base + PCIE_INT_STATUS);
  495. if (status & INTX_MASK) {
  496. for_each_set_bit_from(bit, &status, PCI_NUM_INTX + INTX_SHIFT) {
  497. /* Clear the INTx */
  498. writel(1 << bit, port->base + PCIE_INT_STATUS);
  499. virq = irq_find_mapping(port->irq_domain,
  500. bit - INTX_SHIFT);
  501. generic_handle_irq(virq);
  502. }
  503. }
  504. if (IS_ENABLED(CONFIG_PCI_MSI)) {
  505. if (status & MSI_STATUS){
  506. unsigned long imsi_status;
  507. while ((imsi_status = readl(port->base + PCIE_IMSI_STATUS))) {
  508. for_each_set_bit(bit, &imsi_status, MTK_MSI_IRQS_NUM) {
  509. virq = irq_find_mapping(port->inner_domain, bit);
  510. generic_handle_irq(virq);
  511. }
  512. }
  513. /* Clear MSI interrupt status */
  514. writel(MSI_STATUS, port->base + PCIE_INT_STATUS);
  515. }
  516. }
  517. chained_irq_exit(irqchip, desc);
  518. return;
  519. }
  520. static int mtk_pcie_setup_irq(struct mtk_pcie_port *port,
  521. struct device_node *node)
  522. {
  523. struct mtk_pcie *pcie = port->pcie;
  524. struct device *dev = pcie->dev;
  525. struct platform_device *pdev = to_platform_device(dev);
  526. int err, irq;
  527. err = mtk_pcie_init_irq_domain(port, node);
  528. if (err) {
  529. dev_err(dev, "failed to init PCIe IRQ domain\n");
  530. return err;
  531. }
  532. irq = platform_get_irq(pdev, port->slot);
  533. irq_set_chained_handler_and_data(irq, mtk_pcie_intr_handler, port);
  534. return 0;
  535. }
  536. static int mtk_pcie_startup_port_v2(struct mtk_pcie_port *port)
  537. {
  538. struct mtk_pcie *pcie = port->pcie;
  539. struct resource *mem = &pcie->mem;
  540. const struct mtk_pcie_soc *soc = port->pcie->soc;
  541. u32 val;
  542. size_t size;
  543. int err;
  544. /* MT7622 platforms need to enable LTSSM and ASPM from PCIe subsys */
  545. if (pcie->base) {
  546. val = readl(pcie->base + PCIE_SYS_CFG_V2);
  547. val |= PCIE_CSR_LTSSM_EN(port->slot) |
  548. PCIE_CSR_ASPM_L1_EN(port->slot);
  549. writel(val, pcie->base + PCIE_SYS_CFG_V2);
  550. }
  551. /* Assert all reset signals */
  552. writel(0, port->base + PCIE_RST_CTRL);
  553. /*
  554. * Enable PCIe link down reset, if link status changed from link up to
  555. * link down, this will reset MAC control registers and configuration
  556. * space.
  557. */
  558. writel(PCIE_LINKDOWN_RST_EN, port->base + PCIE_RST_CTRL);
  559. /* De-assert PHY, PE, PIPE, MAC and configuration reset */
  560. val = readl(port->base + PCIE_RST_CTRL);
  561. val |= PCIE_PHY_RSTB | PCIE_PERSTB | PCIE_PIPE_SRSTB |
  562. PCIE_MAC_SRSTB | PCIE_CRSTB;
  563. writel(val, port->base + PCIE_RST_CTRL);
  564. /* Set up vendor ID and class code */
  565. if (soc->need_fix_class_id) {
  566. val = PCI_VENDOR_ID_MEDIATEK;
  567. writew(val, port->base + PCIE_CONF_VEND_ID);
  568. val = PCI_CLASS_BRIDGE_PCI;
  569. writew(val, port->base + PCIE_CONF_CLASS_ID);
  570. }
  571. if (soc->need_fix_device_id)
  572. writew(soc->device_id, port->base + PCIE_CONF_DEVICE_ID);
  573. /* 100ms timeout value should be enough for Gen1/2 training */
  574. err = readl_poll_timeout(port->base + PCIE_LINK_STATUS_V2, val,
  575. !!(val & PCIE_PORT_LINKUP_V2), 20,
  576. 100 * USEC_PER_MSEC);
  577. if (err)
  578. return -ETIMEDOUT;
  579. /* Set INTx mask */
  580. val = readl(port->base + PCIE_INT_MASK);
  581. val &= ~INTX_MASK;
  582. writel(val, port->base + PCIE_INT_MASK);
  583. if (IS_ENABLED(CONFIG_PCI_MSI))
  584. mtk_pcie_enable_msi(port);
  585. /* Set AHB to PCIe translation windows */
  586. size = mem->end - mem->start;
  587. val = lower_32_bits(mem->start) | AHB2PCIE_SIZE(fls(size));
  588. writel(val, port->base + PCIE_AHB_TRANS_BASE0_L);
  589. val = upper_32_bits(mem->start);
  590. writel(val, port->base + PCIE_AHB_TRANS_BASE0_H);
  591. /* Set PCIe to AXI translation memory space.*/
  592. val = fls(0xffffffff) | WIN_ENABLE;
  593. writel(val, port->base + PCIE_AXI_WINDOW0);
  594. return 0;
  595. }
  596. static void __iomem *mtk_pcie_map_bus(struct pci_bus *bus,
  597. unsigned int devfn, int where)
  598. {
  599. struct mtk_pcie *pcie = bus->sysdata;
  600. writel(PCIE_CONF_ADDR(where, PCI_FUNC(devfn), PCI_SLOT(devfn),
  601. bus->number), pcie->base + PCIE_CFG_ADDR);
  602. return pcie->base + PCIE_CFG_DATA + (where & 3);
  603. }
  604. static struct pci_ops mtk_pcie_ops = {
  605. .map_bus = mtk_pcie_map_bus,
  606. .read = pci_generic_config_read,
  607. .write = pci_generic_config_write,
  608. };
  609. static int mtk_pcie_startup_port(struct mtk_pcie_port *port)
  610. {
  611. struct mtk_pcie *pcie = port->pcie;
  612. u32 func = PCI_FUNC(port->slot << 3);
  613. u32 slot = PCI_SLOT(port->slot << 3);
  614. u32 val;
  615. int err;
  616. /* assert port PERST_N */
  617. val = readl(pcie->base + PCIE_SYS_CFG);
  618. val |= PCIE_PORT_PERST(port->slot);
  619. writel(val, pcie->base + PCIE_SYS_CFG);
  620. /* de-assert port PERST_N */
  621. val = readl(pcie->base + PCIE_SYS_CFG);
  622. val &= ~PCIE_PORT_PERST(port->slot);
  623. writel(val, pcie->base + PCIE_SYS_CFG);
  624. /* 100ms timeout value should be enough for Gen1/2 training */
  625. err = readl_poll_timeout(port->base + PCIE_LINK_STATUS, val,
  626. !!(val & PCIE_PORT_LINKUP), 20,
  627. 100 * USEC_PER_MSEC);
  628. if (err)
  629. return -ETIMEDOUT;
  630. /* enable interrupt */
  631. val = readl(pcie->base + PCIE_INT_ENABLE);
  632. val |= PCIE_PORT_INT_EN(port->slot);
  633. writel(val, pcie->base + PCIE_INT_ENABLE);
  634. /* map to all DDR region. We need to set it before cfg operation. */
  635. writel(PCIE_BAR_MAP_MAX | PCIE_BAR_ENABLE,
  636. port->base + PCIE_BAR0_SETUP);
  637. /* configure class code and revision ID */
  638. writel(PCIE_CLASS_CODE | PCIE_REVISION_ID, port->base + PCIE_CLASS);
  639. /* configure FC credit */
  640. writel(PCIE_CONF_ADDR(PCIE_FC_CREDIT, func, slot, 0),
  641. pcie->base + PCIE_CFG_ADDR);
  642. val = readl(pcie->base + PCIE_CFG_DATA);
  643. val &= ~PCIE_FC_CREDIT_MASK;
  644. val |= PCIE_FC_CREDIT_VAL(0x806c);
  645. writel(PCIE_CONF_ADDR(PCIE_FC_CREDIT, func, slot, 0),
  646. pcie->base + PCIE_CFG_ADDR);
  647. writel(val, pcie->base + PCIE_CFG_DATA);
  648. /* configure RC FTS number to 250 when it leaves L0s */
  649. writel(PCIE_CONF_ADDR(PCIE_FTS_NUM, func, slot, 0),
  650. pcie->base + PCIE_CFG_ADDR);
  651. val = readl(pcie->base + PCIE_CFG_DATA);
  652. val &= ~PCIE_FTS_NUM_MASK;
  653. val |= PCIE_FTS_NUM_L0(0x50);
  654. writel(PCIE_CONF_ADDR(PCIE_FTS_NUM, func, slot, 0),
  655. pcie->base + PCIE_CFG_ADDR);
  656. writel(val, pcie->base + PCIE_CFG_DATA);
  657. return 0;
  658. }
  659. static void mtk_pcie_enable_port(struct mtk_pcie_port *port)
  660. {
  661. struct mtk_pcie *pcie = port->pcie;
  662. struct device *dev = pcie->dev;
  663. int err;
  664. err = clk_prepare_enable(port->sys_ck);
  665. if (err) {
  666. dev_err(dev, "failed to enable sys_ck%d clock\n", port->slot);
  667. goto err_sys_clk;
  668. }
  669. err = clk_prepare_enable(port->ahb_ck);
  670. if (err) {
  671. dev_err(dev, "failed to enable ahb_ck%d\n", port->slot);
  672. goto err_ahb_clk;
  673. }
  674. err = clk_prepare_enable(port->aux_ck);
  675. if (err) {
  676. dev_err(dev, "failed to enable aux_ck%d\n", port->slot);
  677. goto err_aux_clk;
  678. }
  679. err = clk_prepare_enable(port->axi_ck);
  680. if (err) {
  681. dev_err(dev, "failed to enable axi_ck%d\n", port->slot);
  682. goto err_axi_clk;
  683. }
  684. err = clk_prepare_enable(port->obff_ck);
  685. if (err) {
  686. dev_err(dev, "failed to enable obff_ck%d\n", port->slot);
  687. goto err_obff_clk;
  688. }
  689. err = clk_prepare_enable(port->pipe_ck);
  690. if (err) {
  691. dev_err(dev, "failed to enable pipe_ck%d\n", port->slot);
  692. goto err_pipe_clk;
  693. }
  694. reset_control_assert(port->reset);
  695. reset_control_deassert(port->reset);
  696. err = phy_init(port->phy);
  697. if (err) {
  698. dev_err(dev, "failed to initialize port%d phy\n", port->slot);
  699. goto err_phy_init;
  700. }
  701. err = phy_power_on(port->phy);
  702. if (err) {
  703. dev_err(dev, "failed to power on port%d phy\n", port->slot);
  704. goto err_phy_on;
  705. }
  706. if (!pcie->soc->startup(port))
  707. return;
  708. dev_info(dev, "Port%d link down\n", port->slot);
  709. phy_power_off(port->phy);
  710. err_phy_on:
  711. phy_exit(port->phy);
  712. err_phy_init:
  713. clk_disable_unprepare(port->pipe_ck);
  714. err_pipe_clk:
  715. clk_disable_unprepare(port->obff_ck);
  716. err_obff_clk:
  717. clk_disable_unprepare(port->axi_ck);
  718. err_axi_clk:
  719. clk_disable_unprepare(port->aux_ck);
  720. err_aux_clk:
  721. clk_disable_unprepare(port->ahb_ck);
  722. err_ahb_clk:
  723. clk_disable_unprepare(port->sys_ck);
  724. err_sys_clk:
  725. mtk_pcie_port_free(port);
  726. }
  727. static int mtk_pcie_parse_port(struct mtk_pcie *pcie,
  728. struct device_node *node,
  729. int slot)
  730. {
  731. struct mtk_pcie_port *port;
  732. struct resource *regs;
  733. struct device *dev = pcie->dev;
  734. struct platform_device *pdev = to_platform_device(dev);
  735. char name[10];
  736. int err;
  737. port = devm_kzalloc(dev, sizeof(*port), GFP_KERNEL);
  738. if (!port)
  739. return -ENOMEM;
  740. err = of_property_read_u32(node, "num-lanes", &port->lane);
  741. if (err) {
  742. dev_err(dev, "missing num-lanes property\n");
  743. return err;
  744. }
  745. snprintf(name, sizeof(name), "port%d", slot);
  746. regs = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
  747. port->base = devm_ioremap_resource(dev, regs);
  748. if (IS_ERR(port->base)) {
  749. dev_err(dev, "failed to map port%d base\n", slot);
  750. return PTR_ERR(port->base);
  751. }
  752. snprintf(name, sizeof(name), "sys_ck%d", slot);
  753. port->sys_ck = devm_clk_get(dev, name);
  754. if (IS_ERR(port->sys_ck)) {
  755. dev_err(dev, "failed to get sys_ck%d clock\n", slot);
  756. return PTR_ERR(port->sys_ck);
  757. }
  758. /* sys_ck might be divided into the following parts in some chips */
  759. snprintf(name, sizeof(name), "ahb_ck%d", slot);
  760. port->ahb_ck = devm_clk_get(dev, name);
  761. if (IS_ERR(port->ahb_ck)) {
  762. if (PTR_ERR(port->ahb_ck) == -EPROBE_DEFER)
  763. return -EPROBE_DEFER;
  764. port->ahb_ck = NULL;
  765. }
  766. snprintf(name, sizeof(name), "axi_ck%d", slot);
  767. port->axi_ck = devm_clk_get(dev, name);
  768. if (IS_ERR(port->axi_ck)) {
  769. if (PTR_ERR(port->axi_ck) == -EPROBE_DEFER)
  770. return -EPROBE_DEFER;
  771. port->axi_ck = NULL;
  772. }
  773. snprintf(name, sizeof(name), "aux_ck%d", slot);
  774. port->aux_ck = devm_clk_get(dev, name);
  775. if (IS_ERR(port->aux_ck)) {
  776. if (PTR_ERR(port->aux_ck) == -EPROBE_DEFER)
  777. return -EPROBE_DEFER;
  778. port->aux_ck = NULL;
  779. }
  780. snprintf(name, sizeof(name), "obff_ck%d", slot);
  781. port->obff_ck = devm_clk_get(dev, name);
  782. if (IS_ERR(port->obff_ck)) {
  783. if (PTR_ERR(port->obff_ck) == -EPROBE_DEFER)
  784. return -EPROBE_DEFER;
  785. port->obff_ck = NULL;
  786. }
  787. snprintf(name, sizeof(name), "pipe_ck%d", slot);
  788. port->pipe_ck = devm_clk_get(dev, name);
  789. if (IS_ERR(port->pipe_ck)) {
  790. if (PTR_ERR(port->pipe_ck) == -EPROBE_DEFER)
  791. return -EPROBE_DEFER;
  792. port->pipe_ck = NULL;
  793. }
  794. snprintf(name, sizeof(name), "pcie-rst%d", slot);
  795. port->reset = devm_reset_control_get_optional_exclusive(dev, name);
  796. if (PTR_ERR(port->reset) == -EPROBE_DEFER)
  797. return PTR_ERR(port->reset);
  798. /* some platforms may use default PHY setting */
  799. snprintf(name, sizeof(name), "pcie-phy%d", slot);
  800. port->phy = devm_phy_optional_get(dev, name);
  801. if (IS_ERR(port->phy))
  802. return PTR_ERR(port->phy);
  803. port->slot = slot;
  804. port->pcie = pcie;
  805. if (pcie->soc->setup_irq) {
  806. err = pcie->soc->setup_irq(port, node);
  807. if (err)
  808. return err;
  809. }
  810. INIT_LIST_HEAD(&port->list);
  811. list_add_tail(&port->list, &pcie->ports);
  812. return 0;
  813. }
  814. static int mtk_pcie_subsys_powerup(struct mtk_pcie *pcie)
  815. {
  816. struct device *dev = pcie->dev;
  817. struct platform_device *pdev = to_platform_device(dev);
  818. struct resource *regs;
  819. int err;
  820. /* get shared registers, which are optional */
  821. regs = platform_get_resource_byname(pdev, IORESOURCE_MEM, "subsys");
  822. if (regs) {
  823. pcie->base = devm_ioremap_resource(dev, regs);
  824. if (IS_ERR(pcie->base)) {
  825. dev_err(dev, "failed to map shared register\n");
  826. return PTR_ERR(pcie->base);
  827. }
  828. }
  829. pcie->free_ck = devm_clk_get(dev, "free_ck");
  830. if (IS_ERR(pcie->free_ck)) {
  831. if (PTR_ERR(pcie->free_ck) == -EPROBE_DEFER)
  832. return -EPROBE_DEFER;
  833. pcie->free_ck = NULL;
  834. }
  835. if (dev->pm_domain) {
  836. pm_runtime_enable(dev);
  837. pm_runtime_get_sync(dev);
  838. }
  839. /* enable top level clock */
  840. err = clk_prepare_enable(pcie->free_ck);
  841. if (err) {
  842. dev_err(dev, "failed to enable free_ck\n");
  843. goto err_free_ck;
  844. }
  845. return 0;
  846. err_free_ck:
  847. if (dev->pm_domain) {
  848. pm_runtime_put_sync(dev);
  849. pm_runtime_disable(dev);
  850. }
  851. return err;
  852. }
  853. static int mtk_pcie_setup(struct mtk_pcie *pcie)
  854. {
  855. struct device *dev = pcie->dev;
  856. struct device_node *node = dev->of_node, *child;
  857. struct of_pci_range_parser parser;
  858. struct of_pci_range range;
  859. struct resource res;
  860. struct mtk_pcie_port *port, *tmp;
  861. int err;
  862. if (of_pci_range_parser_init(&parser, node)) {
  863. dev_err(dev, "missing \"ranges\" property\n");
  864. return -EINVAL;
  865. }
  866. for_each_of_pci_range(&parser, &range) {
  867. err = of_pci_range_to_resource(&range, node, &res);
  868. if (err < 0)
  869. return err;
  870. switch (res.flags & IORESOURCE_TYPE_BITS) {
  871. case IORESOURCE_IO:
  872. pcie->offset.io = res.start - range.pci_addr;
  873. memcpy(&pcie->pio, &res, sizeof(res));
  874. pcie->pio.name = node->full_name;
  875. pcie->io.start = range.cpu_addr;
  876. pcie->io.end = range.cpu_addr + range.size - 1;
  877. pcie->io.flags = IORESOURCE_MEM;
  878. pcie->io.name = "I/O";
  879. memcpy(&res, &pcie->io, sizeof(res));
  880. break;
  881. case IORESOURCE_MEM:
  882. pcie->offset.mem = res.start - range.pci_addr;
  883. memcpy(&pcie->mem, &res, sizeof(res));
  884. pcie->mem.name = "non-prefetchable";
  885. break;
  886. }
  887. }
  888. err = of_pci_parse_bus_range(node, &pcie->busn);
  889. if (err < 0) {
  890. dev_err(dev, "failed to parse bus ranges property: %d\n", err);
  891. pcie->busn.name = node->name;
  892. pcie->busn.start = 0;
  893. pcie->busn.end = 0xff;
  894. pcie->busn.flags = IORESOURCE_BUS;
  895. }
  896. for_each_available_child_of_node(node, child) {
  897. int slot;
  898. err = of_pci_get_devfn(child);
  899. if (err < 0) {
  900. dev_err(dev, "failed to parse devfn: %d\n", err);
  901. goto error_put_node;
  902. }
  903. slot = PCI_SLOT(err);
  904. err = mtk_pcie_parse_port(pcie, child, slot);
  905. if (err)
  906. goto error_put_node;
  907. }
  908. err = mtk_pcie_subsys_powerup(pcie);
  909. if (err)
  910. return err;
  911. /* enable each port, and then check link status */
  912. list_for_each_entry_safe(port, tmp, &pcie->ports, list)
  913. mtk_pcie_enable_port(port);
  914. /* power down PCIe subsys if slots are all empty (link down) */
  915. if (list_empty(&pcie->ports))
  916. mtk_pcie_subsys_powerdown(pcie);
  917. return 0;
  918. error_put_node:
  919. of_node_put(child);
  920. return err;
  921. }
  922. static int mtk_pcie_request_resources(struct mtk_pcie *pcie)
  923. {
  924. struct pci_host_bridge *host = pci_host_bridge_from_priv(pcie);
  925. struct list_head *windows = &host->windows;
  926. struct device *dev = pcie->dev;
  927. int err;
  928. pci_add_resource_offset(windows, &pcie->pio, pcie->offset.io);
  929. pci_add_resource_offset(windows, &pcie->mem, pcie->offset.mem);
  930. pci_add_resource(windows, &pcie->busn);
  931. err = devm_request_pci_bus_resources(dev, windows);
  932. if (err < 0)
  933. return err;
  934. err = devm_pci_remap_iospace(dev, &pcie->pio, pcie->io.start);
  935. if (err)
  936. return err;
  937. return 0;
  938. }
  939. static int mtk_pcie_register_host(struct pci_host_bridge *host)
  940. {
  941. struct mtk_pcie *pcie = pci_host_bridge_priv(host);
  942. struct pci_bus *child;
  943. int err;
  944. host->busnr = pcie->busn.start;
  945. host->dev.parent = pcie->dev;
  946. host->ops = pcie->soc->ops;
  947. host->map_irq = of_irq_parse_and_map_pci;
  948. host->swizzle_irq = pci_common_swizzle;
  949. host->sysdata = pcie;
  950. err = pci_scan_root_bus_bridge(host);
  951. if (err < 0)
  952. return err;
  953. pci_bus_size_bridges(host->bus);
  954. pci_bus_assign_resources(host->bus);
  955. list_for_each_entry(child, &host->bus->children, node)
  956. pcie_bus_configure_settings(child);
  957. pci_bus_add_devices(host->bus);
  958. return 0;
  959. }
  960. static int mtk_pcie_probe(struct platform_device *pdev)
  961. {
  962. struct device *dev = &pdev->dev;
  963. struct mtk_pcie *pcie;
  964. struct pci_host_bridge *host;
  965. int err;
  966. host = devm_pci_alloc_host_bridge(dev, sizeof(*pcie));
  967. if (!host)
  968. return -ENOMEM;
  969. pcie = pci_host_bridge_priv(host);
  970. pcie->dev = dev;
  971. pcie->soc = of_device_get_match_data(dev);
  972. platform_set_drvdata(pdev, pcie);
  973. INIT_LIST_HEAD(&pcie->ports);
  974. err = mtk_pcie_setup(pcie);
  975. if (err)
  976. return err;
  977. err = mtk_pcie_request_resources(pcie);
  978. if (err)
  979. goto put_resources;
  980. err = mtk_pcie_register_host(host);
  981. if (err)
  982. goto put_resources;
  983. return 0;
  984. put_resources:
  985. if (!list_empty(&pcie->ports))
  986. mtk_pcie_put_resources(pcie);
  987. return err;
  988. }
  989. static const struct mtk_pcie_soc mtk_pcie_soc_v1 = {
  990. .ops = &mtk_pcie_ops,
  991. .startup = mtk_pcie_startup_port,
  992. };
  993. static const struct mtk_pcie_soc mtk_pcie_soc_mt2712 = {
  994. .ops = &mtk_pcie_ops_v2,
  995. .startup = mtk_pcie_startup_port_v2,
  996. .setup_irq = mtk_pcie_setup_irq,
  997. };
  998. static const struct mtk_pcie_soc mtk_pcie_soc_mt7622 = {
  999. .need_fix_class_id = true,
  1000. .ops = &mtk_pcie_ops_v2,
  1001. .startup = mtk_pcie_startup_port_v2,
  1002. .setup_irq = mtk_pcie_setup_irq,
  1003. };
  1004. static const struct mtk_pcie_soc mtk_pcie_soc_mt7629 = {
  1005. .need_fix_class_id = true,
  1006. .need_fix_device_id = true,
  1007. .device_id = PCI_DEVICE_ID_MEDIATEK_7629,
  1008. .ops = &mtk_pcie_ops_v2,
  1009. .startup = mtk_pcie_startup_port_v2,
  1010. .setup_irq = mtk_pcie_setup_irq,
  1011. };
  1012. static const struct of_device_id mtk_pcie_ids[] = {
  1013. { .compatible = "mediatek,mt2701-pcie", .data = &mtk_pcie_soc_v1 },
  1014. { .compatible = "mediatek,mt7623-pcie", .data = &mtk_pcie_soc_v1 },
  1015. { .compatible = "mediatek,mt2712-pcie", .data = &mtk_pcie_soc_mt2712 },
  1016. { .compatible = "mediatek,mt7622-pcie", .data = &mtk_pcie_soc_mt7622 },
  1017. { .compatible = "mediatek,mt7629-pcie", .data = &mtk_pcie_soc_mt7629 },
  1018. {},
  1019. };
  1020. static struct platform_driver mtk_pcie_driver = {
  1021. .probe = mtk_pcie_probe,
  1022. .driver = {
  1023. .name = "mtk-pcie",
  1024. .of_match_table = mtk_pcie_ids,
  1025. .suppress_bind_attrs = true,
  1026. },
  1027. };
  1028. builtin_platform_driver(mtk_pcie_driver);