pcie-rcar.c 31 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * PCIe driver for Renesas R-Car SoCs
  4. * Copyright (C) 2014 Renesas Electronics Europe Ltd
  5. *
  6. * Based on:
  7. * arch/sh/drivers/pci/pcie-sh7786.c
  8. * arch/sh/drivers/pci/ops-sh7786.c
  9. * Copyright (C) 2009 - 2011 Paul Mundt
  10. *
  11. * Author: Phil Edworthy <phil.edworthy@renesas.com>
  12. */
  13. #include <linux/bitops.h>
  14. #include <linux/clk.h>
  15. #include <linux/delay.h>
  16. #include <linux/interrupt.h>
  17. #include <linux/irq.h>
  18. #include <linux/irqdomain.h>
  19. #include <linux/kernel.h>
  20. #include <linux/init.h>
  21. #include <linux/msi.h>
  22. #include <linux/of_address.h>
  23. #include <linux/of_irq.h>
  24. #include <linux/of_pci.h>
  25. #include <linux/of_platform.h>
  26. #include <linux/pci.h>
  27. #include <linux/phy/phy.h>
  28. #include <linux/platform_device.h>
  29. #include <linux/pm_runtime.h>
  30. #include <linux/slab.h>
  31. #include "../pci.h"
  32. #define PCIECAR 0x000010
  33. #define PCIECCTLR 0x000018
  34. #define CONFIG_SEND_ENABLE BIT(31)
  35. #define TYPE0 (0 << 8)
  36. #define TYPE1 BIT(8)
  37. #define PCIECDR 0x000020
  38. #define PCIEMSR 0x000028
  39. #define PCIEINTXR 0x000400
  40. #define PCIEPHYSR 0x0007f0
  41. #define PHYRDY BIT(0)
  42. #define PCIEMSITXR 0x000840
  43. /* Transfer control */
  44. #define PCIETCTLR 0x02000
  45. #define DL_DOWN BIT(3)
  46. #define CFINIT 1
  47. #define PCIETSTR 0x02004
  48. #define DATA_LINK_ACTIVE 1
  49. #define PCIEERRFR 0x02020
  50. #define UNSUPPORTED_REQUEST BIT(4)
  51. #define PCIEMSIFR 0x02044
  52. #define PCIEMSIALR 0x02048
  53. #define MSIFE 1
  54. #define PCIEMSIAUR 0x0204c
  55. #define PCIEMSIIER 0x02050
  56. /* root port address */
  57. #define PCIEPRAR(x) (0x02080 + ((x) * 0x4))
  58. /* local address reg & mask */
  59. #define PCIELAR(x) (0x02200 + ((x) * 0x20))
  60. #define PCIELAMR(x) (0x02208 + ((x) * 0x20))
  61. #define LAM_PREFETCH BIT(3)
  62. #define LAM_64BIT BIT(2)
  63. #define LAR_ENABLE BIT(1)
  64. /* PCIe address reg & mask */
  65. #define PCIEPALR(x) (0x03400 + ((x) * 0x20))
  66. #define PCIEPAUR(x) (0x03404 + ((x) * 0x20))
  67. #define PCIEPAMR(x) (0x03408 + ((x) * 0x20))
  68. #define PCIEPTCTLR(x) (0x0340c + ((x) * 0x20))
  69. #define PAR_ENABLE BIT(31)
  70. #define IO_SPACE BIT(8)
  71. /* Configuration */
  72. #define PCICONF(x) (0x010000 + ((x) * 0x4))
  73. #define PMCAP(x) (0x010040 + ((x) * 0x4))
  74. #define EXPCAP(x) (0x010070 + ((x) * 0x4))
  75. #define VCCAP(x) (0x010100 + ((x) * 0x4))
  76. /* link layer */
  77. #define IDSETR1 0x011004
  78. #define TLCTLR 0x011048
  79. #define MACSR 0x011054
  80. #define SPCHGFIN BIT(4)
  81. #define SPCHGFAIL BIT(6)
  82. #define SPCHGSUC BIT(7)
  83. #define LINK_SPEED (0xf << 16)
  84. #define LINK_SPEED_2_5GTS (1 << 16)
  85. #define LINK_SPEED_5_0GTS (2 << 16)
  86. #define MACCTLR 0x011058
  87. #define MACCTLR_NFTS_MASK GENMASK(23, 16) /* The name is from SH7786 */
  88. #define SPEED_CHANGE BIT(24)
  89. #define SCRAMBLE_DISABLE BIT(27)
  90. #define LTSMDIS BIT(31)
  91. #define MACCTLR_INIT_VAL (LTSMDIS | MACCTLR_NFTS_MASK)
  92. #define PMSR 0x01105c
  93. #define MACS2R 0x011078
  94. #define MACCGSPSETR 0x011084
  95. #define SPCNGRSN BIT(31)
  96. /* R-Car H1 PHY */
  97. #define H1_PCIEPHYADRR 0x04000c
  98. #define WRITE_CMD BIT(16)
  99. #define PHY_ACK BIT(24)
  100. #define RATE_POS 12
  101. #define LANE_POS 8
  102. #define ADR_POS 0
  103. #define H1_PCIEPHYDOUTR 0x040014
  104. /* R-Car Gen2 PHY */
  105. #define GEN2_PCIEPHYADDR 0x780
  106. #define GEN2_PCIEPHYDATA 0x784
  107. #define GEN2_PCIEPHYCTRL 0x78c
  108. #define INT_PCI_MSI_NR 32
  109. #define RCONF(x) (PCICONF(0) + (x))
  110. #define RPMCAP(x) (PMCAP(0) + (x))
  111. #define REXPCAP(x) (EXPCAP(0) + (x))
  112. #define RVCCAP(x) (VCCAP(0) + (x))
  113. #define PCIE_CONF_BUS(b) (((b) & 0xff) << 24)
  114. #define PCIE_CONF_DEV(d) (((d) & 0x1f) << 19)
  115. #define PCIE_CONF_FUNC(f) (((f) & 0x7) << 16)
  116. #define RCAR_PCI_MAX_RESOURCES 4
  117. #define MAX_NR_INBOUND_MAPS 6
  118. struct rcar_msi {
  119. DECLARE_BITMAP(used, INT_PCI_MSI_NR);
  120. struct irq_domain *domain;
  121. struct msi_controller chip;
  122. unsigned long pages;
  123. struct mutex lock;
  124. int irq1;
  125. int irq2;
  126. };
  127. static inline struct rcar_msi *to_rcar_msi(struct msi_controller *chip)
  128. {
  129. return container_of(chip, struct rcar_msi, chip);
  130. }
  131. /* Structure representing the PCIe interface */
  132. struct rcar_pcie {
  133. struct device *dev;
  134. struct phy *phy;
  135. void __iomem *base;
  136. struct list_head resources;
  137. int root_bus_nr;
  138. struct clk *bus_clk;
  139. struct rcar_msi msi;
  140. };
  141. static void rcar_pci_write_reg(struct rcar_pcie *pcie, unsigned long val,
  142. unsigned long reg)
  143. {
  144. writel(val, pcie->base + reg);
  145. }
  146. static unsigned long rcar_pci_read_reg(struct rcar_pcie *pcie,
  147. unsigned long reg)
  148. {
  149. return readl(pcie->base + reg);
  150. }
  151. enum {
  152. RCAR_PCI_ACCESS_READ,
  153. RCAR_PCI_ACCESS_WRITE,
  154. };
  155. static void rcar_rmw32(struct rcar_pcie *pcie, int where, u32 mask, u32 data)
  156. {
  157. int shift = 8 * (where & 3);
  158. u32 val = rcar_pci_read_reg(pcie, where & ~3);
  159. val &= ~(mask << shift);
  160. val |= data << shift;
  161. rcar_pci_write_reg(pcie, val, where & ~3);
  162. }
  163. static u32 rcar_read_conf(struct rcar_pcie *pcie, int where)
  164. {
  165. int shift = 8 * (where & 3);
  166. u32 val = rcar_pci_read_reg(pcie, where & ~3);
  167. return val >> shift;
  168. }
  169. /* Serialization is provided by 'pci_lock' in drivers/pci/access.c */
  170. static int rcar_pcie_config_access(struct rcar_pcie *pcie,
  171. unsigned char access_type, struct pci_bus *bus,
  172. unsigned int devfn, int where, u32 *data)
  173. {
  174. int dev, func, reg, index;
  175. dev = PCI_SLOT(devfn);
  176. func = PCI_FUNC(devfn);
  177. reg = where & ~3;
  178. index = reg / 4;
  179. /*
  180. * While each channel has its own memory-mapped extended config
  181. * space, it's generally only accessible when in endpoint mode.
  182. * When in root complex mode, the controller is unable to target
  183. * itself with either type 0 or type 1 accesses, and indeed, any
  184. * controller initiated target transfer to its own config space
  185. * result in a completer abort.
  186. *
  187. * Each channel effectively only supports a single device, but as
  188. * the same channel <-> device access works for any PCI_SLOT()
  189. * value, we cheat a bit here and bind the controller's config
  190. * space to devfn 0 in order to enable self-enumeration. In this
  191. * case the regular ECAR/ECDR path is sidelined and the mangled
  192. * config access itself is initiated as an internal bus transaction.
  193. */
  194. if (pci_is_root_bus(bus)) {
  195. if (dev != 0)
  196. return PCIBIOS_DEVICE_NOT_FOUND;
  197. if (access_type == RCAR_PCI_ACCESS_READ) {
  198. *data = rcar_pci_read_reg(pcie, PCICONF(index));
  199. } else {
  200. /* Keep an eye out for changes to the root bus number */
  201. if (pci_is_root_bus(bus) && (reg == PCI_PRIMARY_BUS))
  202. pcie->root_bus_nr = *data & 0xff;
  203. rcar_pci_write_reg(pcie, *data, PCICONF(index));
  204. }
  205. return PCIBIOS_SUCCESSFUL;
  206. }
  207. if (pcie->root_bus_nr < 0)
  208. return PCIBIOS_DEVICE_NOT_FOUND;
  209. /* Clear errors */
  210. rcar_pci_write_reg(pcie, rcar_pci_read_reg(pcie, PCIEERRFR), PCIEERRFR);
  211. /* Set the PIO address */
  212. rcar_pci_write_reg(pcie, PCIE_CONF_BUS(bus->number) |
  213. PCIE_CONF_DEV(dev) | PCIE_CONF_FUNC(func) | reg, PCIECAR);
  214. /* Enable the configuration access */
  215. if (bus->parent->number == pcie->root_bus_nr)
  216. rcar_pci_write_reg(pcie, CONFIG_SEND_ENABLE | TYPE0, PCIECCTLR);
  217. else
  218. rcar_pci_write_reg(pcie, CONFIG_SEND_ENABLE | TYPE1, PCIECCTLR);
  219. /* Check for errors */
  220. if (rcar_pci_read_reg(pcie, PCIEERRFR) & UNSUPPORTED_REQUEST)
  221. return PCIBIOS_DEVICE_NOT_FOUND;
  222. /* Check for master and target aborts */
  223. if (rcar_read_conf(pcie, RCONF(PCI_STATUS)) &
  224. (PCI_STATUS_REC_MASTER_ABORT | PCI_STATUS_REC_TARGET_ABORT))
  225. return PCIBIOS_DEVICE_NOT_FOUND;
  226. if (access_type == RCAR_PCI_ACCESS_READ)
  227. *data = rcar_pci_read_reg(pcie, PCIECDR);
  228. else
  229. rcar_pci_write_reg(pcie, *data, PCIECDR);
  230. /* Disable the configuration access */
  231. rcar_pci_write_reg(pcie, 0, PCIECCTLR);
  232. return PCIBIOS_SUCCESSFUL;
  233. }
  234. static int rcar_pcie_read_conf(struct pci_bus *bus, unsigned int devfn,
  235. int where, int size, u32 *val)
  236. {
  237. struct rcar_pcie *pcie = bus->sysdata;
  238. int ret;
  239. ret = rcar_pcie_config_access(pcie, RCAR_PCI_ACCESS_READ,
  240. bus, devfn, where, val);
  241. if (ret != PCIBIOS_SUCCESSFUL) {
  242. *val = 0xffffffff;
  243. return ret;
  244. }
  245. if (size == 1)
  246. *val = (*val >> (8 * (where & 3))) & 0xff;
  247. else if (size == 2)
  248. *val = (*val >> (8 * (where & 2))) & 0xffff;
  249. dev_dbg(&bus->dev, "pcie-config-read: bus=%3d devfn=0x%04x where=0x%04x size=%d val=0x%08lx\n",
  250. bus->number, devfn, where, size, (unsigned long)*val);
  251. return ret;
  252. }
  253. /* Serialization is provided by 'pci_lock' in drivers/pci/access.c */
  254. static int rcar_pcie_write_conf(struct pci_bus *bus, unsigned int devfn,
  255. int where, int size, u32 val)
  256. {
  257. struct rcar_pcie *pcie = bus->sysdata;
  258. int shift, ret;
  259. u32 data;
  260. ret = rcar_pcie_config_access(pcie, RCAR_PCI_ACCESS_READ,
  261. bus, devfn, where, &data);
  262. if (ret != PCIBIOS_SUCCESSFUL)
  263. return ret;
  264. dev_dbg(&bus->dev, "pcie-config-write: bus=%3d devfn=0x%04x where=0x%04x size=%d val=0x%08lx\n",
  265. bus->number, devfn, where, size, (unsigned long)val);
  266. if (size == 1) {
  267. shift = 8 * (where & 3);
  268. data &= ~(0xff << shift);
  269. data |= ((val & 0xff) << shift);
  270. } else if (size == 2) {
  271. shift = 8 * (where & 2);
  272. data &= ~(0xffff << shift);
  273. data |= ((val & 0xffff) << shift);
  274. } else
  275. data = val;
  276. ret = rcar_pcie_config_access(pcie, RCAR_PCI_ACCESS_WRITE,
  277. bus, devfn, where, &data);
  278. return ret;
  279. }
  280. static struct pci_ops rcar_pcie_ops = {
  281. .read = rcar_pcie_read_conf,
  282. .write = rcar_pcie_write_conf,
  283. };
  284. static void rcar_pcie_setup_window(int win, struct rcar_pcie *pcie,
  285. struct resource_entry *window)
  286. {
  287. /* Setup PCIe address space mappings for each resource */
  288. resource_size_t size;
  289. resource_size_t res_start;
  290. struct resource *res = window->res;
  291. u32 mask;
  292. rcar_pci_write_reg(pcie, 0x00000000, PCIEPTCTLR(win));
  293. /*
  294. * The PAMR mask is calculated in units of 128Bytes, which
  295. * keeps things pretty simple.
  296. */
  297. size = resource_size(res);
  298. mask = (roundup_pow_of_two(size) / SZ_128) - 1;
  299. rcar_pci_write_reg(pcie, mask << 7, PCIEPAMR(win));
  300. if (res->flags & IORESOURCE_IO)
  301. res_start = pci_pio_to_address(res->start) - window->offset;
  302. else
  303. res_start = res->start - window->offset;
  304. rcar_pci_write_reg(pcie, upper_32_bits(res_start), PCIEPAUR(win));
  305. rcar_pci_write_reg(pcie, lower_32_bits(res_start) & ~0x7F,
  306. PCIEPALR(win));
  307. /* First resource is for IO */
  308. mask = PAR_ENABLE;
  309. if (res->flags & IORESOURCE_IO)
  310. mask |= IO_SPACE;
  311. rcar_pci_write_reg(pcie, mask, PCIEPTCTLR(win));
  312. }
  313. static int rcar_pcie_setup(struct list_head *resource, struct rcar_pcie *pci)
  314. {
  315. struct resource_entry *win;
  316. int i = 0;
  317. /* Setup PCI resources */
  318. resource_list_for_each_entry(win, &pci->resources) {
  319. struct resource *res = win->res;
  320. if (!res->flags)
  321. continue;
  322. switch (resource_type(res)) {
  323. case IORESOURCE_IO:
  324. case IORESOURCE_MEM:
  325. rcar_pcie_setup_window(i, pci, win);
  326. i++;
  327. break;
  328. case IORESOURCE_BUS:
  329. pci->root_bus_nr = res->start;
  330. break;
  331. default:
  332. continue;
  333. }
  334. pci_add_resource(resource, res);
  335. }
  336. return 1;
  337. }
  338. static void rcar_pcie_force_speedup(struct rcar_pcie *pcie)
  339. {
  340. struct device *dev = pcie->dev;
  341. unsigned int timeout = 1000;
  342. u32 macsr;
  343. if ((rcar_pci_read_reg(pcie, MACS2R) & LINK_SPEED) != LINK_SPEED_5_0GTS)
  344. return;
  345. if (rcar_pci_read_reg(pcie, MACCTLR) & SPEED_CHANGE) {
  346. dev_err(dev, "Speed change already in progress\n");
  347. return;
  348. }
  349. macsr = rcar_pci_read_reg(pcie, MACSR);
  350. if ((macsr & LINK_SPEED) == LINK_SPEED_5_0GTS)
  351. goto done;
  352. /* Set target link speed to 5.0 GT/s */
  353. rcar_rmw32(pcie, EXPCAP(12), PCI_EXP_LNKSTA_CLS,
  354. PCI_EXP_LNKSTA_CLS_5_0GB);
  355. /* Set speed change reason as intentional factor */
  356. rcar_rmw32(pcie, MACCGSPSETR, SPCNGRSN, 0);
  357. /* Clear SPCHGFIN, SPCHGSUC, and SPCHGFAIL */
  358. if (macsr & (SPCHGFIN | SPCHGSUC | SPCHGFAIL))
  359. rcar_pci_write_reg(pcie, macsr, MACSR);
  360. /* Start link speed change */
  361. rcar_rmw32(pcie, MACCTLR, SPEED_CHANGE, SPEED_CHANGE);
  362. while (timeout--) {
  363. macsr = rcar_pci_read_reg(pcie, MACSR);
  364. if (macsr & SPCHGFIN) {
  365. /* Clear the interrupt bits */
  366. rcar_pci_write_reg(pcie, macsr, MACSR);
  367. if (macsr & SPCHGFAIL)
  368. dev_err(dev, "Speed change failed\n");
  369. goto done;
  370. }
  371. msleep(1);
  372. }
  373. dev_err(dev, "Speed change timed out\n");
  374. done:
  375. dev_info(dev, "Current link speed is %s GT/s\n",
  376. (macsr & LINK_SPEED) == LINK_SPEED_5_0GTS ? "5" : "2.5");
  377. }
  378. static int rcar_pcie_enable(struct rcar_pcie *pcie)
  379. {
  380. struct device *dev = pcie->dev;
  381. struct pci_host_bridge *bridge = pci_host_bridge_from_priv(pcie);
  382. struct pci_bus *bus, *child;
  383. int ret;
  384. /* Try setting 5 GT/s link speed */
  385. rcar_pcie_force_speedup(pcie);
  386. rcar_pcie_setup(&bridge->windows, pcie);
  387. pci_add_flags(PCI_REASSIGN_ALL_BUS);
  388. bridge->dev.parent = dev;
  389. bridge->sysdata = pcie;
  390. bridge->busnr = pcie->root_bus_nr;
  391. bridge->ops = &rcar_pcie_ops;
  392. bridge->map_irq = of_irq_parse_and_map_pci;
  393. bridge->swizzle_irq = pci_common_swizzle;
  394. if (IS_ENABLED(CONFIG_PCI_MSI))
  395. bridge->msi = &pcie->msi.chip;
  396. ret = pci_scan_root_bus_bridge(bridge);
  397. if (ret < 0)
  398. return ret;
  399. bus = bridge->bus;
  400. pci_bus_size_bridges(bus);
  401. pci_bus_assign_resources(bus);
  402. list_for_each_entry(child, &bus->children, node)
  403. pcie_bus_configure_settings(child);
  404. pci_bus_add_devices(bus);
  405. return 0;
  406. }
  407. static int phy_wait_for_ack(struct rcar_pcie *pcie)
  408. {
  409. struct device *dev = pcie->dev;
  410. unsigned int timeout = 100;
  411. while (timeout--) {
  412. if (rcar_pci_read_reg(pcie, H1_PCIEPHYADRR) & PHY_ACK)
  413. return 0;
  414. udelay(100);
  415. }
  416. dev_err(dev, "Access to PCIe phy timed out\n");
  417. return -ETIMEDOUT;
  418. }
  419. static void phy_write_reg(struct rcar_pcie *pcie,
  420. unsigned int rate, unsigned int addr,
  421. unsigned int lane, unsigned int data)
  422. {
  423. unsigned long phyaddr;
  424. phyaddr = WRITE_CMD |
  425. ((rate & 1) << RATE_POS) |
  426. ((lane & 0xf) << LANE_POS) |
  427. ((addr & 0xff) << ADR_POS);
  428. /* Set write data */
  429. rcar_pci_write_reg(pcie, data, H1_PCIEPHYDOUTR);
  430. rcar_pci_write_reg(pcie, phyaddr, H1_PCIEPHYADRR);
  431. /* Ignore errors as they will be dealt with if the data link is down */
  432. phy_wait_for_ack(pcie);
  433. /* Clear command */
  434. rcar_pci_write_reg(pcie, 0, H1_PCIEPHYDOUTR);
  435. rcar_pci_write_reg(pcie, 0, H1_PCIEPHYADRR);
  436. /* Ignore errors as they will be dealt with if the data link is down */
  437. phy_wait_for_ack(pcie);
  438. }
  439. static int rcar_pcie_wait_for_phyrdy(struct rcar_pcie *pcie)
  440. {
  441. unsigned int timeout = 10;
  442. while (timeout--) {
  443. if (rcar_pci_read_reg(pcie, PCIEPHYSR) & PHYRDY)
  444. return 0;
  445. msleep(5);
  446. }
  447. return -ETIMEDOUT;
  448. }
  449. static int rcar_pcie_wait_for_dl(struct rcar_pcie *pcie)
  450. {
  451. unsigned int timeout = 10000;
  452. while (timeout--) {
  453. if ((rcar_pci_read_reg(pcie, PCIETSTR) & DATA_LINK_ACTIVE))
  454. return 0;
  455. udelay(5);
  456. cpu_relax();
  457. }
  458. return -ETIMEDOUT;
  459. }
  460. static int rcar_pcie_hw_init(struct rcar_pcie *pcie)
  461. {
  462. int err;
  463. /* Begin initialization */
  464. rcar_pci_write_reg(pcie, 0, PCIETCTLR);
  465. /* Set mode */
  466. rcar_pci_write_reg(pcie, 1, PCIEMSR);
  467. err = rcar_pcie_wait_for_phyrdy(pcie);
  468. if (err)
  469. return err;
  470. /*
  471. * Initial header for port config space is type 1, set the device
  472. * class to match. Hardware takes care of propagating the IDSETR
  473. * settings, so there is no need to bother with a quirk.
  474. */
  475. rcar_pci_write_reg(pcie, PCI_CLASS_BRIDGE_PCI << 16, IDSETR1);
  476. /*
  477. * Setup Secondary Bus Number & Subordinate Bus Number, even though
  478. * they aren't used, to avoid bridge being detected as broken.
  479. */
  480. rcar_rmw32(pcie, RCONF(PCI_SECONDARY_BUS), 0xff, 1);
  481. rcar_rmw32(pcie, RCONF(PCI_SUBORDINATE_BUS), 0xff, 1);
  482. /* Initialize default capabilities. */
  483. rcar_rmw32(pcie, REXPCAP(0), 0xff, PCI_CAP_ID_EXP);
  484. rcar_rmw32(pcie, REXPCAP(PCI_EXP_FLAGS),
  485. PCI_EXP_FLAGS_TYPE, PCI_EXP_TYPE_ROOT_PORT << 4);
  486. rcar_rmw32(pcie, RCONF(PCI_HEADER_TYPE), 0x7f,
  487. PCI_HEADER_TYPE_BRIDGE);
  488. /* Enable data link layer active state reporting */
  489. rcar_rmw32(pcie, REXPCAP(PCI_EXP_LNKCAP), PCI_EXP_LNKCAP_DLLLARC,
  490. PCI_EXP_LNKCAP_DLLLARC);
  491. /* Write out the physical slot number = 0 */
  492. rcar_rmw32(pcie, REXPCAP(PCI_EXP_SLTCAP), PCI_EXP_SLTCAP_PSN, 0);
  493. /* Set the completion timer timeout to the maximum 50ms. */
  494. rcar_rmw32(pcie, TLCTLR + 1, 0x3f, 50);
  495. /* Terminate list of capabilities (Next Capability Offset=0) */
  496. rcar_rmw32(pcie, RVCCAP(0), 0xfff00000, 0);
  497. /* Enable MSI */
  498. if (IS_ENABLED(CONFIG_PCI_MSI))
  499. rcar_pci_write_reg(pcie, 0x801f0000, PCIEMSITXR);
  500. rcar_pci_write_reg(pcie, MACCTLR_INIT_VAL, MACCTLR);
  501. /* Finish initialization - establish a PCI Express link */
  502. rcar_pci_write_reg(pcie, CFINIT, PCIETCTLR);
  503. /* This will timeout if we don't have a link. */
  504. err = rcar_pcie_wait_for_dl(pcie);
  505. if (err)
  506. return err;
  507. /* Enable INTx interrupts */
  508. rcar_rmw32(pcie, PCIEINTXR, 0, 0xF << 8);
  509. wmb();
  510. return 0;
  511. }
  512. static int rcar_pcie_phy_init_h1(struct rcar_pcie *pcie)
  513. {
  514. /* Initialize the phy */
  515. phy_write_reg(pcie, 0, 0x42, 0x1, 0x0EC34191);
  516. phy_write_reg(pcie, 1, 0x42, 0x1, 0x0EC34180);
  517. phy_write_reg(pcie, 0, 0x43, 0x1, 0x00210188);
  518. phy_write_reg(pcie, 1, 0x43, 0x1, 0x00210188);
  519. phy_write_reg(pcie, 0, 0x44, 0x1, 0x015C0014);
  520. phy_write_reg(pcie, 1, 0x44, 0x1, 0x015C0014);
  521. phy_write_reg(pcie, 1, 0x4C, 0x1, 0x786174A0);
  522. phy_write_reg(pcie, 1, 0x4D, 0x1, 0x048000BB);
  523. phy_write_reg(pcie, 0, 0x51, 0x1, 0x079EC062);
  524. phy_write_reg(pcie, 0, 0x52, 0x1, 0x20000000);
  525. phy_write_reg(pcie, 1, 0x52, 0x1, 0x20000000);
  526. phy_write_reg(pcie, 1, 0x56, 0x1, 0x00003806);
  527. phy_write_reg(pcie, 0, 0x60, 0x1, 0x004B03A5);
  528. phy_write_reg(pcie, 0, 0x64, 0x1, 0x3F0F1F0F);
  529. phy_write_reg(pcie, 0, 0x66, 0x1, 0x00008000);
  530. return 0;
  531. }
  532. static int rcar_pcie_phy_init_gen2(struct rcar_pcie *pcie)
  533. {
  534. /*
  535. * These settings come from the R-Car Series, 2nd Generation User's
  536. * Manual, section 50.3.1 (2) Initialization of the physical layer.
  537. */
  538. rcar_pci_write_reg(pcie, 0x000f0030, GEN2_PCIEPHYADDR);
  539. rcar_pci_write_reg(pcie, 0x00381203, GEN2_PCIEPHYDATA);
  540. rcar_pci_write_reg(pcie, 0x00000001, GEN2_PCIEPHYCTRL);
  541. rcar_pci_write_reg(pcie, 0x00000006, GEN2_PCIEPHYCTRL);
  542. rcar_pci_write_reg(pcie, 0x000f0054, GEN2_PCIEPHYADDR);
  543. /* The following value is for DC connection, no termination resistor */
  544. rcar_pci_write_reg(pcie, 0x13802007, GEN2_PCIEPHYDATA);
  545. rcar_pci_write_reg(pcie, 0x00000001, GEN2_PCIEPHYCTRL);
  546. rcar_pci_write_reg(pcie, 0x00000006, GEN2_PCIEPHYCTRL);
  547. return 0;
  548. }
  549. static int rcar_pcie_phy_init_gen3(struct rcar_pcie *pcie)
  550. {
  551. int err;
  552. err = phy_init(pcie->phy);
  553. if (err)
  554. return err;
  555. err = phy_power_on(pcie->phy);
  556. if (err)
  557. phy_exit(pcie->phy);
  558. return err;
  559. }
  560. static int rcar_msi_alloc(struct rcar_msi *chip)
  561. {
  562. int msi;
  563. mutex_lock(&chip->lock);
  564. msi = find_first_zero_bit(chip->used, INT_PCI_MSI_NR);
  565. if (msi < INT_PCI_MSI_NR)
  566. set_bit(msi, chip->used);
  567. else
  568. msi = -ENOSPC;
  569. mutex_unlock(&chip->lock);
  570. return msi;
  571. }
  572. static int rcar_msi_alloc_region(struct rcar_msi *chip, int no_irqs)
  573. {
  574. int msi;
  575. mutex_lock(&chip->lock);
  576. msi = bitmap_find_free_region(chip->used, INT_PCI_MSI_NR,
  577. order_base_2(no_irqs));
  578. mutex_unlock(&chip->lock);
  579. return msi;
  580. }
  581. static void rcar_msi_free(struct rcar_msi *chip, unsigned long irq)
  582. {
  583. mutex_lock(&chip->lock);
  584. clear_bit(irq, chip->used);
  585. mutex_unlock(&chip->lock);
  586. }
  587. static irqreturn_t rcar_pcie_msi_irq(int irq, void *data)
  588. {
  589. struct rcar_pcie *pcie = data;
  590. struct rcar_msi *msi = &pcie->msi;
  591. struct device *dev = pcie->dev;
  592. unsigned long reg;
  593. reg = rcar_pci_read_reg(pcie, PCIEMSIFR);
  594. /* MSI & INTx share an interrupt - we only handle MSI here */
  595. if (!reg)
  596. return IRQ_NONE;
  597. while (reg) {
  598. unsigned int index = find_first_bit(&reg, 32);
  599. unsigned int irq;
  600. /* clear the interrupt */
  601. rcar_pci_write_reg(pcie, 1 << index, PCIEMSIFR);
  602. irq = irq_find_mapping(msi->domain, index);
  603. if (irq) {
  604. if (test_bit(index, msi->used))
  605. generic_handle_irq(irq);
  606. else
  607. dev_info(dev, "unhandled MSI\n");
  608. } else {
  609. /* Unknown MSI, just clear it */
  610. dev_dbg(dev, "unexpected MSI\n");
  611. }
  612. /* see if there's any more pending in this vector */
  613. reg = rcar_pci_read_reg(pcie, PCIEMSIFR);
  614. }
  615. return IRQ_HANDLED;
  616. }
  617. static int rcar_msi_setup_irq(struct msi_controller *chip, struct pci_dev *pdev,
  618. struct msi_desc *desc)
  619. {
  620. struct rcar_msi *msi = to_rcar_msi(chip);
  621. struct rcar_pcie *pcie = container_of(chip, struct rcar_pcie, msi.chip);
  622. struct msi_msg msg;
  623. unsigned int irq;
  624. int hwirq;
  625. hwirq = rcar_msi_alloc(msi);
  626. if (hwirq < 0)
  627. return hwirq;
  628. irq = irq_find_mapping(msi->domain, hwirq);
  629. if (!irq) {
  630. rcar_msi_free(msi, hwirq);
  631. return -EINVAL;
  632. }
  633. irq_set_msi_desc(irq, desc);
  634. msg.address_lo = rcar_pci_read_reg(pcie, PCIEMSIALR) & ~MSIFE;
  635. msg.address_hi = rcar_pci_read_reg(pcie, PCIEMSIAUR);
  636. msg.data = hwirq;
  637. pci_write_msi_msg(irq, &msg);
  638. return 0;
  639. }
  640. static int rcar_msi_setup_irqs(struct msi_controller *chip,
  641. struct pci_dev *pdev, int nvec, int type)
  642. {
  643. struct rcar_pcie *pcie = container_of(chip, struct rcar_pcie, msi.chip);
  644. struct rcar_msi *msi = to_rcar_msi(chip);
  645. struct msi_desc *desc;
  646. struct msi_msg msg;
  647. unsigned int irq;
  648. int hwirq;
  649. int i;
  650. /* MSI-X interrupts are not supported */
  651. if (type == PCI_CAP_ID_MSIX)
  652. return -EINVAL;
  653. WARN_ON(!list_is_singular(&pdev->dev.msi_list));
  654. desc = list_entry(pdev->dev.msi_list.next, struct msi_desc, list);
  655. hwirq = rcar_msi_alloc_region(msi, nvec);
  656. if (hwirq < 0)
  657. return -ENOSPC;
  658. irq = irq_find_mapping(msi->domain, hwirq);
  659. if (!irq)
  660. return -ENOSPC;
  661. for (i = 0; i < nvec; i++) {
  662. /*
  663. * irq_create_mapping() called from rcar_pcie_probe() pre-
  664. * allocates descs, so there is no need to allocate descs here.
  665. * We can therefore assume that if irq_find_mapping() above
  666. * returns non-zero, then the descs are also successfully
  667. * allocated.
  668. */
  669. if (irq_set_msi_desc_off(irq, i, desc)) {
  670. /* TODO: clear */
  671. return -EINVAL;
  672. }
  673. }
  674. desc->nvec_used = nvec;
  675. desc->msi_attrib.multiple = order_base_2(nvec);
  676. msg.address_lo = rcar_pci_read_reg(pcie, PCIEMSIALR) & ~MSIFE;
  677. msg.address_hi = rcar_pci_read_reg(pcie, PCIEMSIAUR);
  678. msg.data = hwirq;
  679. pci_write_msi_msg(irq, &msg);
  680. return 0;
  681. }
  682. static void rcar_msi_teardown_irq(struct msi_controller *chip, unsigned int irq)
  683. {
  684. struct rcar_msi *msi = to_rcar_msi(chip);
  685. struct irq_data *d = irq_get_irq_data(irq);
  686. rcar_msi_free(msi, d->hwirq);
  687. }
  688. static struct irq_chip rcar_msi_irq_chip = {
  689. .name = "R-Car PCIe MSI",
  690. .irq_enable = pci_msi_unmask_irq,
  691. .irq_disable = pci_msi_mask_irq,
  692. .irq_mask = pci_msi_mask_irq,
  693. .irq_unmask = pci_msi_unmask_irq,
  694. };
  695. static int rcar_msi_map(struct irq_domain *domain, unsigned int irq,
  696. irq_hw_number_t hwirq)
  697. {
  698. irq_set_chip_and_handler(irq, &rcar_msi_irq_chip, handle_simple_irq);
  699. irq_set_chip_data(irq, domain->host_data);
  700. return 0;
  701. }
  702. static const struct irq_domain_ops msi_domain_ops = {
  703. .map = rcar_msi_map,
  704. };
  705. static void rcar_pcie_unmap_msi(struct rcar_pcie *pcie)
  706. {
  707. struct rcar_msi *msi = &pcie->msi;
  708. int i, irq;
  709. for (i = 0; i < INT_PCI_MSI_NR; i++) {
  710. irq = irq_find_mapping(msi->domain, i);
  711. if (irq > 0)
  712. irq_dispose_mapping(irq);
  713. }
  714. irq_domain_remove(msi->domain);
  715. }
  716. static int rcar_pcie_enable_msi(struct rcar_pcie *pcie)
  717. {
  718. struct device *dev = pcie->dev;
  719. struct rcar_msi *msi = &pcie->msi;
  720. phys_addr_t base;
  721. int err, i;
  722. mutex_init(&msi->lock);
  723. msi->chip.dev = dev;
  724. msi->chip.setup_irq = rcar_msi_setup_irq;
  725. msi->chip.setup_irqs = rcar_msi_setup_irqs;
  726. msi->chip.teardown_irq = rcar_msi_teardown_irq;
  727. msi->domain = irq_domain_add_linear(dev->of_node, INT_PCI_MSI_NR,
  728. &msi_domain_ops, &msi->chip);
  729. if (!msi->domain) {
  730. dev_err(dev, "failed to create IRQ domain\n");
  731. return -ENOMEM;
  732. }
  733. for (i = 0; i < INT_PCI_MSI_NR; i++)
  734. irq_create_mapping(msi->domain, i);
  735. /* Two irqs are for MSI, but they are also used for non-MSI irqs */
  736. err = devm_request_irq(dev, msi->irq1, rcar_pcie_msi_irq,
  737. IRQF_SHARED | IRQF_NO_THREAD,
  738. rcar_msi_irq_chip.name, pcie);
  739. if (err < 0) {
  740. dev_err(dev, "failed to request IRQ: %d\n", err);
  741. goto err;
  742. }
  743. err = devm_request_irq(dev, msi->irq2, rcar_pcie_msi_irq,
  744. IRQF_SHARED | IRQF_NO_THREAD,
  745. rcar_msi_irq_chip.name, pcie);
  746. if (err < 0) {
  747. dev_err(dev, "failed to request IRQ: %d\n", err);
  748. goto err;
  749. }
  750. /* setup MSI data target */
  751. msi->pages = __get_free_pages(GFP_KERNEL, 0);
  752. if (!msi->pages) {
  753. err = -ENOMEM;
  754. goto err;
  755. }
  756. base = virt_to_phys((void *)msi->pages);
  757. rcar_pci_write_reg(pcie, lower_32_bits(base) | MSIFE, PCIEMSIALR);
  758. rcar_pci_write_reg(pcie, upper_32_bits(base), PCIEMSIAUR);
  759. /* enable all MSI interrupts */
  760. rcar_pci_write_reg(pcie, 0xffffffff, PCIEMSIIER);
  761. return 0;
  762. err:
  763. rcar_pcie_unmap_msi(pcie);
  764. return err;
  765. }
  766. static void rcar_pcie_teardown_msi(struct rcar_pcie *pcie)
  767. {
  768. struct rcar_msi *msi = &pcie->msi;
  769. /* Disable all MSI interrupts */
  770. rcar_pci_write_reg(pcie, 0, PCIEMSIIER);
  771. /* Disable address decoding of the MSI interrupt, MSIFE */
  772. rcar_pci_write_reg(pcie, 0, PCIEMSIALR);
  773. free_pages(msi->pages, 0);
  774. rcar_pcie_unmap_msi(pcie);
  775. }
  776. static int rcar_pcie_get_resources(struct rcar_pcie *pcie)
  777. {
  778. struct device *dev = pcie->dev;
  779. struct resource res;
  780. int err, i;
  781. pcie->phy = devm_phy_optional_get(dev, "pcie");
  782. if (IS_ERR(pcie->phy))
  783. return PTR_ERR(pcie->phy);
  784. err = of_address_to_resource(dev->of_node, 0, &res);
  785. if (err)
  786. return err;
  787. pcie->base = devm_ioremap_resource(dev, &res);
  788. if (IS_ERR(pcie->base))
  789. return PTR_ERR(pcie->base);
  790. pcie->bus_clk = devm_clk_get(dev, "pcie_bus");
  791. if (IS_ERR(pcie->bus_clk)) {
  792. dev_err(dev, "cannot get pcie bus clock\n");
  793. return PTR_ERR(pcie->bus_clk);
  794. }
  795. i = irq_of_parse_and_map(dev->of_node, 0);
  796. if (!i) {
  797. dev_err(dev, "cannot get platform resources for msi interrupt\n");
  798. err = -ENOENT;
  799. goto err_irq1;
  800. }
  801. pcie->msi.irq1 = i;
  802. i = irq_of_parse_and_map(dev->of_node, 1);
  803. if (!i) {
  804. dev_err(dev, "cannot get platform resources for msi interrupt\n");
  805. err = -ENOENT;
  806. goto err_irq2;
  807. }
  808. pcie->msi.irq2 = i;
  809. return 0;
  810. err_irq2:
  811. irq_dispose_mapping(pcie->msi.irq1);
  812. err_irq1:
  813. return err;
  814. }
  815. static int rcar_pcie_inbound_ranges(struct rcar_pcie *pcie,
  816. struct of_pci_range *range,
  817. int *index)
  818. {
  819. u64 restype = range->flags;
  820. u64 cpu_addr = range->cpu_addr;
  821. u64 cpu_end = range->cpu_addr + range->size;
  822. u64 pci_addr = range->pci_addr;
  823. u32 flags = LAM_64BIT | LAR_ENABLE;
  824. u64 mask;
  825. u64 size;
  826. int idx = *index;
  827. if (restype & IORESOURCE_PREFETCH)
  828. flags |= LAM_PREFETCH;
  829. /*
  830. * If the size of the range is larger than the alignment of the start
  831. * address, we have to use multiple entries to perform the mapping.
  832. */
  833. if (cpu_addr > 0) {
  834. unsigned long nr_zeros = __ffs64(cpu_addr);
  835. u64 alignment = 1ULL << nr_zeros;
  836. size = min(range->size, alignment);
  837. } else {
  838. size = range->size;
  839. }
  840. /* Hardware supports max 4GiB inbound region */
  841. size = min(size, 1ULL << 32);
  842. mask = roundup_pow_of_two(size) - 1;
  843. mask &= ~0xf;
  844. while (cpu_addr < cpu_end) {
  845. /*
  846. * Set up 64-bit inbound regions as the range parser doesn't
  847. * distinguish between 32 and 64-bit types.
  848. */
  849. rcar_pci_write_reg(pcie, lower_32_bits(pci_addr),
  850. PCIEPRAR(idx));
  851. rcar_pci_write_reg(pcie, lower_32_bits(cpu_addr), PCIELAR(idx));
  852. rcar_pci_write_reg(pcie, lower_32_bits(mask) | flags,
  853. PCIELAMR(idx));
  854. rcar_pci_write_reg(pcie, upper_32_bits(pci_addr),
  855. PCIEPRAR(idx + 1));
  856. rcar_pci_write_reg(pcie, upper_32_bits(cpu_addr),
  857. PCIELAR(idx + 1));
  858. rcar_pci_write_reg(pcie, 0, PCIELAMR(idx + 1));
  859. pci_addr += size;
  860. cpu_addr += size;
  861. idx += 2;
  862. if (idx > MAX_NR_INBOUND_MAPS) {
  863. dev_err(pcie->dev, "Failed to map inbound regions!\n");
  864. return -EINVAL;
  865. }
  866. }
  867. *index = idx;
  868. return 0;
  869. }
  870. static int rcar_pcie_parse_map_dma_ranges(struct rcar_pcie *pcie,
  871. struct device_node *np)
  872. {
  873. struct of_pci_range range;
  874. struct of_pci_range_parser parser;
  875. int index = 0;
  876. int err;
  877. if (of_pci_dma_range_parser_init(&parser, np))
  878. return -EINVAL;
  879. /* Get the dma-ranges from DT */
  880. for_each_of_pci_range(&parser, &range) {
  881. u64 end = range.cpu_addr + range.size - 1;
  882. dev_dbg(pcie->dev, "0x%08x 0x%016llx..0x%016llx -> 0x%016llx\n",
  883. range.flags, range.cpu_addr, end, range.pci_addr);
  884. err = rcar_pcie_inbound_ranges(pcie, &range, &index);
  885. if (err)
  886. return err;
  887. }
  888. return 0;
  889. }
  890. static const struct of_device_id rcar_pcie_of_match[] = {
  891. { .compatible = "renesas,pcie-r8a7779",
  892. .data = rcar_pcie_phy_init_h1 },
  893. { .compatible = "renesas,pcie-r8a7790",
  894. .data = rcar_pcie_phy_init_gen2 },
  895. { .compatible = "renesas,pcie-r8a7791",
  896. .data = rcar_pcie_phy_init_gen2 },
  897. { .compatible = "renesas,pcie-rcar-gen2",
  898. .data = rcar_pcie_phy_init_gen2 },
  899. { .compatible = "renesas,pcie-r8a7795",
  900. .data = rcar_pcie_phy_init_gen3 },
  901. { .compatible = "renesas,pcie-rcar-gen3",
  902. .data = rcar_pcie_phy_init_gen3 },
  903. {},
  904. };
  905. static int rcar_pcie_probe(struct platform_device *pdev)
  906. {
  907. struct device *dev = &pdev->dev;
  908. struct rcar_pcie *pcie;
  909. unsigned int data;
  910. int err;
  911. int (*phy_init_fn)(struct rcar_pcie *);
  912. struct pci_host_bridge *bridge;
  913. bridge = pci_alloc_host_bridge(sizeof(*pcie));
  914. if (!bridge)
  915. return -ENOMEM;
  916. pcie = pci_host_bridge_priv(bridge);
  917. pcie->dev = dev;
  918. platform_set_drvdata(pdev, pcie);
  919. err = pci_parse_request_of_pci_ranges(dev, &pcie->resources, NULL);
  920. if (err)
  921. goto err_free_bridge;
  922. pm_runtime_enable(pcie->dev);
  923. err = pm_runtime_get_sync(pcie->dev);
  924. if (err < 0) {
  925. dev_err(pcie->dev, "pm_runtime_get_sync failed\n");
  926. goto err_pm_disable;
  927. }
  928. err = rcar_pcie_get_resources(pcie);
  929. if (err < 0) {
  930. dev_err(dev, "failed to request resources: %d\n", err);
  931. goto err_pm_put;
  932. }
  933. err = clk_prepare_enable(pcie->bus_clk);
  934. if (err) {
  935. dev_err(dev, "failed to enable bus clock: %d\n", err);
  936. goto err_unmap_msi_irqs;
  937. }
  938. err = rcar_pcie_parse_map_dma_ranges(pcie, dev->of_node);
  939. if (err)
  940. goto err_clk_disable;
  941. phy_init_fn = of_device_get_match_data(dev);
  942. err = phy_init_fn(pcie);
  943. if (err) {
  944. dev_err(dev, "failed to init PCIe PHY\n");
  945. goto err_clk_disable;
  946. }
  947. /* Failure to get a link might just be that no cards are inserted */
  948. if (rcar_pcie_hw_init(pcie)) {
  949. dev_info(dev, "PCIe link down\n");
  950. err = -ENODEV;
  951. goto err_phy_shutdown;
  952. }
  953. data = rcar_pci_read_reg(pcie, MACSR);
  954. dev_info(dev, "PCIe x%d: link up\n", (data >> 20) & 0x3f);
  955. if (IS_ENABLED(CONFIG_PCI_MSI)) {
  956. err = rcar_pcie_enable_msi(pcie);
  957. if (err < 0) {
  958. dev_err(dev,
  959. "failed to enable MSI support: %d\n",
  960. err);
  961. goto err_phy_shutdown;
  962. }
  963. }
  964. err = rcar_pcie_enable(pcie);
  965. if (err)
  966. goto err_msi_teardown;
  967. return 0;
  968. err_msi_teardown:
  969. if (IS_ENABLED(CONFIG_PCI_MSI))
  970. rcar_pcie_teardown_msi(pcie);
  971. err_phy_shutdown:
  972. if (pcie->phy) {
  973. phy_power_off(pcie->phy);
  974. phy_exit(pcie->phy);
  975. }
  976. err_clk_disable:
  977. clk_disable_unprepare(pcie->bus_clk);
  978. err_unmap_msi_irqs:
  979. irq_dispose_mapping(pcie->msi.irq2);
  980. irq_dispose_mapping(pcie->msi.irq1);
  981. err_pm_put:
  982. pm_runtime_put(dev);
  983. err_pm_disable:
  984. pm_runtime_disable(dev);
  985. pci_free_resource_list(&pcie->resources);
  986. err_free_bridge:
  987. pci_free_host_bridge(bridge);
  988. return err;
  989. }
  990. static int rcar_pcie_resume_noirq(struct device *dev)
  991. {
  992. struct rcar_pcie *pcie = dev_get_drvdata(dev);
  993. if (rcar_pci_read_reg(pcie, PMSR) &&
  994. !(rcar_pci_read_reg(pcie, PCIETCTLR) & DL_DOWN))
  995. return 0;
  996. /* Re-establish the PCIe link */
  997. rcar_pci_write_reg(pcie, MACCTLR_INIT_VAL, MACCTLR);
  998. rcar_pci_write_reg(pcie, CFINIT, PCIETCTLR);
  999. return rcar_pcie_wait_for_dl(pcie);
  1000. }
  1001. static const struct dev_pm_ops rcar_pcie_pm_ops = {
  1002. .resume_noirq = rcar_pcie_resume_noirq,
  1003. };
  1004. static struct platform_driver rcar_pcie_driver = {
  1005. .driver = {
  1006. .name = "rcar-pcie",
  1007. .of_match_table = rcar_pcie_of_match,
  1008. .pm = &rcar_pcie_pm_ops,
  1009. .suppress_bind_attrs = true,
  1010. },
  1011. .probe = rcar_pcie_probe,
  1012. };
  1013. builtin_platform_driver(rcar_pcie_driver);