pcie-rockchip.c 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Rockchip AXI PCIe host controller driver
  4. *
  5. * Copyright (c) 2016 Rockchip, Inc.
  6. *
  7. * Author: Shawn Lin <shawn.lin@rock-chips.com>
  8. * Wenrui Li <wenrui.li@rock-chips.com>
  9. *
  10. * Bits taken from Synopsys DesignWare Host controller driver and
  11. * ARM PCI Host generic driver.
  12. */
  13. #include <linux/clk.h>
  14. #include <linux/delay.h>
  15. #include <linux/gpio/consumer.h>
  16. #include <linux/of_pci.h>
  17. #include <linux/phy/phy.h>
  18. #include <linux/platform_device.h>
  19. #include <linux/reset.h>
  20. #include "../pci.h"
  21. #include "pcie-rockchip.h"
  22. int rockchip_pcie_parse_dt(struct rockchip_pcie *rockchip)
  23. {
  24. struct device *dev = rockchip->dev;
  25. struct platform_device *pdev = to_platform_device(dev);
  26. struct device_node *node = dev->of_node;
  27. struct resource *regs;
  28. int err;
  29. if (rockchip->is_rc) {
  30. regs = platform_get_resource_byname(pdev,
  31. IORESOURCE_MEM,
  32. "axi-base");
  33. rockchip->reg_base = devm_pci_remap_cfg_resource(dev, regs);
  34. if (IS_ERR(rockchip->reg_base))
  35. return PTR_ERR(rockchip->reg_base);
  36. } else {
  37. rockchip->mem_res =
  38. platform_get_resource_byname(pdev, IORESOURCE_MEM,
  39. "mem-base");
  40. if (!rockchip->mem_res)
  41. return -EINVAL;
  42. }
  43. regs = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  44. "apb-base");
  45. rockchip->apb_base = devm_ioremap_resource(dev, regs);
  46. if (IS_ERR(rockchip->apb_base))
  47. return PTR_ERR(rockchip->apb_base);
  48. err = rockchip_pcie_get_phys(rockchip);
  49. if (err)
  50. return err;
  51. rockchip->lanes = 1;
  52. err = of_property_read_u32(node, "num-lanes", &rockchip->lanes);
  53. if (!err && (rockchip->lanes == 0 ||
  54. rockchip->lanes == 3 ||
  55. rockchip->lanes > 4)) {
  56. dev_warn(dev, "invalid num-lanes, default to use one lane\n");
  57. rockchip->lanes = 1;
  58. }
  59. rockchip->link_gen = of_pci_get_max_link_speed(node);
  60. if (rockchip->link_gen < 0 || rockchip->link_gen > 2)
  61. rockchip->link_gen = 2;
  62. rockchip->core_rst = devm_reset_control_get_exclusive(dev, "core");
  63. if (IS_ERR(rockchip->core_rst)) {
  64. if (PTR_ERR(rockchip->core_rst) != -EPROBE_DEFER)
  65. dev_err(dev, "missing core reset property in node\n");
  66. return PTR_ERR(rockchip->core_rst);
  67. }
  68. rockchip->mgmt_rst = devm_reset_control_get_exclusive(dev, "mgmt");
  69. if (IS_ERR(rockchip->mgmt_rst)) {
  70. if (PTR_ERR(rockchip->mgmt_rst) != -EPROBE_DEFER)
  71. dev_err(dev, "missing mgmt reset property in node\n");
  72. return PTR_ERR(rockchip->mgmt_rst);
  73. }
  74. rockchip->mgmt_sticky_rst = devm_reset_control_get_exclusive(dev,
  75. "mgmt-sticky");
  76. if (IS_ERR(rockchip->mgmt_sticky_rst)) {
  77. if (PTR_ERR(rockchip->mgmt_sticky_rst) != -EPROBE_DEFER)
  78. dev_err(dev, "missing mgmt-sticky reset property in node\n");
  79. return PTR_ERR(rockchip->mgmt_sticky_rst);
  80. }
  81. rockchip->pipe_rst = devm_reset_control_get_exclusive(dev, "pipe");
  82. if (IS_ERR(rockchip->pipe_rst)) {
  83. if (PTR_ERR(rockchip->pipe_rst) != -EPROBE_DEFER)
  84. dev_err(dev, "missing pipe reset property in node\n");
  85. return PTR_ERR(rockchip->pipe_rst);
  86. }
  87. rockchip->pm_rst = devm_reset_control_get_exclusive(dev, "pm");
  88. if (IS_ERR(rockchip->pm_rst)) {
  89. if (PTR_ERR(rockchip->pm_rst) != -EPROBE_DEFER)
  90. dev_err(dev, "missing pm reset property in node\n");
  91. return PTR_ERR(rockchip->pm_rst);
  92. }
  93. rockchip->pclk_rst = devm_reset_control_get_exclusive(dev, "pclk");
  94. if (IS_ERR(rockchip->pclk_rst)) {
  95. if (PTR_ERR(rockchip->pclk_rst) != -EPROBE_DEFER)
  96. dev_err(dev, "missing pclk reset property in node\n");
  97. return PTR_ERR(rockchip->pclk_rst);
  98. }
  99. rockchip->aclk_rst = devm_reset_control_get_exclusive(dev, "aclk");
  100. if (IS_ERR(rockchip->aclk_rst)) {
  101. if (PTR_ERR(rockchip->aclk_rst) != -EPROBE_DEFER)
  102. dev_err(dev, "missing aclk reset property in node\n");
  103. return PTR_ERR(rockchip->aclk_rst);
  104. }
  105. if (rockchip->is_rc) {
  106. rockchip->ep_gpio = devm_gpiod_get(dev, "ep", GPIOD_OUT_HIGH);
  107. if (IS_ERR(rockchip->ep_gpio)) {
  108. dev_err(dev, "missing ep-gpios property in node\n");
  109. return PTR_ERR(rockchip->ep_gpio);
  110. }
  111. }
  112. rockchip->aclk_pcie = devm_clk_get(dev, "aclk");
  113. if (IS_ERR(rockchip->aclk_pcie)) {
  114. dev_err(dev, "aclk clock not found\n");
  115. return PTR_ERR(rockchip->aclk_pcie);
  116. }
  117. rockchip->aclk_perf_pcie = devm_clk_get(dev, "aclk-perf");
  118. if (IS_ERR(rockchip->aclk_perf_pcie)) {
  119. dev_err(dev, "aclk_perf clock not found\n");
  120. return PTR_ERR(rockchip->aclk_perf_pcie);
  121. }
  122. rockchip->hclk_pcie = devm_clk_get(dev, "hclk");
  123. if (IS_ERR(rockchip->hclk_pcie)) {
  124. dev_err(dev, "hclk clock not found\n");
  125. return PTR_ERR(rockchip->hclk_pcie);
  126. }
  127. rockchip->clk_pcie_pm = devm_clk_get(dev, "pm");
  128. if (IS_ERR(rockchip->clk_pcie_pm)) {
  129. dev_err(dev, "pm clock not found\n");
  130. return PTR_ERR(rockchip->clk_pcie_pm);
  131. }
  132. return 0;
  133. }
  134. EXPORT_SYMBOL_GPL(rockchip_pcie_parse_dt);
  135. int rockchip_pcie_init_port(struct rockchip_pcie *rockchip)
  136. {
  137. struct device *dev = rockchip->dev;
  138. int err, i;
  139. u32 regs;
  140. err = reset_control_assert(rockchip->aclk_rst);
  141. if (err) {
  142. dev_err(dev, "assert aclk_rst err %d\n", err);
  143. return err;
  144. }
  145. err = reset_control_assert(rockchip->pclk_rst);
  146. if (err) {
  147. dev_err(dev, "assert pclk_rst err %d\n", err);
  148. return err;
  149. }
  150. err = reset_control_assert(rockchip->pm_rst);
  151. if (err) {
  152. dev_err(dev, "assert pm_rst err %d\n", err);
  153. return err;
  154. }
  155. for (i = 0; i < MAX_LANE_NUM; i++) {
  156. err = phy_init(rockchip->phys[i]);
  157. if (err) {
  158. dev_err(dev, "init phy%d err %d\n", i, err);
  159. goto err_exit_phy;
  160. }
  161. }
  162. err = reset_control_assert(rockchip->core_rst);
  163. if (err) {
  164. dev_err(dev, "assert core_rst err %d\n", err);
  165. goto err_exit_phy;
  166. }
  167. err = reset_control_assert(rockchip->mgmt_rst);
  168. if (err) {
  169. dev_err(dev, "assert mgmt_rst err %d\n", err);
  170. goto err_exit_phy;
  171. }
  172. err = reset_control_assert(rockchip->mgmt_sticky_rst);
  173. if (err) {
  174. dev_err(dev, "assert mgmt_sticky_rst err %d\n", err);
  175. goto err_exit_phy;
  176. }
  177. err = reset_control_assert(rockchip->pipe_rst);
  178. if (err) {
  179. dev_err(dev, "assert pipe_rst err %d\n", err);
  180. goto err_exit_phy;
  181. }
  182. udelay(10);
  183. err = reset_control_deassert(rockchip->pm_rst);
  184. if (err) {
  185. dev_err(dev, "deassert pm_rst err %d\n", err);
  186. goto err_exit_phy;
  187. }
  188. err = reset_control_deassert(rockchip->aclk_rst);
  189. if (err) {
  190. dev_err(dev, "deassert aclk_rst err %d\n", err);
  191. goto err_exit_phy;
  192. }
  193. err = reset_control_deassert(rockchip->pclk_rst);
  194. if (err) {
  195. dev_err(dev, "deassert pclk_rst err %d\n", err);
  196. goto err_exit_phy;
  197. }
  198. if (rockchip->link_gen == 2)
  199. rockchip_pcie_write(rockchip, PCIE_CLIENT_GEN_SEL_2,
  200. PCIE_CLIENT_CONFIG);
  201. else
  202. rockchip_pcie_write(rockchip, PCIE_CLIENT_GEN_SEL_1,
  203. PCIE_CLIENT_CONFIG);
  204. regs = PCIE_CLIENT_LINK_TRAIN_ENABLE | PCIE_CLIENT_ARI_ENABLE |
  205. PCIE_CLIENT_CONF_LANE_NUM(rockchip->lanes);
  206. if (rockchip->is_rc)
  207. regs |= PCIE_CLIENT_CONF_ENABLE | PCIE_CLIENT_MODE_RC;
  208. else
  209. regs |= PCIE_CLIENT_CONF_DISABLE | PCIE_CLIENT_MODE_EP;
  210. rockchip_pcie_write(rockchip, regs, PCIE_CLIENT_CONFIG);
  211. for (i = 0; i < MAX_LANE_NUM; i++) {
  212. err = phy_power_on(rockchip->phys[i]);
  213. if (err) {
  214. dev_err(dev, "power on phy%d err %d\n", i, err);
  215. goto err_power_off_phy;
  216. }
  217. }
  218. /*
  219. * Please don't reorder the deassert sequence of the following
  220. * four reset pins.
  221. */
  222. err = reset_control_deassert(rockchip->mgmt_sticky_rst);
  223. if (err) {
  224. dev_err(dev, "deassert mgmt_sticky_rst err %d\n", err);
  225. goto err_power_off_phy;
  226. }
  227. err = reset_control_deassert(rockchip->core_rst);
  228. if (err) {
  229. dev_err(dev, "deassert core_rst err %d\n", err);
  230. goto err_power_off_phy;
  231. }
  232. err = reset_control_deassert(rockchip->mgmt_rst);
  233. if (err) {
  234. dev_err(dev, "deassert mgmt_rst err %d\n", err);
  235. goto err_power_off_phy;
  236. }
  237. err = reset_control_deassert(rockchip->pipe_rst);
  238. if (err) {
  239. dev_err(dev, "deassert pipe_rst err %d\n", err);
  240. goto err_power_off_phy;
  241. }
  242. return 0;
  243. err_power_off_phy:
  244. while (i--)
  245. phy_power_off(rockchip->phys[i]);
  246. i = MAX_LANE_NUM;
  247. err_exit_phy:
  248. while (i--)
  249. phy_exit(rockchip->phys[i]);
  250. return err;
  251. }
  252. EXPORT_SYMBOL_GPL(rockchip_pcie_init_port);
  253. int rockchip_pcie_get_phys(struct rockchip_pcie *rockchip)
  254. {
  255. struct device *dev = rockchip->dev;
  256. struct phy *phy;
  257. char *name;
  258. u32 i;
  259. phy = devm_phy_get(dev, "pcie-phy");
  260. if (!IS_ERR(phy)) {
  261. rockchip->legacy_phy = true;
  262. rockchip->phys[0] = phy;
  263. dev_warn(dev, "legacy phy model is deprecated!\n");
  264. return 0;
  265. }
  266. if (PTR_ERR(phy) == -EPROBE_DEFER)
  267. return PTR_ERR(phy);
  268. dev_dbg(dev, "missing legacy phy; search for per-lane PHY\n");
  269. for (i = 0; i < MAX_LANE_NUM; i++) {
  270. name = kasprintf(GFP_KERNEL, "pcie-phy-%u", i);
  271. if (!name)
  272. return -ENOMEM;
  273. phy = devm_of_phy_get(dev, dev->of_node, name);
  274. kfree(name);
  275. if (IS_ERR(phy)) {
  276. if (PTR_ERR(phy) != -EPROBE_DEFER)
  277. dev_err(dev, "missing phy for lane %d: %ld\n",
  278. i, PTR_ERR(phy));
  279. return PTR_ERR(phy);
  280. }
  281. rockchip->phys[i] = phy;
  282. }
  283. return 0;
  284. }
  285. EXPORT_SYMBOL_GPL(rockchip_pcie_get_phys);
  286. void rockchip_pcie_deinit_phys(struct rockchip_pcie *rockchip)
  287. {
  288. int i;
  289. for (i = 0; i < MAX_LANE_NUM; i++) {
  290. /* inactive lanes are already powered off */
  291. if (rockchip->lanes_map & BIT(i))
  292. phy_power_off(rockchip->phys[i]);
  293. phy_exit(rockchip->phys[i]);
  294. }
  295. }
  296. EXPORT_SYMBOL_GPL(rockchip_pcie_deinit_phys);
  297. int rockchip_pcie_enable_clocks(struct rockchip_pcie *rockchip)
  298. {
  299. struct device *dev = rockchip->dev;
  300. int err;
  301. err = clk_prepare_enable(rockchip->aclk_pcie);
  302. if (err) {
  303. dev_err(dev, "unable to enable aclk_pcie clock\n");
  304. return err;
  305. }
  306. err = clk_prepare_enable(rockchip->aclk_perf_pcie);
  307. if (err) {
  308. dev_err(dev, "unable to enable aclk_perf_pcie clock\n");
  309. goto err_aclk_perf_pcie;
  310. }
  311. err = clk_prepare_enable(rockchip->hclk_pcie);
  312. if (err) {
  313. dev_err(dev, "unable to enable hclk_pcie clock\n");
  314. goto err_hclk_pcie;
  315. }
  316. err = clk_prepare_enable(rockchip->clk_pcie_pm);
  317. if (err) {
  318. dev_err(dev, "unable to enable clk_pcie_pm clock\n");
  319. goto err_clk_pcie_pm;
  320. }
  321. return 0;
  322. err_clk_pcie_pm:
  323. clk_disable_unprepare(rockchip->hclk_pcie);
  324. err_hclk_pcie:
  325. clk_disable_unprepare(rockchip->aclk_perf_pcie);
  326. err_aclk_perf_pcie:
  327. clk_disable_unprepare(rockchip->aclk_pcie);
  328. return err;
  329. }
  330. EXPORT_SYMBOL_GPL(rockchip_pcie_enable_clocks);
  331. void rockchip_pcie_disable_clocks(void *data)
  332. {
  333. struct rockchip_pcie *rockchip = data;
  334. clk_disable_unprepare(rockchip->clk_pcie_pm);
  335. clk_disable_unprepare(rockchip->hclk_pcie);
  336. clk_disable_unprepare(rockchip->aclk_perf_pcie);
  337. clk_disable_unprepare(rockchip->aclk_pcie);
  338. }
  339. EXPORT_SYMBOL_GPL(rockchip_pcie_disable_clocks);
  340. void rockchip_pcie_cfg_configuration_accesses(
  341. struct rockchip_pcie *rockchip, u32 type)
  342. {
  343. u32 ob_desc_0;
  344. /* Configuration Accesses for region 0 */
  345. rockchip_pcie_write(rockchip, 0x0, PCIE_RC_BAR_CONF);
  346. rockchip_pcie_write(rockchip,
  347. (RC_REGION_0_ADDR_TRANS_L + RC_REGION_0_PASS_BITS),
  348. PCIE_CORE_OB_REGION_ADDR0);
  349. rockchip_pcie_write(rockchip, RC_REGION_0_ADDR_TRANS_H,
  350. PCIE_CORE_OB_REGION_ADDR1);
  351. ob_desc_0 = rockchip_pcie_read(rockchip, PCIE_CORE_OB_REGION_DESC0);
  352. ob_desc_0 &= ~(RC_REGION_0_TYPE_MASK);
  353. ob_desc_0 |= (type | (0x1 << 23));
  354. rockchip_pcie_write(rockchip, ob_desc_0, PCIE_CORE_OB_REGION_DESC0);
  355. rockchip_pcie_write(rockchip, 0x0, PCIE_CORE_OB_REGION_DESC1);
  356. }
  357. EXPORT_SYMBOL_GPL(rockchip_pcie_cfg_configuration_accesses);