pcie-xilinx.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * PCIe host controller driver for Xilinx AXI PCIe Bridge
  4. *
  5. * Copyright (c) 2012 - 2014 Xilinx, Inc.
  6. *
  7. * Based on the Tegra PCIe driver
  8. *
  9. * Bits taken from Synopsys DesignWare Host controller driver and
  10. * ARM PCI Host generic driver.
  11. */
  12. #include <linux/interrupt.h>
  13. #include <linux/irq.h>
  14. #include <linux/irqdomain.h>
  15. #include <linux/kernel.h>
  16. #include <linux/init.h>
  17. #include <linux/msi.h>
  18. #include <linux/of_address.h>
  19. #include <linux/of_pci.h>
  20. #include <linux/of_platform.h>
  21. #include <linux/of_irq.h>
  22. #include <linux/pci.h>
  23. #include <linux/platform_device.h>
  24. #include "../pci.h"
  25. /* Register definitions */
  26. #define XILINX_PCIE_REG_BIR 0x00000130
  27. #define XILINX_PCIE_REG_IDR 0x00000138
  28. #define XILINX_PCIE_REG_IMR 0x0000013c
  29. #define XILINX_PCIE_REG_PSCR 0x00000144
  30. #define XILINX_PCIE_REG_RPSC 0x00000148
  31. #define XILINX_PCIE_REG_MSIBASE1 0x0000014c
  32. #define XILINX_PCIE_REG_MSIBASE2 0x00000150
  33. #define XILINX_PCIE_REG_RPEFR 0x00000154
  34. #define XILINX_PCIE_REG_RPIFR1 0x00000158
  35. #define XILINX_PCIE_REG_RPIFR2 0x0000015c
  36. /* Interrupt registers definitions */
  37. #define XILINX_PCIE_INTR_LINK_DOWN BIT(0)
  38. #define XILINX_PCIE_INTR_ECRC_ERR BIT(1)
  39. #define XILINX_PCIE_INTR_STR_ERR BIT(2)
  40. #define XILINX_PCIE_INTR_HOT_RESET BIT(3)
  41. #define XILINX_PCIE_INTR_CFG_TIMEOUT BIT(8)
  42. #define XILINX_PCIE_INTR_CORRECTABLE BIT(9)
  43. #define XILINX_PCIE_INTR_NONFATAL BIT(10)
  44. #define XILINX_PCIE_INTR_FATAL BIT(11)
  45. #define XILINX_PCIE_INTR_INTX BIT(16)
  46. #define XILINX_PCIE_INTR_MSI BIT(17)
  47. #define XILINX_PCIE_INTR_SLV_UNSUPP BIT(20)
  48. #define XILINX_PCIE_INTR_SLV_UNEXP BIT(21)
  49. #define XILINX_PCIE_INTR_SLV_COMPL BIT(22)
  50. #define XILINX_PCIE_INTR_SLV_ERRP BIT(23)
  51. #define XILINX_PCIE_INTR_SLV_CMPABT BIT(24)
  52. #define XILINX_PCIE_INTR_SLV_ILLBUR BIT(25)
  53. #define XILINX_PCIE_INTR_MST_DECERR BIT(26)
  54. #define XILINX_PCIE_INTR_MST_SLVERR BIT(27)
  55. #define XILINX_PCIE_INTR_MST_ERRP BIT(28)
  56. #define XILINX_PCIE_IMR_ALL_MASK 0x1FF30FED
  57. #define XILINX_PCIE_IMR_ENABLE_MASK 0x1FF30F0D
  58. #define XILINX_PCIE_IDR_ALL_MASK 0xFFFFFFFF
  59. /* Root Port Error FIFO Read Register definitions */
  60. #define XILINX_PCIE_RPEFR_ERR_VALID BIT(18)
  61. #define XILINX_PCIE_RPEFR_REQ_ID GENMASK(15, 0)
  62. #define XILINX_PCIE_RPEFR_ALL_MASK 0xFFFFFFFF
  63. /* Root Port Interrupt FIFO Read Register 1 definitions */
  64. #define XILINX_PCIE_RPIFR1_INTR_VALID BIT(31)
  65. #define XILINX_PCIE_RPIFR1_MSI_INTR BIT(30)
  66. #define XILINX_PCIE_RPIFR1_INTR_MASK GENMASK(28, 27)
  67. #define XILINX_PCIE_RPIFR1_ALL_MASK 0xFFFFFFFF
  68. #define XILINX_PCIE_RPIFR1_INTR_SHIFT 27
  69. /* Bridge Info Register definitions */
  70. #define XILINX_PCIE_BIR_ECAM_SZ_MASK GENMASK(18, 16)
  71. #define XILINX_PCIE_BIR_ECAM_SZ_SHIFT 16
  72. /* Root Port Interrupt FIFO Read Register 2 definitions */
  73. #define XILINX_PCIE_RPIFR2_MSG_DATA GENMASK(15, 0)
  74. /* Root Port Status/control Register definitions */
  75. #define XILINX_PCIE_REG_RPSC_BEN BIT(0)
  76. /* Phy Status/Control Register definitions */
  77. #define XILINX_PCIE_REG_PSCR_LNKUP BIT(11)
  78. /* ECAM definitions */
  79. #define ECAM_BUS_NUM_SHIFT 20
  80. #define ECAM_DEV_NUM_SHIFT 12
  81. /* Number of MSI IRQs */
  82. #define XILINX_NUM_MSI_IRQS 128
  83. /**
  84. * struct xilinx_pcie_port - PCIe port information
  85. * @reg_base: IO Mapped Register Base
  86. * @irq: Interrupt number
  87. * @msi_pages: MSI pages
  88. * @root_busno: Root Bus number
  89. * @dev: Device pointer
  90. * @msi_domain: MSI IRQ domain pointer
  91. * @leg_domain: Legacy IRQ domain pointer
  92. * @resources: Bus Resources
  93. */
  94. struct xilinx_pcie_port {
  95. void __iomem *reg_base;
  96. u32 irq;
  97. unsigned long msi_pages;
  98. u8 root_busno;
  99. struct device *dev;
  100. struct irq_domain *msi_domain;
  101. struct irq_domain *leg_domain;
  102. struct list_head resources;
  103. };
  104. static DECLARE_BITMAP(msi_irq_in_use, XILINX_NUM_MSI_IRQS);
  105. static inline u32 pcie_read(struct xilinx_pcie_port *port, u32 reg)
  106. {
  107. return readl(port->reg_base + reg);
  108. }
  109. static inline void pcie_write(struct xilinx_pcie_port *port, u32 val, u32 reg)
  110. {
  111. writel(val, port->reg_base + reg);
  112. }
  113. static inline bool xilinx_pcie_link_up(struct xilinx_pcie_port *port)
  114. {
  115. return (pcie_read(port, XILINX_PCIE_REG_PSCR) &
  116. XILINX_PCIE_REG_PSCR_LNKUP) ? 1 : 0;
  117. }
  118. /**
  119. * xilinx_pcie_clear_err_interrupts - Clear Error Interrupts
  120. * @port: PCIe port information
  121. */
  122. static void xilinx_pcie_clear_err_interrupts(struct xilinx_pcie_port *port)
  123. {
  124. struct device *dev = port->dev;
  125. unsigned long val = pcie_read(port, XILINX_PCIE_REG_RPEFR);
  126. if (val & XILINX_PCIE_RPEFR_ERR_VALID) {
  127. dev_dbg(dev, "Requester ID %lu\n",
  128. val & XILINX_PCIE_RPEFR_REQ_ID);
  129. pcie_write(port, XILINX_PCIE_RPEFR_ALL_MASK,
  130. XILINX_PCIE_REG_RPEFR);
  131. }
  132. }
  133. /**
  134. * xilinx_pcie_valid_device - Check if a valid device is present on bus
  135. * @bus: PCI Bus structure
  136. * @devfn: device/function
  137. *
  138. * Return: 'true' on success and 'false' if invalid device is found
  139. */
  140. static bool xilinx_pcie_valid_device(struct pci_bus *bus, unsigned int devfn)
  141. {
  142. struct xilinx_pcie_port *port = bus->sysdata;
  143. /* Check if link is up when trying to access downstream ports */
  144. if (bus->number != port->root_busno)
  145. if (!xilinx_pcie_link_up(port))
  146. return false;
  147. /* Only one device down on each root port */
  148. if (bus->number == port->root_busno && devfn > 0)
  149. return false;
  150. return true;
  151. }
  152. /**
  153. * xilinx_pcie_map_bus - Get configuration base
  154. * @bus: PCI Bus structure
  155. * @devfn: Device/function
  156. * @where: Offset from base
  157. *
  158. * Return: Base address of the configuration space needed to be
  159. * accessed.
  160. */
  161. static void __iomem *xilinx_pcie_map_bus(struct pci_bus *bus,
  162. unsigned int devfn, int where)
  163. {
  164. struct xilinx_pcie_port *port = bus->sysdata;
  165. int relbus;
  166. if (!xilinx_pcie_valid_device(bus, devfn))
  167. return NULL;
  168. relbus = (bus->number << ECAM_BUS_NUM_SHIFT) |
  169. (devfn << ECAM_DEV_NUM_SHIFT);
  170. return port->reg_base + relbus + where;
  171. }
  172. /* PCIe operations */
  173. static struct pci_ops xilinx_pcie_ops = {
  174. .map_bus = xilinx_pcie_map_bus,
  175. .read = pci_generic_config_read,
  176. .write = pci_generic_config_write,
  177. };
  178. /* MSI functions */
  179. /**
  180. * xilinx_pcie_destroy_msi - Free MSI number
  181. * @irq: IRQ to be freed
  182. */
  183. static void xilinx_pcie_destroy_msi(unsigned int irq)
  184. {
  185. struct msi_desc *msi;
  186. struct xilinx_pcie_port *port;
  187. struct irq_data *d = irq_get_irq_data(irq);
  188. irq_hw_number_t hwirq = irqd_to_hwirq(d);
  189. if (!test_bit(hwirq, msi_irq_in_use)) {
  190. msi = irq_get_msi_desc(irq);
  191. port = msi_desc_to_pci_sysdata(msi);
  192. dev_err(port->dev, "Trying to free unused MSI#%d\n", irq);
  193. } else {
  194. clear_bit(hwirq, msi_irq_in_use);
  195. }
  196. }
  197. /**
  198. * xilinx_pcie_assign_msi - Allocate MSI number
  199. *
  200. * Return: A valid IRQ on success and error value on failure.
  201. */
  202. static int xilinx_pcie_assign_msi(void)
  203. {
  204. int pos;
  205. pos = find_first_zero_bit(msi_irq_in_use, XILINX_NUM_MSI_IRQS);
  206. if (pos < XILINX_NUM_MSI_IRQS)
  207. set_bit(pos, msi_irq_in_use);
  208. else
  209. return -ENOSPC;
  210. return pos;
  211. }
  212. /**
  213. * xilinx_msi_teardown_irq - Destroy the MSI
  214. * @chip: MSI Chip descriptor
  215. * @irq: MSI IRQ to destroy
  216. */
  217. static void xilinx_msi_teardown_irq(struct msi_controller *chip,
  218. unsigned int irq)
  219. {
  220. xilinx_pcie_destroy_msi(irq);
  221. irq_dispose_mapping(irq);
  222. }
  223. /**
  224. * xilinx_pcie_msi_setup_irq - Setup MSI request
  225. * @chip: MSI chip pointer
  226. * @pdev: PCIe device pointer
  227. * @desc: MSI descriptor pointer
  228. *
  229. * Return: '0' on success and error value on failure
  230. */
  231. static int xilinx_pcie_msi_setup_irq(struct msi_controller *chip,
  232. struct pci_dev *pdev,
  233. struct msi_desc *desc)
  234. {
  235. struct xilinx_pcie_port *port = pdev->bus->sysdata;
  236. unsigned int irq;
  237. int hwirq;
  238. struct msi_msg msg;
  239. phys_addr_t msg_addr;
  240. hwirq = xilinx_pcie_assign_msi();
  241. if (hwirq < 0)
  242. return hwirq;
  243. irq = irq_create_mapping(port->msi_domain, hwirq);
  244. if (!irq)
  245. return -EINVAL;
  246. irq_set_msi_desc(irq, desc);
  247. msg_addr = virt_to_phys((void *)port->msi_pages);
  248. msg.address_hi = 0;
  249. msg.address_lo = msg_addr;
  250. msg.data = irq;
  251. pci_write_msi_msg(irq, &msg);
  252. return 0;
  253. }
  254. /* MSI Chip Descriptor */
  255. static struct msi_controller xilinx_pcie_msi_chip = {
  256. .setup_irq = xilinx_pcie_msi_setup_irq,
  257. .teardown_irq = xilinx_msi_teardown_irq,
  258. };
  259. /* HW Interrupt Chip Descriptor */
  260. static struct irq_chip xilinx_msi_irq_chip = {
  261. .name = "Xilinx PCIe MSI",
  262. .irq_enable = pci_msi_unmask_irq,
  263. .irq_disable = pci_msi_mask_irq,
  264. .irq_mask = pci_msi_mask_irq,
  265. .irq_unmask = pci_msi_unmask_irq,
  266. };
  267. /**
  268. * xilinx_pcie_msi_map - Set the handler for the MSI and mark IRQ as valid
  269. * @domain: IRQ domain
  270. * @irq: Virtual IRQ number
  271. * @hwirq: HW interrupt number
  272. *
  273. * Return: Always returns 0.
  274. */
  275. static int xilinx_pcie_msi_map(struct irq_domain *domain, unsigned int irq,
  276. irq_hw_number_t hwirq)
  277. {
  278. irq_set_chip_and_handler(irq, &xilinx_msi_irq_chip, handle_simple_irq);
  279. irq_set_chip_data(irq, domain->host_data);
  280. return 0;
  281. }
  282. /* IRQ Domain operations */
  283. static const struct irq_domain_ops msi_domain_ops = {
  284. .map = xilinx_pcie_msi_map,
  285. };
  286. /**
  287. * xilinx_pcie_enable_msi - Enable MSI support
  288. * @port: PCIe port information
  289. */
  290. static int xilinx_pcie_enable_msi(struct xilinx_pcie_port *port)
  291. {
  292. phys_addr_t msg_addr;
  293. port->msi_pages = __get_free_pages(GFP_KERNEL, 0);
  294. if (!port->msi_pages)
  295. return -ENOMEM;
  296. msg_addr = virt_to_phys((void *)port->msi_pages);
  297. pcie_write(port, 0x0, XILINX_PCIE_REG_MSIBASE1);
  298. pcie_write(port, msg_addr, XILINX_PCIE_REG_MSIBASE2);
  299. return 0;
  300. }
  301. /* INTx Functions */
  302. /**
  303. * xilinx_pcie_intx_map - Set the handler for the INTx and mark IRQ as valid
  304. * @domain: IRQ domain
  305. * @irq: Virtual IRQ number
  306. * @hwirq: HW interrupt number
  307. *
  308. * Return: Always returns 0.
  309. */
  310. static int xilinx_pcie_intx_map(struct irq_domain *domain, unsigned int irq,
  311. irq_hw_number_t hwirq)
  312. {
  313. irq_set_chip_and_handler(irq, &dummy_irq_chip, handle_simple_irq);
  314. irq_set_chip_data(irq, domain->host_data);
  315. return 0;
  316. }
  317. /* INTx IRQ Domain operations */
  318. static const struct irq_domain_ops intx_domain_ops = {
  319. .map = xilinx_pcie_intx_map,
  320. .xlate = pci_irqd_intx_xlate,
  321. };
  322. /* PCIe HW Functions */
  323. /**
  324. * xilinx_pcie_intr_handler - Interrupt Service Handler
  325. * @irq: IRQ number
  326. * @data: PCIe port information
  327. *
  328. * Return: IRQ_HANDLED on success and IRQ_NONE on failure
  329. */
  330. static irqreturn_t xilinx_pcie_intr_handler(int irq, void *data)
  331. {
  332. struct xilinx_pcie_port *port = (struct xilinx_pcie_port *)data;
  333. struct device *dev = port->dev;
  334. u32 val, mask, status;
  335. /* Read interrupt decode and mask registers */
  336. val = pcie_read(port, XILINX_PCIE_REG_IDR);
  337. mask = pcie_read(port, XILINX_PCIE_REG_IMR);
  338. status = val & mask;
  339. if (!status)
  340. return IRQ_NONE;
  341. if (status & XILINX_PCIE_INTR_LINK_DOWN)
  342. dev_warn(dev, "Link Down\n");
  343. if (status & XILINX_PCIE_INTR_ECRC_ERR)
  344. dev_warn(dev, "ECRC failed\n");
  345. if (status & XILINX_PCIE_INTR_STR_ERR)
  346. dev_warn(dev, "Streaming error\n");
  347. if (status & XILINX_PCIE_INTR_HOT_RESET)
  348. dev_info(dev, "Hot reset\n");
  349. if (status & XILINX_PCIE_INTR_CFG_TIMEOUT)
  350. dev_warn(dev, "ECAM access timeout\n");
  351. if (status & XILINX_PCIE_INTR_CORRECTABLE) {
  352. dev_warn(dev, "Correctable error message\n");
  353. xilinx_pcie_clear_err_interrupts(port);
  354. }
  355. if (status & XILINX_PCIE_INTR_NONFATAL) {
  356. dev_warn(dev, "Non fatal error message\n");
  357. xilinx_pcie_clear_err_interrupts(port);
  358. }
  359. if (status & XILINX_PCIE_INTR_FATAL) {
  360. dev_warn(dev, "Fatal error message\n");
  361. xilinx_pcie_clear_err_interrupts(port);
  362. }
  363. if (status & (XILINX_PCIE_INTR_INTX | XILINX_PCIE_INTR_MSI)) {
  364. val = pcie_read(port, XILINX_PCIE_REG_RPIFR1);
  365. /* Check whether interrupt valid */
  366. if (!(val & XILINX_PCIE_RPIFR1_INTR_VALID)) {
  367. dev_warn(dev, "RP Intr FIFO1 read error\n");
  368. goto error;
  369. }
  370. /* Decode the IRQ number */
  371. if (val & XILINX_PCIE_RPIFR1_MSI_INTR) {
  372. val = pcie_read(port, XILINX_PCIE_REG_RPIFR2) &
  373. XILINX_PCIE_RPIFR2_MSG_DATA;
  374. } else {
  375. val = (val & XILINX_PCIE_RPIFR1_INTR_MASK) >>
  376. XILINX_PCIE_RPIFR1_INTR_SHIFT;
  377. val = irq_find_mapping(port->leg_domain, val);
  378. }
  379. /* Clear interrupt FIFO register 1 */
  380. pcie_write(port, XILINX_PCIE_RPIFR1_ALL_MASK,
  381. XILINX_PCIE_REG_RPIFR1);
  382. /* Handle the interrupt */
  383. if (IS_ENABLED(CONFIG_PCI_MSI) ||
  384. !(val & XILINX_PCIE_RPIFR1_MSI_INTR))
  385. generic_handle_irq(val);
  386. }
  387. if (status & XILINX_PCIE_INTR_SLV_UNSUPP)
  388. dev_warn(dev, "Slave unsupported request\n");
  389. if (status & XILINX_PCIE_INTR_SLV_UNEXP)
  390. dev_warn(dev, "Slave unexpected completion\n");
  391. if (status & XILINX_PCIE_INTR_SLV_COMPL)
  392. dev_warn(dev, "Slave completion timeout\n");
  393. if (status & XILINX_PCIE_INTR_SLV_ERRP)
  394. dev_warn(dev, "Slave Error Poison\n");
  395. if (status & XILINX_PCIE_INTR_SLV_CMPABT)
  396. dev_warn(dev, "Slave Completer Abort\n");
  397. if (status & XILINX_PCIE_INTR_SLV_ILLBUR)
  398. dev_warn(dev, "Slave Illegal Burst\n");
  399. if (status & XILINX_PCIE_INTR_MST_DECERR)
  400. dev_warn(dev, "Master decode error\n");
  401. if (status & XILINX_PCIE_INTR_MST_SLVERR)
  402. dev_warn(dev, "Master slave error\n");
  403. if (status & XILINX_PCIE_INTR_MST_ERRP)
  404. dev_warn(dev, "Master error poison\n");
  405. error:
  406. /* Clear the Interrupt Decode register */
  407. pcie_write(port, status, XILINX_PCIE_REG_IDR);
  408. return IRQ_HANDLED;
  409. }
  410. /**
  411. * xilinx_pcie_init_irq_domain - Initialize IRQ domain
  412. * @port: PCIe port information
  413. *
  414. * Return: '0' on success and error value on failure
  415. */
  416. static int xilinx_pcie_init_irq_domain(struct xilinx_pcie_port *port)
  417. {
  418. struct device *dev = port->dev;
  419. struct device_node *node = dev->of_node;
  420. struct device_node *pcie_intc_node;
  421. int ret;
  422. /* Setup INTx */
  423. pcie_intc_node = of_get_next_child(node, NULL);
  424. if (!pcie_intc_node) {
  425. dev_err(dev, "No PCIe Intc node found\n");
  426. return -ENODEV;
  427. }
  428. port->leg_domain = irq_domain_add_linear(pcie_intc_node, PCI_NUM_INTX,
  429. &intx_domain_ops,
  430. port);
  431. of_node_put(pcie_intc_node);
  432. if (!port->leg_domain) {
  433. dev_err(dev, "Failed to get a INTx IRQ domain\n");
  434. return -ENODEV;
  435. }
  436. /* Setup MSI */
  437. if (IS_ENABLED(CONFIG_PCI_MSI)) {
  438. port->msi_domain = irq_domain_add_linear(node,
  439. XILINX_NUM_MSI_IRQS,
  440. &msi_domain_ops,
  441. &xilinx_pcie_msi_chip);
  442. if (!port->msi_domain) {
  443. dev_err(dev, "Failed to get a MSI IRQ domain\n");
  444. return -ENODEV;
  445. }
  446. ret = xilinx_pcie_enable_msi(port);
  447. if (ret)
  448. return ret;
  449. }
  450. return 0;
  451. }
  452. /**
  453. * xilinx_pcie_init_port - Initialize hardware
  454. * @port: PCIe port information
  455. */
  456. static void xilinx_pcie_init_port(struct xilinx_pcie_port *port)
  457. {
  458. struct device *dev = port->dev;
  459. if (xilinx_pcie_link_up(port))
  460. dev_info(dev, "PCIe Link is UP\n");
  461. else
  462. dev_info(dev, "PCIe Link is DOWN\n");
  463. /* Disable all interrupts */
  464. pcie_write(port, ~XILINX_PCIE_IDR_ALL_MASK,
  465. XILINX_PCIE_REG_IMR);
  466. /* Clear pending interrupts */
  467. pcie_write(port, pcie_read(port, XILINX_PCIE_REG_IDR) &
  468. XILINX_PCIE_IMR_ALL_MASK,
  469. XILINX_PCIE_REG_IDR);
  470. /* Enable all interrupts we handle */
  471. pcie_write(port, XILINX_PCIE_IMR_ENABLE_MASK, XILINX_PCIE_REG_IMR);
  472. /* Enable the Bridge enable bit */
  473. pcie_write(port, pcie_read(port, XILINX_PCIE_REG_RPSC) |
  474. XILINX_PCIE_REG_RPSC_BEN,
  475. XILINX_PCIE_REG_RPSC);
  476. }
  477. /**
  478. * xilinx_pcie_parse_dt - Parse Device tree
  479. * @port: PCIe port information
  480. *
  481. * Return: '0' on success and error value on failure
  482. */
  483. static int xilinx_pcie_parse_dt(struct xilinx_pcie_port *port)
  484. {
  485. struct device *dev = port->dev;
  486. struct device_node *node = dev->of_node;
  487. struct resource regs;
  488. const char *type;
  489. int err;
  490. type = of_get_property(node, "device_type", NULL);
  491. if (!type || strcmp(type, "pci")) {
  492. dev_err(dev, "invalid \"device_type\" %s\n", type);
  493. return -EINVAL;
  494. }
  495. err = of_address_to_resource(node, 0, &regs);
  496. if (err) {
  497. dev_err(dev, "missing \"reg\" property\n");
  498. return err;
  499. }
  500. port->reg_base = devm_pci_remap_cfg_resource(dev, &regs);
  501. if (IS_ERR(port->reg_base))
  502. return PTR_ERR(port->reg_base);
  503. port->irq = irq_of_parse_and_map(node, 0);
  504. err = devm_request_irq(dev, port->irq, xilinx_pcie_intr_handler,
  505. IRQF_SHARED | IRQF_NO_THREAD,
  506. "xilinx-pcie", port);
  507. if (err) {
  508. dev_err(dev, "unable to request irq %d\n", port->irq);
  509. return err;
  510. }
  511. return 0;
  512. }
  513. /**
  514. * xilinx_pcie_probe - Probe function
  515. * @pdev: Platform device pointer
  516. *
  517. * Return: '0' on success and error value on failure
  518. */
  519. static int xilinx_pcie_probe(struct platform_device *pdev)
  520. {
  521. struct device *dev = &pdev->dev;
  522. struct xilinx_pcie_port *port;
  523. struct pci_bus *bus, *child;
  524. struct pci_host_bridge *bridge;
  525. int err;
  526. resource_size_t iobase = 0;
  527. LIST_HEAD(res);
  528. if (!dev->of_node)
  529. return -ENODEV;
  530. bridge = devm_pci_alloc_host_bridge(dev, sizeof(*port));
  531. if (!bridge)
  532. return -ENODEV;
  533. port = pci_host_bridge_priv(bridge);
  534. port->dev = dev;
  535. err = xilinx_pcie_parse_dt(port);
  536. if (err) {
  537. dev_err(dev, "Parsing DT failed\n");
  538. return err;
  539. }
  540. xilinx_pcie_init_port(port);
  541. err = xilinx_pcie_init_irq_domain(port);
  542. if (err) {
  543. dev_err(dev, "Failed creating IRQ Domain\n");
  544. return err;
  545. }
  546. err = devm_of_pci_get_host_bridge_resources(dev, 0, 0xff, &res,
  547. &iobase);
  548. if (err) {
  549. dev_err(dev, "Getting bridge resources failed\n");
  550. return err;
  551. }
  552. err = devm_request_pci_bus_resources(dev, &res);
  553. if (err)
  554. goto error;
  555. list_splice_init(&res, &bridge->windows);
  556. bridge->dev.parent = dev;
  557. bridge->sysdata = port;
  558. bridge->busnr = 0;
  559. bridge->ops = &xilinx_pcie_ops;
  560. bridge->map_irq = of_irq_parse_and_map_pci;
  561. bridge->swizzle_irq = pci_common_swizzle;
  562. #ifdef CONFIG_PCI_MSI
  563. xilinx_pcie_msi_chip.dev = dev;
  564. bridge->msi = &xilinx_pcie_msi_chip;
  565. #endif
  566. err = pci_scan_root_bus_bridge(bridge);
  567. if (err < 0)
  568. goto error;
  569. bus = bridge->bus;
  570. pci_assign_unassigned_bus_resources(bus);
  571. list_for_each_entry(child, &bus->children, node)
  572. pcie_bus_configure_settings(child);
  573. pci_bus_add_devices(bus);
  574. return 0;
  575. error:
  576. pci_free_resource_list(&res);
  577. return err;
  578. }
  579. static const struct of_device_id xilinx_pcie_of_match[] = {
  580. { .compatible = "xlnx,axi-pcie-host-1.00.a", },
  581. {}
  582. };
  583. static struct platform_driver xilinx_pcie_driver = {
  584. .driver = {
  585. .name = "xilinx-pcie",
  586. .of_match_table = xilinx_pcie_of_match,
  587. .suppress_bind_attrs = true,
  588. },
  589. .probe = xilinx_pcie_probe,
  590. };
  591. builtin_platform_driver(xilinx_pcie_driver);