pinctrl-imx.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767
  1. // SPDX-License-Identifier: GPL-2.0+
  2. //
  3. // Core driver for the imx pin controller
  4. //
  5. // Copyright (C) 2012 Freescale Semiconductor, Inc.
  6. // Copyright (C) 2012 Linaro Ltd.
  7. //
  8. // Author: Dong Aisheng <dong.aisheng@linaro.org>
  9. #include <linux/err.h>
  10. #include <linux/init.h>
  11. #include <linux/io.h>
  12. #include <linux/mfd/syscon.h>
  13. #include <linux/of.h>
  14. #include <linux/of_device.h>
  15. #include <linux/of_address.h>
  16. #include <linux/pinctrl/machine.h>
  17. #include <linux/pinctrl/pinconf.h>
  18. #include <linux/pinctrl/pinctrl.h>
  19. #include <linux/pinctrl/pinmux.h>
  20. #include <linux/slab.h>
  21. #include <linux/regmap.h>
  22. #include "../core.h"
  23. #include "../pinconf.h"
  24. #include "../pinmux.h"
  25. #include "pinctrl-imx.h"
  26. /* The bits in CONFIG cell defined in binding doc*/
  27. #define IMX_NO_PAD_CTL 0x80000000 /* no pin config need */
  28. #define IMX_PAD_SION 0x40000000 /* set SION */
  29. static inline const struct group_desc *imx_pinctrl_find_group_by_name(
  30. struct pinctrl_dev *pctldev,
  31. const char *name)
  32. {
  33. const struct group_desc *grp = NULL;
  34. int i;
  35. for (i = 0; i < pctldev->num_groups; i++) {
  36. grp = pinctrl_generic_get_group(pctldev, i);
  37. if (grp && !strcmp(grp->name, name))
  38. break;
  39. }
  40. return grp;
  41. }
  42. static void imx_pin_dbg_show(struct pinctrl_dev *pctldev, struct seq_file *s,
  43. unsigned offset)
  44. {
  45. seq_printf(s, "%s", dev_name(pctldev->dev));
  46. }
  47. static int imx_dt_node_to_map(struct pinctrl_dev *pctldev,
  48. struct device_node *np,
  49. struct pinctrl_map **map, unsigned *num_maps)
  50. {
  51. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  52. const struct group_desc *grp;
  53. struct pinctrl_map *new_map;
  54. struct device_node *parent;
  55. int map_num = 1;
  56. int i, j;
  57. /*
  58. * first find the group of this node and check if we need create
  59. * config maps for pins
  60. */
  61. grp = imx_pinctrl_find_group_by_name(pctldev, np->name);
  62. if (!grp) {
  63. dev_err(ipctl->dev, "unable to find group for node %s\n",
  64. np->name);
  65. return -EINVAL;
  66. }
  67. for (i = 0; i < grp->num_pins; i++) {
  68. struct imx_pin *pin = &((struct imx_pin *)(grp->data))[i];
  69. if (!(pin->config & IMX_NO_PAD_CTL))
  70. map_num++;
  71. }
  72. new_map = kmalloc_array(map_num, sizeof(struct pinctrl_map),
  73. GFP_KERNEL);
  74. if (!new_map)
  75. return -ENOMEM;
  76. *map = new_map;
  77. *num_maps = map_num;
  78. /* create mux map */
  79. parent = of_get_parent(np);
  80. if (!parent) {
  81. kfree(new_map);
  82. return -EINVAL;
  83. }
  84. new_map[0].type = PIN_MAP_TYPE_MUX_GROUP;
  85. new_map[0].data.mux.function = parent->name;
  86. new_map[0].data.mux.group = np->name;
  87. of_node_put(parent);
  88. /* create config map */
  89. new_map++;
  90. for (i = j = 0; i < grp->num_pins; i++) {
  91. struct imx_pin *pin = &((struct imx_pin *)(grp->data))[i];
  92. if (!(pin->config & IMX_NO_PAD_CTL)) {
  93. new_map[j].type = PIN_MAP_TYPE_CONFIGS_PIN;
  94. new_map[j].data.configs.group_or_pin =
  95. pin_get_name(pctldev, pin->pin);
  96. new_map[j].data.configs.configs = &pin->config;
  97. new_map[j].data.configs.num_configs = 1;
  98. j++;
  99. }
  100. }
  101. dev_dbg(pctldev->dev, "maps: function %s group %s num %d\n",
  102. (*map)->data.mux.function, (*map)->data.mux.group, map_num);
  103. return 0;
  104. }
  105. static void imx_dt_free_map(struct pinctrl_dev *pctldev,
  106. struct pinctrl_map *map, unsigned num_maps)
  107. {
  108. kfree(map);
  109. }
  110. static const struct pinctrl_ops imx_pctrl_ops = {
  111. .get_groups_count = pinctrl_generic_get_group_count,
  112. .get_group_name = pinctrl_generic_get_group_name,
  113. .get_group_pins = pinctrl_generic_get_group_pins,
  114. .pin_dbg_show = imx_pin_dbg_show,
  115. .dt_node_to_map = imx_dt_node_to_map,
  116. .dt_free_map = imx_dt_free_map,
  117. };
  118. static int imx_pmx_set(struct pinctrl_dev *pctldev, unsigned selector,
  119. unsigned group)
  120. {
  121. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  122. const struct imx_pinctrl_soc_info *info = ipctl->info;
  123. const struct imx_pin_reg *pin_reg;
  124. unsigned int npins, pin_id;
  125. int i;
  126. struct group_desc *grp = NULL;
  127. struct function_desc *func = NULL;
  128. /*
  129. * Configure the mux mode for each pin in the group for a specific
  130. * function.
  131. */
  132. grp = pinctrl_generic_get_group(pctldev, group);
  133. if (!grp)
  134. return -EINVAL;
  135. func = pinmux_generic_get_function(pctldev, selector);
  136. if (!func)
  137. return -EINVAL;
  138. npins = grp->num_pins;
  139. dev_dbg(ipctl->dev, "enable function %s group %s\n",
  140. func->name, grp->name);
  141. for (i = 0; i < npins; i++) {
  142. struct imx_pin *pin = &((struct imx_pin *)(grp->data))[i];
  143. pin_id = pin->pin;
  144. pin_reg = &ipctl->pin_regs[pin_id];
  145. if (pin_reg->mux_reg == -1) {
  146. dev_dbg(ipctl->dev, "Pin(%s) does not support mux function\n",
  147. info->pins[pin_id].name);
  148. continue;
  149. }
  150. if (info->flags & SHARE_MUX_CONF_REG) {
  151. u32 reg;
  152. reg = readl(ipctl->base + pin_reg->mux_reg);
  153. reg &= ~info->mux_mask;
  154. reg |= (pin->mux_mode << info->mux_shift);
  155. writel(reg, ipctl->base + pin_reg->mux_reg);
  156. dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%x\n",
  157. pin_reg->mux_reg, reg);
  158. } else {
  159. writel(pin->mux_mode, ipctl->base + pin_reg->mux_reg);
  160. dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%x\n",
  161. pin_reg->mux_reg, pin->mux_mode);
  162. }
  163. /*
  164. * If the select input value begins with 0xff, it's a quirky
  165. * select input and the value should be interpreted as below.
  166. * 31 23 15 7 0
  167. * | 0xff | shift | width | select |
  168. * It's used to work around the problem that the select
  169. * input for some pin is not implemented in the select
  170. * input register but in some general purpose register.
  171. * We encode the select input value, width and shift of
  172. * the bit field into input_val cell of pin function ID
  173. * in device tree, and then decode them here for setting
  174. * up the select input bits in general purpose register.
  175. */
  176. if (pin->input_val >> 24 == 0xff) {
  177. u32 val = pin->input_val;
  178. u8 select = val & 0xff;
  179. u8 width = (val >> 8) & 0xff;
  180. u8 shift = (val >> 16) & 0xff;
  181. u32 mask = ((1 << width) - 1) << shift;
  182. /*
  183. * The input_reg[i] here is actually some IOMUXC general
  184. * purpose register, not regular select input register.
  185. */
  186. val = readl(ipctl->base + pin->input_reg);
  187. val &= ~mask;
  188. val |= select << shift;
  189. writel(val, ipctl->base + pin->input_reg);
  190. } else if (pin->input_reg) {
  191. /*
  192. * Regular select input register can never be at offset
  193. * 0, and we only print register value for regular case.
  194. */
  195. if (ipctl->input_sel_base)
  196. writel(pin->input_val, ipctl->input_sel_base +
  197. pin->input_reg);
  198. else
  199. writel(pin->input_val, ipctl->base +
  200. pin->input_reg);
  201. dev_dbg(ipctl->dev,
  202. "==>select_input: offset 0x%x val 0x%x\n",
  203. pin->input_reg, pin->input_val);
  204. }
  205. }
  206. return 0;
  207. }
  208. struct pinmux_ops imx_pmx_ops = {
  209. .get_functions_count = pinmux_generic_get_function_count,
  210. .get_function_name = pinmux_generic_get_function_name,
  211. .get_function_groups = pinmux_generic_get_function_groups,
  212. .set_mux = imx_pmx_set,
  213. };
  214. /* decode generic config into raw register values */
  215. static u32 imx_pinconf_decode_generic_config(struct imx_pinctrl *ipctl,
  216. unsigned long *configs,
  217. unsigned int num_configs)
  218. {
  219. const struct imx_pinctrl_soc_info *info = ipctl->info;
  220. const struct imx_cfg_params_decode *decode;
  221. enum pin_config_param param;
  222. u32 raw_config = 0;
  223. u32 param_val;
  224. int i, j;
  225. WARN_ON(num_configs > info->num_decodes);
  226. for (i = 0; i < num_configs; i++) {
  227. param = pinconf_to_config_param(configs[i]);
  228. param_val = pinconf_to_config_argument(configs[i]);
  229. decode = info->decodes;
  230. for (j = 0; j < info->num_decodes; j++) {
  231. if (param == decode->param) {
  232. if (decode->invert)
  233. param_val = !param_val;
  234. raw_config |= (param_val << decode->shift)
  235. & decode->mask;
  236. break;
  237. }
  238. decode++;
  239. }
  240. }
  241. if (info->fixup)
  242. info->fixup(configs, num_configs, &raw_config);
  243. return raw_config;
  244. }
  245. static u32 imx_pinconf_parse_generic_config(struct device_node *np,
  246. struct imx_pinctrl *ipctl)
  247. {
  248. const struct imx_pinctrl_soc_info *info = ipctl->info;
  249. struct pinctrl_dev *pctl = ipctl->pctl;
  250. unsigned int num_configs;
  251. unsigned long *configs;
  252. int ret;
  253. if (!info->generic_pinconf)
  254. return 0;
  255. ret = pinconf_generic_parse_dt_config(np, pctl, &configs,
  256. &num_configs);
  257. if (ret)
  258. return 0;
  259. return imx_pinconf_decode_generic_config(ipctl, configs, num_configs);
  260. }
  261. static int imx_pinconf_get(struct pinctrl_dev *pctldev,
  262. unsigned pin_id, unsigned long *config)
  263. {
  264. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  265. const struct imx_pinctrl_soc_info *info = ipctl->info;
  266. const struct imx_pin_reg *pin_reg = &ipctl->pin_regs[pin_id];
  267. if (pin_reg->conf_reg == -1) {
  268. dev_err(ipctl->dev, "Pin(%s) does not support config function\n",
  269. info->pins[pin_id].name);
  270. return -EINVAL;
  271. }
  272. *config = readl(ipctl->base + pin_reg->conf_reg);
  273. if (info->flags & SHARE_MUX_CONF_REG)
  274. *config &= ~info->mux_mask;
  275. return 0;
  276. }
  277. static int imx_pinconf_set(struct pinctrl_dev *pctldev,
  278. unsigned pin_id, unsigned long *configs,
  279. unsigned num_configs)
  280. {
  281. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  282. const struct imx_pinctrl_soc_info *info = ipctl->info;
  283. const struct imx_pin_reg *pin_reg = &ipctl->pin_regs[pin_id];
  284. int i;
  285. if (pin_reg->conf_reg == -1) {
  286. dev_err(ipctl->dev, "Pin(%s) does not support config function\n",
  287. info->pins[pin_id].name);
  288. return -EINVAL;
  289. }
  290. dev_dbg(ipctl->dev, "pinconf set pin %s\n",
  291. info->pins[pin_id].name);
  292. for (i = 0; i < num_configs; i++) {
  293. if (info->flags & SHARE_MUX_CONF_REG) {
  294. u32 reg;
  295. reg = readl(ipctl->base + pin_reg->conf_reg);
  296. reg &= info->mux_mask;
  297. reg |= configs[i];
  298. writel(reg, ipctl->base + pin_reg->conf_reg);
  299. dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%x\n",
  300. pin_reg->conf_reg, reg);
  301. } else {
  302. writel(configs[i], ipctl->base + pin_reg->conf_reg);
  303. dev_dbg(ipctl->dev, "write: offset 0x%x val 0x%lx\n",
  304. pin_reg->conf_reg, configs[i]);
  305. }
  306. } /* for each config */
  307. return 0;
  308. }
  309. static void imx_pinconf_dbg_show(struct pinctrl_dev *pctldev,
  310. struct seq_file *s, unsigned pin_id)
  311. {
  312. struct imx_pinctrl *ipctl = pinctrl_dev_get_drvdata(pctldev);
  313. const struct imx_pin_reg *pin_reg = &ipctl->pin_regs[pin_id];
  314. unsigned long config;
  315. if (!pin_reg || pin_reg->conf_reg == -1) {
  316. seq_puts(s, "N/A");
  317. return;
  318. }
  319. config = readl(ipctl->base + pin_reg->conf_reg);
  320. seq_printf(s, "0x%lx", config);
  321. }
  322. static void imx_pinconf_group_dbg_show(struct pinctrl_dev *pctldev,
  323. struct seq_file *s, unsigned group)
  324. {
  325. struct group_desc *grp;
  326. unsigned long config;
  327. const char *name;
  328. int i, ret;
  329. if (group >= pctldev->num_groups)
  330. return;
  331. seq_puts(s, "\n");
  332. grp = pinctrl_generic_get_group(pctldev, group);
  333. if (!grp)
  334. return;
  335. for (i = 0; i < grp->num_pins; i++) {
  336. struct imx_pin *pin = &((struct imx_pin *)(grp->data))[i];
  337. name = pin_get_name(pctldev, pin->pin);
  338. ret = imx_pinconf_get(pctldev, pin->pin, &config);
  339. if (ret)
  340. return;
  341. seq_printf(s, " %s: 0x%lx\n", name, config);
  342. }
  343. }
  344. static const struct pinconf_ops imx_pinconf_ops = {
  345. .pin_config_get = imx_pinconf_get,
  346. .pin_config_set = imx_pinconf_set,
  347. .pin_config_dbg_show = imx_pinconf_dbg_show,
  348. .pin_config_group_dbg_show = imx_pinconf_group_dbg_show,
  349. };
  350. /*
  351. * Each pin represented in fsl,pins consists of a number of u32 PIN_FUNC_ID
  352. * and 1 u32 CONFIG, the total size is PIN_FUNC_ID + CONFIG for each pin.
  353. * For generic_pinconf case, there's no extra u32 CONFIG.
  354. *
  355. * PIN_FUNC_ID format:
  356. * Default:
  357. * <mux_reg conf_reg input_reg mux_mode input_val>
  358. * SHARE_MUX_CONF_REG:
  359. * <mux_conf_reg input_reg mux_mode input_val>
  360. */
  361. #define FSL_PIN_SIZE 24
  362. #define FSL_PIN_SHARE_SIZE 20
  363. static int imx_pinctrl_parse_groups(struct device_node *np,
  364. struct group_desc *grp,
  365. struct imx_pinctrl *ipctl,
  366. u32 index)
  367. {
  368. const struct imx_pinctrl_soc_info *info = ipctl->info;
  369. int size, pin_size;
  370. const __be32 *list;
  371. int i;
  372. u32 config;
  373. dev_dbg(ipctl->dev, "group(%d): %s\n", index, np->name);
  374. if (info->flags & SHARE_MUX_CONF_REG)
  375. pin_size = FSL_PIN_SHARE_SIZE;
  376. else
  377. pin_size = FSL_PIN_SIZE;
  378. if (info->generic_pinconf)
  379. pin_size -= 4;
  380. /* Initialise group */
  381. grp->name = np->name;
  382. /*
  383. * the binding format is fsl,pins = <PIN_FUNC_ID CONFIG ...>,
  384. * do sanity check and calculate pins number
  385. *
  386. * First try legacy 'fsl,pins' property, then fall back to the
  387. * generic 'pinmux'.
  388. *
  389. * Note: for generic 'pinmux' case, there's no CONFIG part in
  390. * the binding format.
  391. */
  392. list = of_get_property(np, "fsl,pins", &size);
  393. if (!list) {
  394. list = of_get_property(np, "pinmux", &size);
  395. if (!list) {
  396. dev_err(ipctl->dev,
  397. "no fsl,pins and pins property in node %pOF\n", np);
  398. return -EINVAL;
  399. }
  400. }
  401. /* we do not check return since it's safe node passed down */
  402. if (!size || size % pin_size) {
  403. dev_err(ipctl->dev, "Invalid fsl,pins or pins property in node %pOF\n", np);
  404. return -EINVAL;
  405. }
  406. /* first try to parse the generic pin config */
  407. config = imx_pinconf_parse_generic_config(np, ipctl);
  408. grp->num_pins = size / pin_size;
  409. grp->data = devm_kcalloc(ipctl->dev,
  410. grp->num_pins, sizeof(struct imx_pin),
  411. GFP_KERNEL);
  412. grp->pins = devm_kcalloc(ipctl->dev,
  413. grp->num_pins, sizeof(unsigned int),
  414. GFP_KERNEL);
  415. if (!grp->pins || !grp->data)
  416. return -ENOMEM;
  417. for (i = 0; i < grp->num_pins; i++) {
  418. u32 mux_reg = be32_to_cpu(*list++);
  419. u32 conf_reg;
  420. unsigned int pin_id;
  421. struct imx_pin_reg *pin_reg;
  422. struct imx_pin *pin = &((struct imx_pin *)(grp->data))[i];
  423. if (!(info->flags & ZERO_OFFSET_VALID) && !mux_reg)
  424. mux_reg = -1;
  425. if (info->flags & SHARE_MUX_CONF_REG) {
  426. conf_reg = mux_reg;
  427. } else {
  428. conf_reg = be32_to_cpu(*list++);
  429. if (!conf_reg)
  430. conf_reg = -1;
  431. }
  432. pin_id = (mux_reg != -1) ? mux_reg / 4 : conf_reg / 4;
  433. pin_reg = &ipctl->pin_regs[pin_id];
  434. pin->pin = pin_id;
  435. grp->pins[i] = pin_id;
  436. pin_reg->mux_reg = mux_reg;
  437. pin_reg->conf_reg = conf_reg;
  438. pin->input_reg = be32_to_cpu(*list++);
  439. pin->mux_mode = be32_to_cpu(*list++);
  440. pin->input_val = be32_to_cpu(*list++);
  441. if (info->generic_pinconf) {
  442. /* generic pin config decoded */
  443. pin->config = config;
  444. } else {
  445. /* legacy pin config read from devicetree */
  446. config = be32_to_cpu(*list++);
  447. /* SION bit is in mux register */
  448. if (config & IMX_PAD_SION)
  449. pin->mux_mode |= IOMUXC_CONFIG_SION;
  450. pin->config = config & ~IMX_PAD_SION;
  451. }
  452. dev_dbg(ipctl->dev, "%s: 0x%x 0x%08lx", info->pins[pin_id].name,
  453. pin->mux_mode, pin->config);
  454. }
  455. return 0;
  456. }
  457. static int imx_pinctrl_parse_functions(struct device_node *np,
  458. struct imx_pinctrl *ipctl,
  459. u32 index)
  460. {
  461. struct pinctrl_dev *pctl = ipctl->pctl;
  462. struct device_node *child;
  463. struct function_desc *func;
  464. struct group_desc *grp;
  465. u32 i = 0;
  466. dev_dbg(pctl->dev, "parse function(%d): %s\n", index, np->name);
  467. func = pinmux_generic_get_function(pctl, index);
  468. if (!func)
  469. return -EINVAL;
  470. /* Initialise function */
  471. func->name = np->name;
  472. func->num_group_names = of_get_child_count(np);
  473. if (func->num_group_names == 0) {
  474. dev_err(ipctl->dev, "no groups defined in %pOF\n", np);
  475. return -EINVAL;
  476. }
  477. func->group_names = devm_kcalloc(ipctl->dev, func->num_group_names,
  478. sizeof(char *), GFP_KERNEL);
  479. if (!func->group_names)
  480. return -ENOMEM;
  481. for_each_child_of_node(np, child) {
  482. func->group_names[i] = child->name;
  483. grp = devm_kzalloc(ipctl->dev, sizeof(struct group_desc),
  484. GFP_KERNEL);
  485. if (!grp)
  486. return -ENOMEM;
  487. mutex_lock(&ipctl->mutex);
  488. radix_tree_insert(&pctl->pin_group_tree,
  489. ipctl->group_index++, grp);
  490. mutex_unlock(&ipctl->mutex);
  491. imx_pinctrl_parse_groups(child, grp, ipctl, i++);
  492. }
  493. return 0;
  494. }
  495. /*
  496. * Check if the DT contains pins in the direct child nodes. This indicates the
  497. * newer DT format to store pins. This function returns true if the first found
  498. * fsl,pins property is in a child of np. Otherwise false is returned.
  499. */
  500. static bool imx_pinctrl_dt_is_flat_functions(struct device_node *np)
  501. {
  502. struct device_node *function_np;
  503. struct device_node *pinctrl_np;
  504. for_each_child_of_node(np, function_np) {
  505. if (of_property_read_bool(function_np, "fsl,pins"))
  506. return true;
  507. for_each_child_of_node(function_np, pinctrl_np) {
  508. if (of_property_read_bool(pinctrl_np, "fsl,pins"))
  509. return false;
  510. }
  511. }
  512. return true;
  513. }
  514. static int imx_pinctrl_probe_dt(struct platform_device *pdev,
  515. struct imx_pinctrl *ipctl)
  516. {
  517. struct device_node *np = pdev->dev.of_node;
  518. struct device_node *child;
  519. struct pinctrl_dev *pctl = ipctl->pctl;
  520. u32 nfuncs = 0;
  521. u32 i = 0;
  522. bool flat_funcs;
  523. if (!np)
  524. return -ENODEV;
  525. flat_funcs = imx_pinctrl_dt_is_flat_functions(np);
  526. if (flat_funcs) {
  527. nfuncs = 1;
  528. } else {
  529. nfuncs = of_get_child_count(np);
  530. if (nfuncs == 0) {
  531. dev_err(&pdev->dev, "no functions defined\n");
  532. return -EINVAL;
  533. }
  534. }
  535. for (i = 0; i < nfuncs; i++) {
  536. struct function_desc *function;
  537. function = devm_kzalloc(&pdev->dev, sizeof(*function),
  538. GFP_KERNEL);
  539. if (!function)
  540. return -ENOMEM;
  541. mutex_lock(&ipctl->mutex);
  542. radix_tree_insert(&pctl->pin_function_tree, i, function);
  543. mutex_unlock(&ipctl->mutex);
  544. }
  545. pctl->num_functions = nfuncs;
  546. ipctl->group_index = 0;
  547. if (flat_funcs) {
  548. pctl->num_groups = of_get_child_count(np);
  549. } else {
  550. pctl->num_groups = 0;
  551. for_each_child_of_node(np, child)
  552. pctl->num_groups += of_get_child_count(child);
  553. }
  554. if (flat_funcs) {
  555. imx_pinctrl_parse_functions(np, ipctl, 0);
  556. } else {
  557. i = 0;
  558. for_each_child_of_node(np, child)
  559. imx_pinctrl_parse_functions(child, ipctl, i++);
  560. }
  561. return 0;
  562. }
  563. int imx_pinctrl_probe(struct platform_device *pdev,
  564. const struct imx_pinctrl_soc_info *info)
  565. {
  566. struct regmap_config config = { .name = "gpr" };
  567. struct device_node *dev_np = pdev->dev.of_node;
  568. struct pinctrl_desc *imx_pinctrl_desc;
  569. struct device_node *np;
  570. struct imx_pinctrl *ipctl;
  571. struct resource *res;
  572. struct regmap *gpr;
  573. int ret, i;
  574. if (!info || !info->pins || !info->npins) {
  575. dev_err(&pdev->dev, "wrong pinctrl info\n");
  576. return -EINVAL;
  577. }
  578. if (info->gpr_compatible) {
  579. gpr = syscon_regmap_lookup_by_compatible(info->gpr_compatible);
  580. if (!IS_ERR(gpr))
  581. regmap_attach_dev(&pdev->dev, gpr, &config);
  582. }
  583. /* Create state holders etc for this driver */
  584. ipctl = devm_kzalloc(&pdev->dev, sizeof(*ipctl), GFP_KERNEL);
  585. if (!ipctl)
  586. return -ENOMEM;
  587. ipctl->pin_regs = devm_kmalloc_array(&pdev->dev,
  588. info->npins, sizeof(*ipctl->pin_regs),
  589. GFP_KERNEL);
  590. if (!ipctl->pin_regs)
  591. return -ENOMEM;
  592. for (i = 0; i < info->npins; i++) {
  593. ipctl->pin_regs[i].mux_reg = -1;
  594. ipctl->pin_regs[i].conf_reg = -1;
  595. }
  596. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  597. ipctl->base = devm_ioremap_resource(&pdev->dev, res);
  598. if (IS_ERR(ipctl->base))
  599. return PTR_ERR(ipctl->base);
  600. if (of_property_read_bool(dev_np, "fsl,input-sel")) {
  601. np = of_parse_phandle(dev_np, "fsl,input-sel", 0);
  602. if (!np) {
  603. dev_err(&pdev->dev, "iomuxc fsl,input-sel property not found\n");
  604. return -EINVAL;
  605. }
  606. ipctl->input_sel_base = of_iomap(np, 0);
  607. of_node_put(np);
  608. if (!ipctl->input_sel_base) {
  609. dev_err(&pdev->dev,
  610. "iomuxc input select base address not found\n");
  611. return -ENOMEM;
  612. }
  613. }
  614. imx_pinctrl_desc = devm_kzalloc(&pdev->dev, sizeof(*imx_pinctrl_desc),
  615. GFP_KERNEL);
  616. if (!imx_pinctrl_desc)
  617. return -ENOMEM;
  618. imx_pinctrl_desc->name = dev_name(&pdev->dev);
  619. imx_pinctrl_desc->pins = info->pins;
  620. imx_pinctrl_desc->npins = info->npins;
  621. imx_pinctrl_desc->pctlops = &imx_pctrl_ops;
  622. imx_pinctrl_desc->pmxops = &imx_pmx_ops;
  623. imx_pinctrl_desc->confops = &imx_pinconf_ops;
  624. imx_pinctrl_desc->owner = THIS_MODULE;
  625. /* for generic pinconf */
  626. imx_pinctrl_desc->custom_params = info->custom_params;
  627. imx_pinctrl_desc->num_custom_params = info->num_custom_params;
  628. /* platform specific callback */
  629. imx_pmx_ops.gpio_set_direction = info->gpio_set_direction;
  630. mutex_init(&ipctl->mutex);
  631. ipctl->info = info;
  632. ipctl->dev = &pdev->dev;
  633. platform_set_drvdata(pdev, ipctl);
  634. ret = devm_pinctrl_register_and_init(&pdev->dev,
  635. imx_pinctrl_desc, ipctl,
  636. &ipctl->pctl);
  637. if (ret) {
  638. dev_err(&pdev->dev, "could not register IMX pinctrl driver\n");
  639. return ret;
  640. }
  641. ret = imx_pinctrl_probe_dt(pdev, ipctl);
  642. if (ret) {
  643. dev_err(&pdev->dev, "fail to probe dt properties\n");
  644. return ret;
  645. }
  646. dev_info(&pdev->dev, "initialized IMX pinctrl driver\n");
  647. return pinctrl_enable(ipctl->pctl);
  648. }