lp8788-ldo.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637
  1. /*
  2. * TI LP8788 MFD - ldo regulator driver
  3. *
  4. * Copyright 2012 Texas Instruments
  5. *
  6. * Author: Milo(Woogyom) Kim <milo.kim@ti.com>
  7. *
  8. * This program is free software; you can redistribute it and/or modify
  9. * it under the terms of the GNU General Public License version 2 as
  10. * published by the Free Software Foundation.
  11. *
  12. */
  13. #include <linux/module.h>
  14. #include <linux/slab.h>
  15. #include <linux/err.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/regulator/driver.h>
  18. #include <linux/gpio/consumer.h>
  19. #include <linux/mfd/lp8788.h>
  20. /* register address */
  21. #define LP8788_EN_LDO_A 0x0D /* DLDO 1 ~ 8 */
  22. #define LP8788_EN_LDO_B 0x0E /* DLDO 9 ~ 12, ALDO 1 ~ 4 */
  23. #define LP8788_EN_LDO_C 0x0F /* ALDO 5 ~ 10 */
  24. #define LP8788_EN_SEL 0x10
  25. #define LP8788_DLDO1_VOUT 0x2E
  26. #define LP8788_DLDO2_VOUT 0x2F
  27. #define LP8788_DLDO3_VOUT 0x30
  28. #define LP8788_DLDO4_VOUT 0x31
  29. #define LP8788_DLDO5_VOUT 0x32
  30. #define LP8788_DLDO6_VOUT 0x33
  31. #define LP8788_DLDO7_VOUT 0x34
  32. #define LP8788_DLDO8_VOUT 0x35
  33. #define LP8788_DLDO9_VOUT 0x36
  34. #define LP8788_DLDO10_VOUT 0x37
  35. #define LP8788_DLDO11_VOUT 0x38
  36. #define LP8788_DLDO12_VOUT 0x39
  37. #define LP8788_ALDO1_VOUT 0x3A
  38. #define LP8788_ALDO2_VOUT 0x3B
  39. #define LP8788_ALDO3_VOUT 0x3C
  40. #define LP8788_ALDO4_VOUT 0x3D
  41. #define LP8788_ALDO5_VOUT 0x3E
  42. #define LP8788_ALDO6_VOUT 0x3F
  43. #define LP8788_ALDO7_VOUT 0x40
  44. #define LP8788_ALDO8_VOUT 0x41
  45. #define LP8788_ALDO9_VOUT 0x42
  46. #define LP8788_ALDO10_VOUT 0x43
  47. #define LP8788_DLDO1_TIMESTEP 0x44
  48. /* mask/shift bits */
  49. #define LP8788_EN_DLDO1_M BIT(0) /* Addr 0Dh ~ 0Fh */
  50. #define LP8788_EN_DLDO2_M BIT(1)
  51. #define LP8788_EN_DLDO3_M BIT(2)
  52. #define LP8788_EN_DLDO4_M BIT(3)
  53. #define LP8788_EN_DLDO5_M BIT(4)
  54. #define LP8788_EN_DLDO6_M BIT(5)
  55. #define LP8788_EN_DLDO7_M BIT(6)
  56. #define LP8788_EN_DLDO8_M BIT(7)
  57. #define LP8788_EN_DLDO9_M BIT(0)
  58. #define LP8788_EN_DLDO10_M BIT(1)
  59. #define LP8788_EN_DLDO11_M BIT(2)
  60. #define LP8788_EN_DLDO12_M BIT(3)
  61. #define LP8788_EN_ALDO1_M BIT(4)
  62. #define LP8788_EN_ALDO2_M BIT(5)
  63. #define LP8788_EN_ALDO3_M BIT(6)
  64. #define LP8788_EN_ALDO4_M BIT(7)
  65. #define LP8788_EN_ALDO5_M BIT(0)
  66. #define LP8788_EN_ALDO6_M BIT(1)
  67. #define LP8788_EN_ALDO7_M BIT(2)
  68. #define LP8788_EN_ALDO8_M BIT(3)
  69. #define LP8788_EN_ALDO9_M BIT(4)
  70. #define LP8788_EN_ALDO10_M BIT(5)
  71. #define LP8788_EN_SEL_DLDO911_M BIT(0) /* Addr 10h */
  72. #define LP8788_EN_SEL_DLDO7_M BIT(1)
  73. #define LP8788_EN_SEL_ALDO7_M BIT(2)
  74. #define LP8788_EN_SEL_ALDO5_M BIT(3)
  75. #define LP8788_EN_SEL_ALDO234_M BIT(4)
  76. #define LP8788_EN_SEL_ALDO1_M BIT(5)
  77. #define LP8788_VOUT_5BIT_M 0x1F /* Addr 2Eh ~ 43h */
  78. #define LP8788_VOUT_4BIT_M 0x0F
  79. #define LP8788_VOUT_3BIT_M 0x07
  80. #define LP8788_VOUT_1BIT_M 0x01
  81. #define LP8788_STARTUP_TIME_M 0xF8 /* Addr 44h ~ 59h */
  82. #define LP8788_STARTUP_TIME_S 3
  83. #define ENABLE_TIME_USEC 32
  84. enum lp8788_ldo_id {
  85. DLDO1,
  86. DLDO2,
  87. DLDO3,
  88. DLDO4,
  89. DLDO5,
  90. DLDO6,
  91. DLDO7,
  92. DLDO8,
  93. DLDO9,
  94. DLDO10,
  95. DLDO11,
  96. DLDO12,
  97. ALDO1,
  98. ALDO2,
  99. ALDO3,
  100. ALDO4,
  101. ALDO5,
  102. ALDO6,
  103. ALDO7,
  104. ALDO8,
  105. ALDO9,
  106. ALDO10,
  107. };
  108. struct lp8788_ldo {
  109. struct lp8788 *lp;
  110. struct regulator_desc *desc;
  111. struct regulator_dev *regulator;
  112. struct gpio_desc *ena_gpiod;
  113. };
  114. /* DLDO 1, 2, 3, 9 voltage table */
  115. static const int lp8788_dldo1239_vtbl[] = {
  116. 1800000, 1900000, 2000000, 2100000, 2200000, 2300000, 2400000, 2500000,
  117. 2600000, 2700000, 2800000, 2900000, 3000000, 2850000, 2850000, 2850000,
  118. 2850000, 2850000, 2850000, 2850000, 2850000, 2850000, 2850000, 2850000,
  119. 2850000, 2850000, 2850000, 2850000, 2850000, 2850000, 2850000, 2850000,
  120. };
  121. /* DLDO 4 voltage table */
  122. static const int lp8788_dldo4_vtbl[] = { 1800000, 3000000 };
  123. /* DLDO 5, 7, 8 and ALDO 6 voltage table */
  124. static const int lp8788_dldo578_aldo6_vtbl[] = {
  125. 1800000, 1900000, 2000000, 2100000, 2200000, 2300000, 2400000, 2500000,
  126. 2600000, 2700000, 2800000, 2900000, 3000000, 3000000, 3000000, 3000000,
  127. };
  128. /* DLDO 6 voltage table */
  129. static const int lp8788_dldo6_vtbl[] = {
  130. 3000000, 3100000, 3200000, 3300000, 3400000, 3500000, 3600000, 3600000,
  131. };
  132. /* DLDO 10, 11 voltage table */
  133. static const int lp8788_dldo1011_vtbl[] = {
  134. 1100000, 1150000, 1200000, 1250000, 1300000, 1350000, 1400000, 1450000,
  135. 1500000, 1500000, 1500000, 1500000, 1500000, 1500000, 1500000, 1500000,
  136. };
  137. /* ALDO 1 voltage table */
  138. static const int lp8788_aldo1_vtbl[] = { 1800000, 2850000 };
  139. /* ALDO 7 voltage table */
  140. static const int lp8788_aldo7_vtbl[] = {
  141. 1200000, 1300000, 1400000, 1500000, 1600000, 1700000, 1800000, 1800000,
  142. };
  143. static int lp8788_ldo_enable_time(struct regulator_dev *rdev)
  144. {
  145. struct lp8788_ldo *ldo = rdev_get_drvdata(rdev);
  146. enum lp8788_ldo_id id = rdev_get_id(rdev);
  147. u8 val, addr = LP8788_DLDO1_TIMESTEP + id;
  148. if (lp8788_read_byte(ldo->lp, addr, &val))
  149. return -EINVAL;
  150. val = (val & LP8788_STARTUP_TIME_M) >> LP8788_STARTUP_TIME_S;
  151. return ENABLE_TIME_USEC * val;
  152. }
  153. static const struct regulator_ops lp8788_ldo_voltage_table_ops = {
  154. .list_voltage = regulator_list_voltage_table,
  155. .set_voltage_sel = regulator_set_voltage_sel_regmap,
  156. .get_voltage_sel = regulator_get_voltage_sel_regmap,
  157. .enable = regulator_enable_regmap,
  158. .disable = regulator_disable_regmap,
  159. .is_enabled = regulator_is_enabled_regmap,
  160. .enable_time = lp8788_ldo_enable_time,
  161. };
  162. static const struct regulator_ops lp8788_ldo_voltage_fixed_ops = {
  163. .list_voltage = regulator_list_voltage_linear,
  164. .enable = regulator_enable_regmap,
  165. .disable = regulator_disable_regmap,
  166. .is_enabled = regulator_is_enabled_regmap,
  167. .enable_time = lp8788_ldo_enable_time,
  168. };
  169. static struct regulator_desc lp8788_dldo_desc[] = {
  170. {
  171. .name = "dldo1",
  172. .id = DLDO1,
  173. .ops = &lp8788_ldo_voltage_table_ops,
  174. .n_voltages = ARRAY_SIZE(lp8788_dldo1239_vtbl),
  175. .volt_table = lp8788_dldo1239_vtbl,
  176. .type = REGULATOR_VOLTAGE,
  177. .owner = THIS_MODULE,
  178. .vsel_reg = LP8788_DLDO1_VOUT,
  179. .vsel_mask = LP8788_VOUT_5BIT_M,
  180. .enable_reg = LP8788_EN_LDO_A,
  181. .enable_mask = LP8788_EN_DLDO1_M,
  182. },
  183. {
  184. .name = "dldo2",
  185. .id = DLDO2,
  186. .ops = &lp8788_ldo_voltage_table_ops,
  187. .n_voltages = ARRAY_SIZE(lp8788_dldo1239_vtbl),
  188. .volt_table = lp8788_dldo1239_vtbl,
  189. .type = REGULATOR_VOLTAGE,
  190. .owner = THIS_MODULE,
  191. .vsel_reg = LP8788_DLDO2_VOUT,
  192. .vsel_mask = LP8788_VOUT_5BIT_M,
  193. .enable_reg = LP8788_EN_LDO_A,
  194. .enable_mask = LP8788_EN_DLDO2_M,
  195. },
  196. {
  197. .name = "dldo3",
  198. .id = DLDO3,
  199. .ops = &lp8788_ldo_voltage_table_ops,
  200. .n_voltages = ARRAY_SIZE(lp8788_dldo1239_vtbl),
  201. .volt_table = lp8788_dldo1239_vtbl,
  202. .type = REGULATOR_VOLTAGE,
  203. .owner = THIS_MODULE,
  204. .vsel_reg = LP8788_DLDO3_VOUT,
  205. .vsel_mask = LP8788_VOUT_5BIT_M,
  206. .enable_reg = LP8788_EN_LDO_A,
  207. .enable_mask = LP8788_EN_DLDO3_M,
  208. },
  209. {
  210. .name = "dldo4",
  211. .id = DLDO4,
  212. .ops = &lp8788_ldo_voltage_table_ops,
  213. .n_voltages = ARRAY_SIZE(lp8788_dldo4_vtbl),
  214. .volt_table = lp8788_dldo4_vtbl,
  215. .type = REGULATOR_VOLTAGE,
  216. .owner = THIS_MODULE,
  217. .vsel_reg = LP8788_DLDO4_VOUT,
  218. .vsel_mask = LP8788_VOUT_1BIT_M,
  219. .enable_reg = LP8788_EN_LDO_A,
  220. .enable_mask = LP8788_EN_DLDO4_M,
  221. },
  222. {
  223. .name = "dldo5",
  224. .id = DLDO5,
  225. .ops = &lp8788_ldo_voltage_table_ops,
  226. .n_voltages = ARRAY_SIZE(lp8788_dldo578_aldo6_vtbl),
  227. .volt_table = lp8788_dldo578_aldo6_vtbl,
  228. .type = REGULATOR_VOLTAGE,
  229. .owner = THIS_MODULE,
  230. .vsel_reg = LP8788_DLDO5_VOUT,
  231. .vsel_mask = LP8788_VOUT_4BIT_M,
  232. .enable_reg = LP8788_EN_LDO_A,
  233. .enable_mask = LP8788_EN_DLDO5_M,
  234. },
  235. {
  236. .name = "dldo6",
  237. .id = DLDO6,
  238. .ops = &lp8788_ldo_voltage_table_ops,
  239. .n_voltages = ARRAY_SIZE(lp8788_dldo6_vtbl),
  240. .volt_table = lp8788_dldo6_vtbl,
  241. .type = REGULATOR_VOLTAGE,
  242. .owner = THIS_MODULE,
  243. .vsel_reg = LP8788_DLDO6_VOUT,
  244. .vsel_mask = LP8788_VOUT_3BIT_M,
  245. .enable_reg = LP8788_EN_LDO_A,
  246. .enable_mask = LP8788_EN_DLDO6_M,
  247. },
  248. {
  249. .name = "dldo7",
  250. .id = DLDO7,
  251. .ops = &lp8788_ldo_voltage_table_ops,
  252. .n_voltages = ARRAY_SIZE(lp8788_dldo578_aldo6_vtbl),
  253. .volt_table = lp8788_dldo578_aldo6_vtbl,
  254. .type = REGULATOR_VOLTAGE,
  255. .owner = THIS_MODULE,
  256. .vsel_reg = LP8788_DLDO7_VOUT,
  257. .vsel_mask = LP8788_VOUT_4BIT_M,
  258. .enable_reg = LP8788_EN_LDO_A,
  259. .enable_mask = LP8788_EN_DLDO7_M,
  260. },
  261. {
  262. .name = "dldo8",
  263. .id = DLDO8,
  264. .ops = &lp8788_ldo_voltage_table_ops,
  265. .n_voltages = ARRAY_SIZE(lp8788_dldo578_aldo6_vtbl),
  266. .volt_table = lp8788_dldo578_aldo6_vtbl,
  267. .type = REGULATOR_VOLTAGE,
  268. .owner = THIS_MODULE,
  269. .vsel_reg = LP8788_DLDO8_VOUT,
  270. .vsel_mask = LP8788_VOUT_4BIT_M,
  271. .enable_reg = LP8788_EN_LDO_A,
  272. .enable_mask = LP8788_EN_DLDO8_M,
  273. },
  274. {
  275. .name = "dldo9",
  276. .id = DLDO9,
  277. .ops = &lp8788_ldo_voltage_table_ops,
  278. .n_voltages = ARRAY_SIZE(lp8788_dldo1239_vtbl),
  279. .volt_table = lp8788_dldo1239_vtbl,
  280. .type = REGULATOR_VOLTAGE,
  281. .owner = THIS_MODULE,
  282. .vsel_reg = LP8788_DLDO9_VOUT,
  283. .vsel_mask = LP8788_VOUT_5BIT_M,
  284. .enable_reg = LP8788_EN_LDO_B,
  285. .enable_mask = LP8788_EN_DLDO9_M,
  286. },
  287. {
  288. .name = "dldo10",
  289. .id = DLDO10,
  290. .ops = &lp8788_ldo_voltage_table_ops,
  291. .n_voltages = ARRAY_SIZE(lp8788_dldo1011_vtbl),
  292. .volt_table = lp8788_dldo1011_vtbl,
  293. .type = REGULATOR_VOLTAGE,
  294. .owner = THIS_MODULE,
  295. .vsel_reg = LP8788_DLDO10_VOUT,
  296. .vsel_mask = LP8788_VOUT_4BIT_M,
  297. .enable_reg = LP8788_EN_LDO_B,
  298. .enable_mask = LP8788_EN_DLDO10_M,
  299. },
  300. {
  301. .name = "dldo11",
  302. .id = DLDO11,
  303. .ops = &lp8788_ldo_voltage_table_ops,
  304. .n_voltages = ARRAY_SIZE(lp8788_dldo1011_vtbl),
  305. .volt_table = lp8788_dldo1011_vtbl,
  306. .type = REGULATOR_VOLTAGE,
  307. .owner = THIS_MODULE,
  308. .vsel_reg = LP8788_DLDO11_VOUT,
  309. .vsel_mask = LP8788_VOUT_4BIT_M,
  310. .enable_reg = LP8788_EN_LDO_B,
  311. .enable_mask = LP8788_EN_DLDO11_M,
  312. },
  313. {
  314. .name = "dldo12",
  315. .id = DLDO12,
  316. .ops = &lp8788_ldo_voltage_fixed_ops,
  317. .n_voltages = 1,
  318. .type = REGULATOR_VOLTAGE,
  319. .owner = THIS_MODULE,
  320. .enable_reg = LP8788_EN_LDO_B,
  321. .enable_mask = LP8788_EN_DLDO12_M,
  322. .min_uV = 2500000,
  323. },
  324. };
  325. static struct regulator_desc lp8788_aldo_desc[] = {
  326. {
  327. .name = "aldo1",
  328. .id = ALDO1,
  329. .ops = &lp8788_ldo_voltage_table_ops,
  330. .n_voltages = ARRAY_SIZE(lp8788_aldo1_vtbl),
  331. .volt_table = lp8788_aldo1_vtbl,
  332. .type = REGULATOR_VOLTAGE,
  333. .owner = THIS_MODULE,
  334. .vsel_reg = LP8788_ALDO1_VOUT,
  335. .vsel_mask = LP8788_VOUT_1BIT_M,
  336. .enable_reg = LP8788_EN_LDO_B,
  337. .enable_mask = LP8788_EN_ALDO1_M,
  338. },
  339. {
  340. .name = "aldo2",
  341. .id = ALDO2,
  342. .ops = &lp8788_ldo_voltage_fixed_ops,
  343. .n_voltages = 1,
  344. .type = REGULATOR_VOLTAGE,
  345. .owner = THIS_MODULE,
  346. .enable_reg = LP8788_EN_LDO_B,
  347. .enable_mask = LP8788_EN_ALDO2_M,
  348. .min_uV = 2850000,
  349. },
  350. {
  351. .name = "aldo3",
  352. .id = ALDO3,
  353. .ops = &lp8788_ldo_voltage_fixed_ops,
  354. .n_voltages = 1,
  355. .type = REGULATOR_VOLTAGE,
  356. .owner = THIS_MODULE,
  357. .enable_reg = LP8788_EN_LDO_B,
  358. .enable_mask = LP8788_EN_ALDO3_M,
  359. .min_uV = 2850000,
  360. },
  361. {
  362. .name = "aldo4",
  363. .id = ALDO4,
  364. .ops = &lp8788_ldo_voltage_fixed_ops,
  365. .n_voltages = 1,
  366. .type = REGULATOR_VOLTAGE,
  367. .owner = THIS_MODULE,
  368. .enable_reg = LP8788_EN_LDO_B,
  369. .enable_mask = LP8788_EN_ALDO4_M,
  370. .min_uV = 2850000,
  371. },
  372. {
  373. .name = "aldo5",
  374. .id = ALDO5,
  375. .ops = &lp8788_ldo_voltage_fixed_ops,
  376. .n_voltages = 1,
  377. .type = REGULATOR_VOLTAGE,
  378. .owner = THIS_MODULE,
  379. .enable_reg = LP8788_EN_LDO_C,
  380. .enable_mask = LP8788_EN_ALDO5_M,
  381. .min_uV = 2850000,
  382. },
  383. {
  384. .name = "aldo6",
  385. .id = ALDO6,
  386. .ops = &lp8788_ldo_voltage_table_ops,
  387. .n_voltages = ARRAY_SIZE(lp8788_dldo578_aldo6_vtbl),
  388. .volt_table = lp8788_dldo578_aldo6_vtbl,
  389. .type = REGULATOR_VOLTAGE,
  390. .owner = THIS_MODULE,
  391. .vsel_reg = LP8788_ALDO6_VOUT,
  392. .vsel_mask = LP8788_VOUT_4BIT_M,
  393. .enable_reg = LP8788_EN_LDO_C,
  394. .enable_mask = LP8788_EN_ALDO6_M,
  395. },
  396. {
  397. .name = "aldo7",
  398. .id = ALDO7,
  399. .ops = &lp8788_ldo_voltage_table_ops,
  400. .n_voltages = ARRAY_SIZE(lp8788_aldo7_vtbl),
  401. .volt_table = lp8788_aldo7_vtbl,
  402. .type = REGULATOR_VOLTAGE,
  403. .owner = THIS_MODULE,
  404. .vsel_reg = LP8788_ALDO7_VOUT,
  405. .vsel_mask = LP8788_VOUT_3BIT_M,
  406. .enable_reg = LP8788_EN_LDO_C,
  407. .enable_mask = LP8788_EN_ALDO7_M,
  408. },
  409. {
  410. .name = "aldo8",
  411. .id = ALDO8,
  412. .ops = &lp8788_ldo_voltage_fixed_ops,
  413. .n_voltages = 1,
  414. .type = REGULATOR_VOLTAGE,
  415. .owner = THIS_MODULE,
  416. .enable_reg = LP8788_EN_LDO_C,
  417. .enable_mask = LP8788_EN_ALDO8_M,
  418. .min_uV = 2500000,
  419. },
  420. {
  421. .name = "aldo9",
  422. .id = ALDO9,
  423. .ops = &lp8788_ldo_voltage_fixed_ops,
  424. .n_voltages = 1,
  425. .type = REGULATOR_VOLTAGE,
  426. .owner = THIS_MODULE,
  427. .enable_reg = LP8788_EN_LDO_C,
  428. .enable_mask = LP8788_EN_ALDO9_M,
  429. .min_uV = 2500000,
  430. },
  431. {
  432. .name = "aldo10",
  433. .id = ALDO10,
  434. .ops = &lp8788_ldo_voltage_fixed_ops,
  435. .n_voltages = 1,
  436. .type = REGULATOR_VOLTAGE,
  437. .owner = THIS_MODULE,
  438. .enable_reg = LP8788_EN_LDO_C,
  439. .enable_mask = LP8788_EN_ALDO10_M,
  440. .min_uV = 1100000,
  441. },
  442. };
  443. static int lp8788_config_ldo_enable_mode(struct platform_device *pdev,
  444. struct lp8788_ldo *ldo,
  445. enum lp8788_ldo_id id)
  446. {
  447. struct lp8788 *lp = ldo->lp;
  448. enum lp8788_ext_ldo_en_id enable_id;
  449. u8 en_mask[] = {
  450. [EN_ALDO1] = LP8788_EN_SEL_ALDO1_M,
  451. [EN_ALDO234] = LP8788_EN_SEL_ALDO234_M,
  452. [EN_ALDO5] = LP8788_EN_SEL_ALDO5_M,
  453. [EN_ALDO7] = LP8788_EN_SEL_ALDO7_M,
  454. [EN_DLDO7] = LP8788_EN_SEL_DLDO7_M,
  455. [EN_DLDO911] = LP8788_EN_SEL_DLDO911_M,
  456. };
  457. switch (id) {
  458. case DLDO7:
  459. enable_id = EN_DLDO7;
  460. break;
  461. case DLDO9:
  462. case DLDO11:
  463. enable_id = EN_DLDO911;
  464. break;
  465. case ALDO1:
  466. enable_id = EN_ALDO1;
  467. break;
  468. case ALDO2 ... ALDO4:
  469. enable_id = EN_ALDO234;
  470. break;
  471. case ALDO5:
  472. enable_id = EN_ALDO5;
  473. break;
  474. case ALDO7:
  475. enable_id = EN_ALDO7;
  476. break;
  477. default:
  478. return 0;
  479. }
  480. /* FIXME: check default mode for GPIO here: high or low? */
  481. ldo->ena_gpiod = devm_gpiod_get_index_optional(&pdev->dev,
  482. "enable",
  483. enable_id,
  484. GPIOD_OUT_HIGH);
  485. if (IS_ERR(ldo->ena_gpiod))
  486. return PTR_ERR(ldo->ena_gpiod);
  487. /* if no GPIO for ldo pin, then set default enable mode */
  488. if (!ldo->ena_gpiod)
  489. goto set_default_ldo_enable_mode;
  490. return 0;
  491. set_default_ldo_enable_mode:
  492. return lp8788_update_bits(lp, LP8788_EN_SEL, en_mask[enable_id], 0);
  493. }
  494. static int lp8788_dldo_probe(struct platform_device *pdev)
  495. {
  496. struct lp8788 *lp = dev_get_drvdata(pdev->dev.parent);
  497. int id = pdev->id;
  498. struct lp8788_ldo *ldo;
  499. struct regulator_config cfg = { };
  500. struct regulator_dev *rdev;
  501. int ret;
  502. ldo = devm_kzalloc(&pdev->dev, sizeof(struct lp8788_ldo), GFP_KERNEL);
  503. if (!ldo)
  504. return -ENOMEM;
  505. ldo->lp = lp;
  506. ret = lp8788_config_ldo_enable_mode(pdev, ldo, id);
  507. if (ret)
  508. return ret;
  509. if (ldo->ena_gpiod)
  510. cfg.ena_gpiod = ldo->ena_gpiod;
  511. cfg.dev = pdev->dev.parent;
  512. cfg.init_data = lp->pdata ? lp->pdata->dldo_data[id] : NULL;
  513. cfg.driver_data = ldo;
  514. cfg.regmap = lp->regmap;
  515. rdev = devm_regulator_register(&pdev->dev, &lp8788_dldo_desc[id], &cfg);
  516. if (IS_ERR(rdev)) {
  517. ret = PTR_ERR(rdev);
  518. dev_err(&pdev->dev, "DLDO%d regulator register err = %d\n",
  519. id + 1, ret);
  520. return ret;
  521. }
  522. ldo->regulator = rdev;
  523. platform_set_drvdata(pdev, ldo);
  524. return 0;
  525. }
  526. static struct platform_driver lp8788_dldo_driver = {
  527. .probe = lp8788_dldo_probe,
  528. .driver = {
  529. .name = LP8788_DEV_DLDO,
  530. },
  531. };
  532. static int lp8788_aldo_probe(struct platform_device *pdev)
  533. {
  534. struct lp8788 *lp = dev_get_drvdata(pdev->dev.parent);
  535. int id = pdev->id;
  536. struct lp8788_ldo *ldo;
  537. struct regulator_config cfg = { };
  538. struct regulator_dev *rdev;
  539. int ret;
  540. ldo = devm_kzalloc(&pdev->dev, sizeof(struct lp8788_ldo), GFP_KERNEL);
  541. if (!ldo)
  542. return -ENOMEM;
  543. ldo->lp = lp;
  544. ret = lp8788_config_ldo_enable_mode(pdev, ldo, id + ALDO1);
  545. if (ret)
  546. return ret;
  547. if (ldo->ena_gpiod)
  548. cfg.ena_gpiod = ldo->ena_gpiod;
  549. cfg.dev = pdev->dev.parent;
  550. cfg.init_data = lp->pdata ? lp->pdata->aldo_data[id] : NULL;
  551. cfg.driver_data = ldo;
  552. cfg.regmap = lp->regmap;
  553. rdev = devm_regulator_register(&pdev->dev, &lp8788_aldo_desc[id], &cfg);
  554. if (IS_ERR(rdev)) {
  555. ret = PTR_ERR(rdev);
  556. dev_err(&pdev->dev, "ALDO%d regulator register err = %d\n",
  557. id + 1, ret);
  558. return ret;
  559. }
  560. ldo->regulator = rdev;
  561. platform_set_drvdata(pdev, ldo);
  562. return 0;
  563. }
  564. static struct platform_driver lp8788_aldo_driver = {
  565. .probe = lp8788_aldo_probe,
  566. .driver = {
  567. .name = LP8788_DEV_ALDO,
  568. },
  569. };
  570. static struct platform_driver * const drivers[] = {
  571. &lp8788_dldo_driver,
  572. &lp8788_aldo_driver,
  573. };
  574. static int __init lp8788_ldo_init(void)
  575. {
  576. return platform_register_drivers(drivers, ARRAY_SIZE(drivers));
  577. }
  578. subsys_initcall(lp8788_ldo_init);
  579. static void __exit lp8788_ldo_exit(void)
  580. {
  581. platform_unregister_drivers(drivers, ARRAY_SIZE(drivers));
  582. }
  583. module_exit(lp8788_ldo_exit);
  584. MODULE_DESCRIPTION("TI LP8788 LDO Driver");
  585. MODULE_AUTHOR("Milo Kim");
  586. MODULE_LICENSE("GPL");
  587. MODULE_ALIAS("platform:lp8788-dldo");
  588. MODULE_ALIAS("platform:lp8788-aldo");