rme96.c 71 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550
  1. /*
  2. * ALSA driver for RME Digi96, Digi96/8 and Digi96/8 PRO/PAD/PST audio
  3. * interfaces
  4. *
  5. * Copyright (c) 2000, 2001 Anders Torger <torger@ludd.luth.se>
  6. *
  7. * Thanks to Henk Hesselink <henk@anda.nl> for the analog volume control
  8. * code.
  9. *
  10. * This program is free software; you can redistribute it and/or modify
  11. * it under the terms of the GNU General Public License as published by
  12. * the Free Software Foundation; either version 2 of the License, or
  13. * (at your option) any later version.
  14. *
  15. * This program is distributed in the hope that it will be useful,
  16. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  17. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  18. * GNU General Public License for more details.
  19. *
  20. * You should have received a copy of the GNU General Public License
  21. * along with this program; if not, write to the Free Software
  22. * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA
  23. *
  24. */
  25. #include <linux/delay.h>
  26. #include <linux/init.h>
  27. #include <linux/interrupt.h>
  28. #include <linux/pci.h>
  29. #include <linux/module.h>
  30. #include <linux/vmalloc.h>
  31. #include <linux/io.h>
  32. #include <sound/core.h>
  33. #include <sound/info.h>
  34. #include <sound/control.h>
  35. #include <sound/pcm.h>
  36. #include <sound/pcm_params.h>
  37. #include <sound/asoundef.h>
  38. #include <sound/initval.h>
  39. /* note, two last pcis should be equal, it is not a bug */
  40. MODULE_AUTHOR("Anders Torger <torger@ludd.luth.se>");
  41. MODULE_DESCRIPTION("RME Digi96, Digi96/8, Digi96/8 PRO, Digi96/8 PST, "
  42. "Digi96/8 PAD");
  43. MODULE_LICENSE("GPL");
  44. MODULE_SUPPORTED_DEVICE("{{RME,Digi96},"
  45. "{RME,Digi96/8},"
  46. "{RME,Digi96/8 PRO},"
  47. "{RME,Digi96/8 PST},"
  48. "{RME,Digi96/8 PAD}}");
  49. static int index[SNDRV_CARDS] = SNDRV_DEFAULT_IDX; /* Index 0-MAX */
  50. static char *id[SNDRV_CARDS] = SNDRV_DEFAULT_STR; /* ID for this card */
  51. static bool enable[SNDRV_CARDS] = SNDRV_DEFAULT_ENABLE_PNP; /* Enable this card */
  52. module_param_array(index, int, NULL, 0444);
  53. MODULE_PARM_DESC(index, "Index value for RME Digi96 soundcard.");
  54. module_param_array(id, charp, NULL, 0444);
  55. MODULE_PARM_DESC(id, "ID string for RME Digi96 soundcard.");
  56. module_param_array(enable, bool, NULL, 0444);
  57. MODULE_PARM_DESC(enable, "Enable RME Digi96 soundcard.");
  58. /*
  59. * Defines for RME Digi96 series, from internal RME reference documents
  60. * dated 12.01.00
  61. */
  62. #define RME96_SPDIF_NCHANNELS 2
  63. /* Playback and capture buffer size */
  64. #define RME96_BUFFER_SIZE 0x10000
  65. /* IO area size */
  66. #define RME96_IO_SIZE 0x60000
  67. /* IO area offsets */
  68. #define RME96_IO_PLAY_BUFFER 0x0
  69. #define RME96_IO_REC_BUFFER 0x10000
  70. #define RME96_IO_CONTROL_REGISTER 0x20000
  71. #define RME96_IO_ADDITIONAL_REG 0x20004
  72. #define RME96_IO_CONFIRM_PLAY_IRQ 0x20008
  73. #define RME96_IO_CONFIRM_REC_IRQ 0x2000C
  74. #define RME96_IO_SET_PLAY_POS 0x40000
  75. #define RME96_IO_RESET_PLAY_POS 0x4FFFC
  76. #define RME96_IO_SET_REC_POS 0x50000
  77. #define RME96_IO_RESET_REC_POS 0x5FFFC
  78. #define RME96_IO_GET_PLAY_POS 0x20000
  79. #define RME96_IO_GET_REC_POS 0x30000
  80. /* Write control register bits */
  81. #define RME96_WCR_START (1 << 0)
  82. #define RME96_WCR_START_2 (1 << 1)
  83. #define RME96_WCR_GAIN_0 (1 << 2)
  84. #define RME96_WCR_GAIN_1 (1 << 3)
  85. #define RME96_WCR_MODE24 (1 << 4)
  86. #define RME96_WCR_MODE24_2 (1 << 5)
  87. #define RME96_WCR_BM (1 << 6)
  88. #define RME96_WCR_BM_2 (1 << 7)
  89. #define RME96_WCR_ADAT (1 << 8)
  90. #define RME96_WCR_FREQ_0 (1 << 9)
  91. #define RME96_WCR_FREQ_1 (1 << 10)
  92. #define RME96_WCR_DS (1 << 11)
  93. #define RME96_WCR_PRO (1 << 12)
  94. #define RME96_WCR_EMP (1 << 13)
  95. #define RME96_WCR_SEL (1 << 14)
  96. #define RME96_WCR_MASTER (1 << 15)
  97. #define RME96_WCR_PD (1 << 16)
  98. #define RME96_WCR_INP_0 (1 << 17)
  99. #define RME96_WCR_INP_1 (1 << 18)
  100. #define RME96_WCR_THRU_0 (1 << 19)
  101. #define RME96_WCR_THRU_1 (1 << 20)
  102. #define RME96_WCR_THRU_2 (1 << 21)
  103. #define RME96_WCR_THRU_3 (1 << 22)
  104. #define RME96_WCR_THRU_4 (1 << 23)
  105. #define RME96_WCR_THRU_5 (1 << 24)
  106. #define RME96_WCR_THRU_6 (1 << 25)
  107. #define RME96_WCR_THRU_7 (1 << 26)
  108. #define RME96_WCR_DOLBY (1 << 27)
  109. #define RME96_WCR_MONITOR_0 (1 << 28)
  110. #define RME96_WCR_MONITOR_1 (1 << 29)
  111. #define RME96_WCR_ISEL (1 << 30)
  112. #define RME96_WCR_IDIS (1 << 31)
  113. #define RME96_WCR_BITPOS_GAIN_0 2
  114. #define RME96_WCR_BITPOS_GAIN_1 3
  115. #define RME96_WCR_BITPOS_FREQ_0 9
  116. #define RME96_WCR_BITPOS_FREQ_1 10
  117. #define RME96_WCR_BITPOS_INP_0 17
  118. #define RME96_WCR_BITPOS_INP_1 18
  119. #define RME96_WCR_BITPOS_MONITOR_0 28
  120. #define RME96_WCR_BITPOS_MONITOR_1 29
  121. /* Read control register bits */
  122. #define RME96_RCR_AUDIO_ADDR_MASK 0xFFFF
  123. #define RME96_RCR_IRQ_2 (1 << 16)
  124. #define RME96_RCR_T_OUT (1 << 17)
  125. #define RME96_RCR_DEV_ID_0 (1 << 21)
  126. #define RME96_RCR_DEV_ID_1 (1 << 22)
  127. #define RME96_RCR_LOCK (1 << 23)
  128. #define RME96_RCR_VERF (1 << 26)
  129. #define RME96_RCR_F0 (1 << 27)
  130. #define RME96_RCR_F1 (1 << 28)
  131. #define RME96_RCR_F2 (1 << 29)
  132. #define RME96_RCR_AUTOSYNC (1 << 30)
  133. #define RME96_RCR_IRQ (1 << 31)
  134. #define RME96_RCR_BITPOS_F0 27
  135. #define RME96_RCR_BITPOS_F1 28
  136. #define RME96_RCR_BITPOS_F2 29
  137. /* Additional register bits */
  138. #define RME96_AR_WSEL (1 << 0)
  139. #define RME96_AR_ANALOG (1 << 1)
  140. #define RME96_AR_FREQPAD_0 (1 << 2)
  141. #define RME96_AR_FREQPAD_1 (1 << 3)
  142. #define RME96_AR_FREQPAD_2 (1 << 4)
  143. #define RME96_AR_PD2 (1 << 5)
  144. #define RME96_AR_DAC_EN (1 << 6)
  145. #define RME96_AR_CLATCH (1 << 7)
  146. #define RME96_AR_CCLK (1 << 8)
  147. #define RME96_AR_CDATA (1 << 9)
  148. #define RME96_AR_BITPOS_F0 2
  149. #define RME96_AR_BITPOS_F1 3
  150. #define RME96_AR_BITPOS_F2 4
  151. /* Monitor tracks */
  152. #define RME96_MONITOR_TRACKS_1_2 0
  153. #define RME96_MONITOR_TRACKS_3_4 1
  154. #define RME96_MONITOR_TRACKS_5_6 2
  155. #define RME96_MONITOR_TRACKS_7_8 3
  156. /* Attenuation */
  157. #define RME96_ATTENUATION_0 0
  158. #define RME96_ATTENUATION_6 1
  159. #define RME96_ATTENUATION_12 2
  160. #define RME96_ATTENUATION_18 3
  161. /* Input types */
  162. #define RME96_INPUT_OPTICAL 0
  163. #define RME96_INPUT_COAXIAL 1
  164. #define RME96_INPUT_INTERNAL 2
  165. #define RME96_INPUT_XLR 3
  166. #define RME96_INPUT_ANALOG 4
  167. /* Clock modes */
  168. #define RME96_CLOCKMODE_SLAVE 0
  169. #define RME96_CLOCKMODE_MASTER 1
  170. #define RME96_CLOCKMODE_WORDCLOCK 2
  171. /* Block sizes in bytes */
  172. #define RME96_SMALL_BLOCK_SIZE 2048
  173. #define RME96_LARGE_BLOCK_SIZE 8192
  174. /* Volume control */
  175. #define RME96_AD1852_VOL_BITS 14
  176. #define RME96_AD1855_VOL_BITS 10
  177. /* Defines for snd_rme96_trigger */
  178. #define RME96_TB_START_PLAYBACK 1
  179. #define RME96_TB_START_CAPTURE 2
  180. #define RME96_TB_STOP_PLAYBACK 4
  181. #define RME96_TB_STOP_CAPTURE 8
  182. #define RME96_TB_RESET_PLAYPOS 16
  183. #define RME96_TB_RESET_CAPTUREPOS 32
  184. #define RME96_TB_CLEAR_PLAYBACK_IRQ 64
  185. #define RME96_TB_CLEAR_CAPTURE_IRQ 128
  186. #define RME96_RESUME_PLAYBACK (RME96_TB_START_PLAYBACK)
  187. #define RME96_RESUME_CAPTURE (RME96_TB_START_CAPTURE)
  188. #define RME96_RESUME_BOTH (RME96_RESUME_PLAYBACK \
  189. | RME96_RESUME_CAPTURE)
  190. #define RME96_START_PLAYBACK (RME96_TB_START_PLAYBACK \
  191. | RME96_TB_RESET_PLAYPOS)
  192. #define RME96_START_CAPTURE (RME96_TB_START_CAPTURE \
  193. | RME96_TB_RESET_CAPTUREPOS)
  194. #define RME96_START_BOTH (RME96_START_PLAYBACK \
  195. | RME96_START_CAPTURE)
  196. #define RME96_STOP_PLAYBACK (RME96_TB_STOP_PLAYBACK \
  197. | RME96_TB_CLEAR_PLAYBACK_IRQ)
  198. #define RME96_STOP_CAPTURE (RME96_TB_STOP_CAPTURE \
  199. | RME96_TB_CLEAR_CAPTURE_IRQ)
  200. #define RME96_STOP_BOTH (RME96_STOP_PLAYBACK \
  201. | RME96_STOP_CAPTURE)
  202. struct rme96 {
  203. spinlock_t lock;
  204. int irq;
  205. unsigned long port;
  206. void __iomem *iobase;
  207. u32 wcreg; /* cached write control register value */
  208. u32 wcreg_spdif; /* S/PDIF setup */
  209. u32 wcreg_spdif_stream; /* S/PDIF setup (temporary) */
  210. u32 rcreg; /* cached read control register value */
  211. u32 areg; /* cached additional register value */
  212. u16 vol[2]; /* cached volume of analog output */
  213. u8 rev; /* card revision number */
  214. #ifdef CONFIG_PM_SLEEP
  215. u32 playback_pointer;
  216. u32 capture_pointer;
  217. void *playback_suspend_buffer;
  218. void *capture_suspend_buffer;
  219. #endif
  220. struct snd_pcm_substream *playback_substream;
  221. struct snd_pcm_substream *capture_substream;
  222. int playback_frlog; /* log2 of framesize */
  223. int capture_frlog;
  224. size_t playback_periodsize; /* in bytes, zero if not used */
  225. size_t capture_periodsize; /* in bytes, zero if not used */
  226. struct snd_card *card;
  227. struct snd_pcm *spdif_pcm;
  228. struct snd_pcm *adat_pcm;
  229. struct pci_dev *pci;
  230. struct snd_kcontrol *spdif_ctl;
  231. };
  232. static const struct pci_device_id snd_rme96_ids[] = {
  233. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96), 0, },
  234. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8), 0, },
  235. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8_PRO), 0, },
  236. { PCI_VDEVICE(XILINX, PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST), 0, },
  237. { 0, }
  238. };
  239. MODULE_DEVICE_TABLE(pci, snd_rme96_ids);
  240. #define RME96_ISPLAYING(rme96) ((rme96)->wcreg & RME96_WCR_START)
  241. #define RME96_ISRECORDING(rme96) ((rme96)->wcreg & RME96_WCR_START_2)
  242. #define RME96_HAS_ANALOG_IN(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
  243. #define RME96_HAS_ANALOG_OUT(rme96) ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO || \
  244. (rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST)
  245. #define RME96_DAC_IS_1852(rme96) (RME96_HAS_ANALOG_OUT(rme96) && (rme96)->rev >= 4)
  246. #define RME96_DAC_IS_1855(rme96) (((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && (rme96)->rev < 4) || \
  247. ((rme96)->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PRO && (rme96)->rev == 2))
  248. #define RME96_185X_MAX_OUT(rme96) ((1 << (RME96_DAC_IS_1852(rme96) ? RME96_AD1852_VOL_BITS : RME96_AD1855_VOL_BITS)) - 1)
  249. static int
  250. snd_rme96_playback_prepare(struct snd_pcm_substream *substream);
  251. static int
  252. snd_rme96_capture_prepare(struct snd_pcm_substream *substream);
  253. static int
  254. snd_rme96_playback_trigger(struct snd_pcm_substream *substream,
  255. int cmd);
  256. static int
  257. snd_rme96_capture_trigger(struct snd_pcm_substream *substream,
  258. int cmd);
  259. static snd_pcm_uframes_t
  260. snd_rme96_playback_pointer(struct snd_pcm_substream *substream);
  261. static snd_pcm_uframes_t
  262. snd_rme96_capture_pointer(struct snd_pcm_substream *substream);
  263. static void snd_rme96_proc_init(struct rme96 *rme96);
  264. static int
  265. snd_rme96_create_switches(struct snd_card *card,
  266. struct rme96 *rme96);
  267. static int
  268. snd_rme96_getinputtype(struct rme96 *rme96);
  269. static inline unsigned int
  270. snd_rme96_playback_ptr(struct rme96 *rme96)
  271. {
  272. return (readl(rme96->iobase + RME96_IO_GET_PLAY_POS)
  273. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->playback_frlog;
  274. }
  275. static inline unsigned int
  276. snd_rme96_capture_ptr(struct rme96 *rme96)
  277. {
  278. return (readl(rme96->iobase + RME96_IO_GET_REC_POS)
  279. & RME96_RCR_AUDIO_ADDR_MASK) >> rme96->capture_frlog;
  280. }
  281. static int
  282. snd_rme96_playback_silence(struct snd_pcm_substream *substream,
  283. int channel, unsigned long pos, unsigned long count)
  284. {
  285. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  286. memset_io(rme96->iobase + RME96_IO_PLAY_BUFFER + pos,
  287. 0, count);
  288. return 0;
  289. }
  290. static int
  291. snd_rme96_playback_copy(struct snd_pcm_substream *substream,
  292. int channel, unsigned long pos,
  293. void __user *src, unsigned long count)
  294. {
  295. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  296. return copy_from_user_toio(rme96->iobase + RME96_IO_PLAY_BUFFER + pos,
  297. src, count);
  298. }
  299. static int
  300. snd_rme96_playback_copy_kernel(struct snd_pcm_substream *substream,
  301. int channel, unsigned long pos,
  302. void *src, unsigned long count)
  303. {
  304. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  305. memcpy_toio(rme96->iobase + RME96_IO_PLAY_BUFFER + pos, src, count);
  306. return 0;
  307. }
  308. static int
  309. snd_rme96_capture_copy(struct snd_pcm_substream *substream,
  310. int channel, unsigned long pos,
  311. void __user *dst, unsigned long count)
  312. {
  313. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  314. return copy_to_user_fromio(dst,
  315. rme96->iobase + RME96_IO_REC_BUFFER + pos,
  316. count);
  317. }
  318. static int
  319. snd_rme96_capture_copy_kernel(struct snd_pcm_substream *substream,
  320. int channel, unsigned long pos,
  321. void *dst, unsigned long count)
  322. {
  323. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  324. memcpy_fromio(dst, rme96->iobase + RME96_IO_REC_BUFFER + pos, count);
  325. return 0;
  326. }
  327. /*
  328. * Digital output capabilities (S/PDIF)
  329. */
  330. static const struct snd_pcm_hardware snd_rme96_playback_spdif_info =
  331. {
  332. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  333. SNDRV_PCM_INFO_MMAP_VALID |
  334. SNDRV_PCM_INFO_SYNC_START |
  335. SNDRV_PCM_INFO_RESUME |
  336. SNDRV_PCM_INFO_INTERLEAVED |
  337. SNDRV_PCM_INFO_PAUSE),
  338. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  339. SNDRV_PCM_FMTBIT_S32_LE),
  340. .rates = (SNDRV_PCM_RATE_32000 |
  341. SNDRV_PCM_RATE_44100 |
  342. SNDRV_PCM_RATE_48000 |
  343. SNDRV_PCM_RATE_64000 |
  344. SNDRV_PCM_RATE_88200 |
  345. SNDRV_PCM_RATE_96000),
  346. .rate_min = 32000,
  347. .rate_max = 96000,
  348. .channels_min = 2,
  349. .channels_max = 2,
  350. .buffer_bytes_max = RME96_BUFFER_SIZE,
  351. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  352. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  353. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  354. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  355. .fifo_size = 0,
  356. };
  357. /*
  358. * Digital input capabilities (S/PDIF)
  359. */
  360. static const struct snd_pcm_hardware snd_rme96_capture_spdif_info =
  361. {
  362. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  363. SNDRV_PCM_INFO_MMAP_VALID |
  364. SNDRV_PCM_INFO_SYNC_START |
  365. SNDRV_PCM_INFO_RESUME |
  366. SNDRV_PCM_INFO_INTERLEAVED |
  367. SNDRV_PCM_INFO_PAUSE),
  368. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  369. SNDRV_PCM_FMTBIT_S32_LE),
  370. .rates = (SNDRV_PCM_RATE_32000 |
  371. SNDRV_PCM_RATE_44100 |
  372. SNDRV_PCM_RATE_48000 |
  373. SNDRV_PCM_RATE_64000 |
  374. SNDRV_PCM_RATE_88200 |
  375. SNDRV_PCM_RATE_96000),
  376. .rate_min = 32000,
  377. .rate_max = 96000,
  378. .channels_min = 2,
  379. .channels_max = 2,
  380. .buffer_bytes_max = RME96_BUFFER_SIZE,
  381. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  382. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  383. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  384. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  385. .fifo_size = 0,
  386. };
  387. /*
  388. * Digital output capabilities (ADAT)
  389. */
  390. static const struct snd_pcm_hardware snd_rme96_playback_adat_info =
  391. {
  392. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  393. SNDRV_PCM_INFO_MMAP_VALID |
  394. SNDRV_PCM_INFO_SYNC_START |
  395. SNDRV_PCM_INFO_RESUME |
  396. SNDRV_PCM_INFO_INTERLEAVED |
  397. SNDRV_PCM_INFO_PAUSE),
  398. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  399. SNDRV_PCM_FMTBIT_S32_LE),
  400. .rates = (SNDRV_PCM_RATE_44100 |
  401. SNDRV_PCM_RATE_48000),
  402. .rate_min = 44100,
  403. .rate_max = 48000,
  404. .channels_min = 8,
  405. .channels_max = 8,
  406. .buffer_bytes_max = RME96_BUFFER_SIZE,
  407. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  408. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  409. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  410. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  411. .fifo_size = 0,
  412. };
  413. /*
  414. * Digital input capabilities (ADAT)
  415. */
  416. static const struct snd_pcm_hardware snd_rme96_capture_adat_info =
  417. {
  418. .info = (SNDRV_PCM_INFO_MMAP_IOMEM |
  419. SNDRV_PCM_INFO_MMAP_VALID |
  420. SNDRV_PCM_INFO_SYNC_START |
  421. SNDRV_PCM_INFO_RESUME |
  422. SNDRV_PCM_INFO_INTERLEAVED |
  423. SNDRV_PCM_INFO_PAUSE),
  424. .formats = (SNDRV_PCM_FMTBIT_S16_LE |
  425. SNDRV_PCM_FMTBIT_S32_LE),
  426. .rates = (SNDRV_PCM_RATE_44100 |
  427. SNDRV_PCM_RATE_48000),
  428. .rate_min = 44100,
  429. .rate_max = 48000,
  430. .channels_min = 8,
  431. .channels_max = 8,
  432. .buffer_bytes_max = RME96_BUFFER_SIZE,
  433. .period_bytes_min = RME96_SMALL_BLOCK_SIZE,
  434. .period_bytes_max = RME96_LARGE_BLOCK_SIZE,
  435. .periods_min = RME96_BUFFER_SIZE / RME96_LARGE_BLOCK_SIZE,
  436. .periods_max = RME96_BUFFER_SIZE / RME96_SMALL_BLOCK_SIZE,
  437. .fifo_size = 0,
  438. };
  439. /*
  440. * The CDATA, CCLK and CLATCH bits can be used to write to the SPI interface
  441. * of the AD1852 or AD1852 D/A converter on the board. CDATA must be set up
  442. * on the falling edge of CCLK and be stable on the rising edge. The rising
  443. * edge of CLATCH after the last data bit clocks in the whole data word.
  444. * A fast processor could probably drive the SPI interface faster than the
  445. * DAC can handle (3MHz for the 1855, unknown for the 1852). The udelay(1)
  446. * limits the data rate to 500KHz and only causes a delay of 33 microsecs.
  447. *
  448. * NOTE: increased delay from 1 to 10, since there where problems setting
  449. * the volume.
  450. */
  451. static void
  452. snd_rme96_write_SPI(struct rme96 *rme96, u16 val)
  453. {
  454. int i;
  455. for (i = 0; i < 16; i++) {
  456. if (val & 0x8000) {
  457. rme96->areg |= RME96_AR_CDATA;
  458. } else {
  459. rme96->areg &= ~RME96_AR_CDATA;
  460. }
  461. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CLATCH);
  462. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  463. udelay(10);
  464. rme96->areg |= RME96_AR_CCLK;
  465. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  466. udelay(10);
  467. val <<= 1;
  468. }
  469. rme96->areg &= ~(RME96_AR_CCLK | RME96_AR_CDATA);
  470. rme96->areg |= RME96_AR_CLATCH;
  471. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  472. udelay(10);
  473. rme96->areg &= ~RME96_AR_CLATCH;
  474. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  475. }
  476. static void
  477. snd_rme96_apply_dac_volume(struct rme96 *rme96)
  478. {
  479. if (RME96_DAC_IS_1852(rme96)) {
  480. snd_rme96_write_SPI(rme96, (rme96->vol[0] << 2) | 0x0);
  481. snd_rme96_write_SPI(rme96, (rme96->vol[1] << 2) | 0x2);
  482. } else if (RME96_DAC_IS_1855(rme96)) {
  483. snd_rme96_write_SPI(rme96, (rme96->vol[0] & 0x3FF) | 0x000);
  484. snd_rme96_write_SPI(rme96, (rme96->vol[1] & 0x3FF) | 0x400);
  485. }
  486. }
  487. static void
  488. snd_rme96_reset_dac(struct rme96 *rme96)
  489. {
  490. writel(rme96->wcreg | RME96_WCR_PD,
  491. rme96->iobase + RME96_IO_CONTROL_REGISTER);
  492. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  493. }
  494. static int
  495. snd_rme96_getmontracks(struct rme96 *rme96)
  496. {
  497. return ((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_0) & 1) +
  498. (((rme96->wcreg >> RME96_WCR_BITPOS_MONITOR_1) & 1) << 1);
  499. }
  500. static int
  501. snd_rme96_setmontracks(struct rme96 *rme96,
  502. int montracks)
  503. {
  504. if (montracks & 1) {
  505. rme96->wcreg |= RME96_WCR_MONITOR_0;
  506. } else {
  507. rme96->wcreg &= ~RME96_WCR_MONITOR_0;
  508. }
  509. if (montracks & 2) {
  510. rme96->wcreg |= RME96_WCR_MONITOR_1;
  511. } else {
  512. rme96->wcreg &= ~RME96_WCR_MONITOR_1;
  513. }
  514. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  515. return 0;
  516. }
  517. static int
  518. snd_rme96_getattenuation(struct rme96 *rme96)
  519. {
  520. return ((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_0) & 1) +
  521. (((rme96->wcreg >> RME96_WCR_BITPOS_GAIN_1) & 1) << 1);
  522. }
  523. static int
  524. snd_rme96_setattenuation(struct rme96 *rme96,
  525. int attenuation)
  526. {
  527. switch (attenuation) {
  528. case 0:
  529. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) &
  530. ~RME96_WCR_GAIN_1;
  531. break;
  532. case 1:
  533. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) &
  534. ~RME96_WCR_GAIN_1;
  535. break;
  536. case 2:
  537. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_GAIN_0) |
  538. RME96_WCR_GAIN_1;
  539. break;
  540. case 3:
  541. rme96->wcreg = (rme96->wcreg | RME96_WCR_GAIN_0) |
  542. RME96_WCR_GAIN_1;
  543. break;
  544. default:
  545. return -EINVAL;
  546. }
  547. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  548. return 0;
  549. }
  550. static int
  551. snd_rme96_capture_getrate(struct rme96 *rme96,
  552. int *is_adat)
  553. {
  554. int n, rate;
  555. *is_adat = 0;
  556. if (rme96->areg & RME96_AR_ANALOG) {
  557. /* Analog input, overrides S/PDIF setting */
  558. n = ((rme96->areg >> RME96_AR_BITPOS_F0) & 1) +
  559. (((rme96->areg >> RME96_AR_BITPOS_F1) & 1) << 1);
  560. switch (n) {
  561. case 1:
  562. rate = 32000;
  563. break;
  564. case 2:
  565. rate = 44100;
  566. break;
  567. case 3:
  568. rate = 48000;
  569. break;
  570. default:
  571. return -1;
  572. }
  573. return (rme96->areg & RME96_AR_BITPOS_F2) ? rate << 1 : rate;
  574. }
  575. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  576. if (rme96->rcreg & RME96_RCR_LOCK) {
  577. /* ADAT rate */
  578. *is_adat = 1;
  579. if (rme96->rcreg & RME96_RCR_T_OUT) {
  580. return 48000;
  581. }
  582. return 44100;
  583. }
  584. if (rme96->rcreg & RME96_RCR_VERF) {
  585. return -1;
  586. }
  587. /* S/PDIF rate */
  588. n = ((rme96->rcreg >> RME96_RCR_BITPOS_F0) & 1) +
  589. (((rme96->rcreg >> RME96_RCR_BITPOS_F1) & 1) << 1) +
  590. (((rme96->rcreg >> RME96_RCR_BITPOS_F2) & 1) << 2);
  591. switch (n) {
  592. case 0:
  593. if (rme96->rcreg & RME96_RCR_T_OUT) {
  594. return 64000;
  595. }
  596. return -1;
  597. case 3: return 96000;
  598. case 4: return 88200;
  599. case 5: return 48000;
  600. case 6: return 44100;
  601. case 7: return 32000;
  602. default:
  603. break;
  604. }
  605. return -1;
  606. }
  607. static int
  608. snd_rme96_playback_getrate(struct rme96 *rme96)
  609. {
  610. int rate, dummy;
  611. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  612. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  613. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  614. {
  615. /* slave clock */
  616. return rate;
  617. }
  618. rate = ((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_0) & 1) +
  619. (((rme96->wcreg >> RME96_WCR_BITPOS_FREQ_1) & 1) << 1);
  620. switch (rate) {
  621. case 1:
  622. rate = 32000;
  623. break;
  624. case 2:
  625. rate = 44100;
  626. break;
  627. case 3:
  628. rate = 48000;
  629. break;
  630. default:
  631. return -1;
  632. }
  633. return (rme96->wcreg & RME96_WCR_DS) ? rate << 1 : rate;
  634. }
  635. static int
  636. snd_rme96_playback_setrate(struct rme96 *rme96,
  637. int rate)
  638. {
  639. int ds;
  640. ds = rme96->wcreg & RME96_WCR_DS;
  641. switch (rate) {
  642. case 32000:
  643. rme96->wcreg &= ~RME96_WCR_DS;
  644. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  645. ~RME96_WCR_FREQ_1;
  646. break;
  647. case 44100:
  648. rme96->wcreg &= ~RME96_WCR_DS;
  649. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  650. ~RME96_WCR_FREQ_0;
  651. break;
  652. case 48000:
  653. rme96->wcreg &= ~RME96_WCR_DS;
  654. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  655. RME96_WCR_FREQ_1;
  656. break;
  657. case 64000:
  658. rme96->wcreg |= RME96_WCR_DS;
  659. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) &
  660. ~RME96_WCR_FREQ_1;
  661. break;
  662. case 88200:
  663. rme96->wcreg |= RME96_WCR_DS;
  664. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_1) &
  665. ~RME96_WCR_FREQ_0;
  666. break;
  667. case 96000:
  668. rme96->wcreg |= RME96_WCR_DS;
  669. rme96->wcreg = (rme96->wcreg | RME96_WCR_FREQ_0) |
  670. RME96_WCR_FREQ_1;
  671. break;
  672. default:
  673. return -EINVAL;
  674. }
  675. if ((!ds && rme96->wcreg & RME96_WCR_DS) ||
  676. (ds && !(rme96->wcreg & RME96_WCR_DS)))
  677. {
  678. /* change to/from double-speed: reset the DAC (if available) */
  679. snd_rme96_reset_dac(rme96);
  680. return 1; /* need to restore volume */
  681. } else {
  682. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  683. return 0;
  684. }
  685. }
  686. static int
  687. snd_rme96_capture_analog_setrate(struct rme96 *rme96,
  688. int rate)
  689. {
  690. switch (rate) {
  691. case 32000:
  692. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  693. ~RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  694. break;
  695. case 44100:
  696. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  697. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  698. break;
  699. case 48000:
  700. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  701. RME96_AR_FREQPAD_1) & ~RME96_AR_FREQPAD_2;
  702. break;
  703. case 64000:
  704. if (rme96->rev < 4) {
  705. return -EINVAL;
  706. }
  707. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) &
  708. ~RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  709. break;
  710. case 88200:
  711. if (rme96->rev < 4) {
  712. return -EINVAL;
  713. }
  714. rme96->areg = ((rme96->areg & ~RME96_AR_FREQPAD_0) |
  715. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  716. break;
  717. case 96000:
  718. rme96->areg = ((rme96->areg | RME96_AR_FREQPAD_0) |
  719. RME96_AR_FREQPAD_1) | RME96_AR_FREQPAD_2;
  720. break;
  721. default:
  722. return -EINVAL;
  723. }
  724. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  725. return 0;
  726. }
  727. static int
  728. snd_rme96_setclockmode(struct rme96 *rme96,
  729. int mode)
  730. {
  731. switch (mode) {
  732. case RME96_CLOCKMODE_SLAVE:
  733. /* AutoSync */
  734. rme96->wcreg &= ~RME96_WCR_MASTER;
  735. rme96->areg &= ~RME96_AR_WSEL;
  736. break;
  737. case RME96_CLOCKMODE_MASTER:
  738. /* Internal */
  739. rme96->wcreg |= RME96_WCR_MASTER;
  740. rme96->areg &= ~RME96_AR_WSEL;
  741. break;
  742. case RME96_CLOCKMODE_WORDCLOCK:
  743. /* Word clock is a master mode */
  744. rme96->wcreg |= RME96_WCR_MASTER;
  745. rme96->areg |= RME96_AR_WSEL;
  746. break;
  747. default:
  748. return -EINVAL;
  749. }
  750. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  751. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  752. return 0;
  753. }
  754. static int
  755. snd_rme96_getclockmode(struct rme96 *rme96)
  756. {
  757. if (rme96->areg & RME96_AR_WSEL) {
  758. return RME96_CLOCKMODE_WORDCLOCK;
  759. }
  760. return (rme96->wcreg & RME96_WCR_MASTER) ? RME96_CLOCKMODE_MASTER :
  761. RME96_CLOCKMODE_SLAVE;
  762. }
  763. static int
  764. snd_rme96_setinputtype(struct rme96 *rme96,
  765. int type)
  766. {
  767. int n;
  768. switch (type) {
  769. case RME96_INPUT_OPTICAL:
  770. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) &
  771. ~RME96_WCR_INP_1;
  772. break;
  773. case RME96_INPUT_COAXIAL:
  774. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) &
  775. ~RME96_WCR_INP_1;
  776. break;
  777. case RME96_INPUT_INTERNAL:
  778. rme96->wcreg = (rme96->wcreg & ~RME96_WCR_INP_0) |
  779. RME96_WCR_INP_1;
  780. break;
  781. case RME96_INPUT_XLR:
  782. if ((rme96->pci->device != PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST &&
  783. rme96->pci->device != PCI_DEVICE_ID_RME_DIGI96_8_PRO) ||
  784. (rme96->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST &&
  785. rme96->rev > 4))
  786. {
  787. /* Only Digi96/8 PRO and Digi96/8 PAD supports XLR */
  788. return -EINVAL;
  789. }
  790. rme96->wcreg = (rme96->wcreg | RME96_WCR_INP_0) |
  791. RME96_WCR_INP_1;
  792. break;
  793. case RME96_INPUT_ANALOG:
  794. if (!RME96_HAS_ANALOG_IN(rme96)) {
  795. return -EINVAL;
  796. }
  797. rme96->areg |= RME96_AR_ANALOG;
  798. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  799. if (rme96->rev < 4) {
  800. /*
  801. * Revision less than 004 does not support 64 and
  802. * 88.2 kHz
  803. */
  804. if (snd_rme96_capture_getrate(rme96, &n) == 88200) {
  805. snd_rme96_capture_analog_setrate(rme96, 44100);
  806. }
  807. if (snd_rme96_capture_getrate(rme96, &n) == 64000) {
  808. snd_rme96_capture_analog_setrate(rme96, 32000);
  809. }
  810. }
  811. return 0;
  812. default:
  813. return -EINVAL;
  814. }
  815. if (type != RME96_INPUT_ANALOG && RME96_HAS_ANALOG_IN(rme96)) {
  816. rme96->areg &= ~RME96_AR_ANALOG;
  817. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  818. }
  819. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  820. return 0;
  821. }
  822. static int
  823. snd_rme96_getinputtype(struct rme96 *rme96)
  824. {
  825. if (rme96->areg & RME96_AR_ANALOG) {
  826. return RME96_INPUT_ANALOG;
  827. }
  828. return ((rme96->wcreg >> RME96_WCR_BITPOS_INP_0) & 1) +
  829. (((rme96->wcreg >> RME96_WCR_BITPOS_INP_1) & 1) << 1);
  830. }
  831. static void
  832. snd_rme96_setframelog(struct rme96 *rme96,
  833. int n_channels,
  834. int is_playback)
  835. {
  836. int frlog;
  837. if (n_channels == 2) {
  838. frlog = 1;
  839. } else {
  840. /* assume 8 channels */
  841. frlog = 3;
  842. }
  843. if (is_playback) {
  844. frlog += (rme96->wcreg & RME96_WCR_MODE24) ? 2 : 1;
  845. rme96->playback_frlog = frlog;
  846. } else {
  847. frlog += (rme96->wcreg & RME96_WCR_MODE24_2) ? 2 : 1;
  848. rme96->capture_frlog = frlog;
  849. }
  850. }
  851. static int
  852. snd_rme96_playback_setformat(struct rme96 *rme96, snd_pcm_format_t format)
  853. {
  854. switch (format) {
  855. case SNDRV_PCM_FORMAT_S16_LE:
  856. rme96->wcreg &= ~RME96_WCR_MODE24;
  857. break;
  858. case SNDRV_PCM_FORMAT_S32_LE:
  859. rme96->wcreg |= RME96_WCR_MODE24;
  860. break;
  861. default:
  862. return -EINVAL;
  863. }
  864. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  865. return 0;
  866. }
  867. static int
  868. snd_rme96_capture_setformat(struct rme96 *rme96, snd_pcm_format_t format)
  869. {
  870. switch (format) {
  871. case SNDRV_PCM_FORMAT_S16_LE:
  872. rme96->wcreg &= ~RME96_WCR_MODE24_2;
  873. break;
  874. case SNDRV_PCM_FORMAT_S32_LE:
  875. rme96->wcreg |= RME96_WCR_MODE24_2;
  876. break;
  877. default:
  878. return -EINVAL;
  879. }
  880. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  881. return 0;
  882. }
  883. static void
  884. snd_rme96_set_period_properties(struct rme96 *rme96,
  885. size_t period_bytes)
  886. {
  887. switch (period_bytes) {
  888. case RME96_LARGE_BLOCK_SIZE:
  889. rme96->wcreg &= ~RME96_WCR_ISEL;
  890. break;
  891. case RME96_SMALL_BLOCK_SIZE:
  892. rme96->wcreg |= RME96_WCR_ISEL;
  893. break;
  894. default:
  895. snd_BUG();
  896. break;
  897. }
  898. rme96->wcreg &= ~RME96_WCR_IDIS;
  899. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  900. }
  901. static int
  902. snd_rme96_playback_hw_params(struct snd_pcm_substream *substream,
  903. struct snd_pcm_hw_params *params)
  904. {
  905. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  906. struct snd_pcm_runtime *runtime = substream->runtime;
  907. int err, rate, dummy;
  908. bool apply_dac_volume = false;
  909. runtime->dma_area = (void __force *)(rme96->iobase +
  910. RME96_IO_PLAY_BUFFER);
  911. runtime->dma_addr = rme96->port + RME96_IO_PLAY_BUFFER;
  912. runtime->dma_bytes = RME96_BUFFER_SIZE;
  913. spin_lock_irq(&rme96->lock);
  914. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  915. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  916. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  917. {
  918. /* slave clock */
  919. if ((int)params_rate(params) != rate) {
  920. err = -EIO;
  921. goto error;
  922. }
  923. } else {
  924. err = snd_rme96_playback_setrate(rme96, params_rate(params));
  925. if (err < 0)
  926. goto error;
  927. apply_dac_volume = err > 0; /* need to restore volume later? */
  928. }
  929. err = snd_rme96_playback_setformat(rme96, params_format(params));
  930. if (err < 0)
  931. goto error;
  932. snd_rme96_setframelog(rme96, params_channels(params), 1);
  933. if (rme96->capture_periodsize != 0) {
  934. if (params_period_size(params) << rme96->playback_frlog !=
  935. rme96->capture_periodsize)
  936. {
  937. err = -EBUSY;
  938. goto error;
  939. }
  940. }
  941. rme96->playback_periodsize =
  942. params_period_size(params) << rme96->playback_frlog;
  943. snd_rme96_set_period_properties(rme96, rme96->playback_periodsize);
  944. /* S/PDIF setup */
  945. if ((rme96->wcreg & RME96_WCR_ADAT) == 0) {
  946. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  947. writel(rme96->wcreg |= rme96->wcreg_spdif_stream, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  948. }
  949. err = 0;
  950. error:
  951. spin_unlock_irq(&rme96->lock);
  952. if (apply_dac_volume) {
  953. usleep_range(3000, 10000);
  954. snd_rme96_apply_dac_volume(rme96);
  955. }
  956. return err;
  957. }
  958. static int
  959. snd_rme96_capture_hw_params(struct snd_pcm_substream *substream,
  960. struct snd_pcm_hw_params *params)
  961. {
  962. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  963. struct snd_pcm_runtime *runtime = substream->runtime;
  964. int err, isadat, rate;
  965. runtime->dma_area = (void __force *)(rme96->iobase +
  966. RME96_IO_REC_BUFFER);
  967. runtime->dma_addr = rme96->port + RME96_IO_REC_BUFFER;
  968. runtime->dma_bytes = RME96_BUFFER_SIZE;
  969. spin_lock_irq(&rme96->lock);
  970. if ((err = snd_rme96_capture_setformat(rme96, params_format(params))) < 0) {
  971. spin_unlock_irq(&rme96->lock);
  972. return err;
  973. }
  974. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  975. if ((err = snd_rme96_capture_analog_setrate(rme96,
  976. params_rate(params))) < 0)
  977. {
  978. spin_unlock_irq(&rme96->lock);
  979. return err;
  980. }
  981. } else if ((rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0) {
  982. if ((int)params_rate(params) != rate) {
  983. spin_unlock_irq(&rme96->lock);
  984. return -EIO;
  985. }
  986. if ((isadat && runtime->hw.channels_min == 2) ||
  987. (!isadat && runtime->hw.channels_min == 8))
  988. {
  989. spin_unlock_irq(&rme96->lock);
  990. return -EIO;
  991. }
  992. }
  993. snd_rme96_setframelog(rme96, params_channels(params), 0);
  994. if (rme96->playback_periodsize != 0) {
  995. if (params_period_size(params) << rme96->capture_frlog !=
  996. rme96->playback_periodsize)
  997. {
  998. spin_unlock_irq(&rme96->lock);
  999. return -EBUSY;
  1000. }
  1001. }
  1002. rme96->capture_periodsize =
  1003. params_period_size(params) << rme96->capture_frlog;
  1004. snd_rme96_set_period_properties(rme96, rme96->capture_periodsize);
  1005. spin_unlock_irq(&rme96->lock);
  1006. return 0;
  1007. }
  1008. static void
  1009. snd_rme96_trigger(struct rme96 *rme96,
  1010. int op)
  1011. {
  1012. if (op & RME96_TB_RESET_PLAYPOS)
  1013. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1014. if (op & RME96_TB_RESET_CAPTUREPOS)
  1015. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1016. if (op & RME96_TB_CLEAR_PLAYBACK_IRQ) {
  1017. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1018. if (rme96->rcreg & RME96_RCR_IRQ)
  1019. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  1020. }
  1021. if (op & RME96_TB_CLEAR_CAPTURE_IRQ) {
  1022. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1023. if (rme96->rcreg & RME96_RCR_IRQ_2)
  1024. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  1025. }
  1026. if (op & RME96_TB_START_PLAYBACK)
  1027. rme96->wcreg |= RME96_WCR_START;
  1028. if (op & RME96_TB_STOP_PLAYBACK)
  1029. rme96->wcreg &= ~RME96_WCR_START;
  1030. if (op & RME96_TB_START_CAPTURE)
  1031. rme96->wcreg |= RME96_WCR_START_2;
  1032. if (op & RME96_TB_STOP_CAPTURE)
  1033. rme96->wcreg &= ~RME96_WCR_START_2;
  1034. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1035. }
  1036. static irqreturn_t
  1037. snd_rme96_interrupt(int irq,
  1038. void *dev_id)
  1039. {
  1040. struct rme96 *rme96 = (struct rme96 *)dev_id;
  1041. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1042. /* fastpath out, to ease interrupt sharing */
  1043. if (!((rme96->rcreg & RME96_RCR_IRQ) ||
  1044. (rme96->rcreg & RME96_RCR_IRQ_2)))
  1045. {
  1046. return IRQ_NONE;
  1047. }
  1048. if (rme96->rcreg & RME96_RCR_IRQ) {
  1049. /* playback */
  1050. snd_pcm_period_elapsed(rme96->playback_substream);
  1051. writel(0, rme96->iobase + RME96_IO_CONFIRM_PLAY_IRQ);
  1052. }
  1053. if (rme96->rcreg & RME96_RCR_IRQ_2) {
  1054. /* capture */
  1055. snd_pcm_period_elapsed(rme96->capture_substream);
  1056. writel(0, rme96->iobase + RME96_IO_CONFIRM_REC_IRQ);
  1057. }
  1058. return IRQ_HANDLED;
  1059. }
  1060. static const unsigned int period_bytes[] = { RME96_SMALL_BLOCK_SIZE, RME96_LARGE_BLOCK_SIZE };
  1061. static const struct snd_pcm_hw_constraint_list hw_constraints_period_bytes = {
  1062. .count = ARRAY_SIZE(period_bytes),
  1063. .list = period_bytes,
  1064. .mask = 0
  1065. };
  1066. static void
  1067. rme96_set_buffer_size_constraint(struct rme96 *rme96,
  1068. struct snd_pcm_runtime *runtime)
  1069. {
  1070. unsigned int size;
  1071. snd_pcm_hw_constraint_single(runtime, SNDRV_PCM_HW_PARAM_BUFFER_BYTES,
  1072. RME96_BUFFER_SIZE);
  1073. if ((size = rme96->playback_periodsize) != 0 ||
  1074. (size = rme96->capture_periodsize) != 0)
  1075. snd_pcm_hw_constraint_single(runtime,
  1076. SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1077. size);
  1078. else
  1079. snd_pcm_hw_constraint_list(runtime, 0,
  1080. SNDRV_PCM_HW_PARAM_PERIOD_BYTES,
  1081. &hw_constraints_period_bytes);
  1082. }
  1083. static int
  1084. snd_rme96_playback_spdif_open(struct snd_pcm_substream *substream)
  1085. {
  1086. int rate, dummy;
  1087. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1088. struct snd_pcm_runtime *runtime = substream->runtime;
  1089. snd_pcm_set_sync(substream);
  1090. spin_lock_irq(&rme96->lock);
  1091. if (rme96->playback_substream) {
  1092. spin_unlock_irq(&rme96->lock);
  1093. return -EBUSY;
  1094. }
  1095. rme96->wcreg &= ~RME96_WCR_ADAT;
  1096. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1097. rme96->playback_substream = substream;
  1098. spin_unlock_irq(&rme96->lock);
  1099. runtime->hw = snd_rme96_playback_spdif_info;
  1100. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1101. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1102. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  1103. {
  1104. /* slave clock */
  1105. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1106. runtime->hw.rate_min = rate;
  1107. runtime->hw.rate_max = rate;
  1108. }
  1109. rme96_set_buffer_size_constraint(rme96, runtime);
  1110. rme96->wcreg_spdif_stream = rme96->wcreg_spdif;
  1111. rme96->spdif_ctl->vd[0].access &= ~SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1112. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1113. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1114. return 0;
  1115. }
  1116. static int
  1117. snd_rme96_capture_spdif_open(struct snd_pcm_substream *substream)
  1118. {
  1119. int isadat, rate;
  1120. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1121. struct snd_pcm_runtime *runtime = substream->runtime;
  1122. snd_pcm_set_sync(substream);
  1123. runtime->hw = snd_rme96_capture_spdif_info;
  1124. if (snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1125. (rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0)
  1126. {
  1127. if (isadat) {
  1128. return -EIO;
  1129. }
  1130. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1131. runtime->hw.rate_min = rate;
  1132. runtime->hw.rate_max = rate;
  1133. }
  1134. spin_lock_irq(&rme96->lock);
  1135. if (rme96->capture_substream) {
  1136. spin_unlock_irq(&rme96->lock);
  1137. return -EBUSY;
  1138. }
  1139. rme96->capture_substream = substream;
  1140. spin_unlock_irq(&rme96->lock);
  1141. rme96_set_buffer_size_constraint(rme96, runtime);
  1142. return 0;
  1143. }
  1144. static int
  1145. snd_rme96_playback_adat_open(struct snd_pcm_substream *substream)
  1146. {
  1147. int rate, dummy;
  1148. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1149. struct snd_pcm_runtime *runtime = substream->runtime;
  1150. snd_pcm_set_sync(substream);
  1151. spin_lock_irq(&rme96->lock);
  1152. if (rme96->playback_substream) {
  1153. spin_unlock_irq(&rme96->lock);
  1154. return -EBUSY;
  1155. }
  1156. rme96->wcreg |= RME96_WCR_ADAT;
  1157. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1158. rme96->playback_substream = substream;
  1159. spin_unlock_irq(&rme96->lock);
  1160. runtime->hw = snd_rme96_playback_adat_info;
  1161. if (!(rme96->wcreg & RME96_WCR_MASTER) &&
  1162. snd_rme96_getinputtype(rme96) != RME96_INPUT_ANALOG &&
  1163. (rate = snd_rme96_capture_getrate(rme96, &dummy)) > 0)
  1164. {
  1165. /* slave clock */
  1166. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1167. runtime->hw.rate_min = rate;
  1168. runtime->hw.rate_max = rate;
  1169. }
  1170. rme96_set_buffer_size_constraint(rme96, runtime);
  1171. return 0;
  1172. }
  1173. static int
  1174. snd_rme96_capture_adat_open(struct snd_pcm_substream *substream)
  1175. {
  1176. int isadat, rate;
  1177. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1178. struct snd_pcm_runtime *runtime = substream->runtime;
  1179. snd_pcm_set_sync(substream);
  1180. runtime->hw = snd_rme96_capture_adat_info;
  1181. if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1182. /* makes no sense to use analog input. Note that analog
  1183. expension cards AEB4/8-I are RME96_INPUT_INTERNAL */
  1184. return -EIO;
  1185. }
  1186. if ((rate = snd_rme96_capture_getrate(rme96, &isadat)) > 0) {
  1187. if (!isadat) {
  1188. return -EIO;
  1189. }
  1190. runtime->hw.rates = snd_pcm_rate_to_rate_bit(rate);
  1191. runtime->hw.rate_min = rate;
  1192. runtime->hw.rate_max = rate;
  1193. }
  1194. spin_lock_irq(&rme96->lock);
  1195. if (rme96->capture_substream) {
  1196. spin_unlock_irq(&rme96->lock);
  1197. return -EBUSY;
  1198. }
  1199. rme96->capture_substream = substream;
  1200. spin_unlock_irq(&rme96->lock);
  1201. rme96_set_buffer_size_constraint(rme96, runtime);
  1202. return 0;
  1203. }
  1204. static int
  1205. snd_rme96_playback_close(struct snd_pcm_substream *substream)
  1206. {
  1207. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1208. int spdif = 0;
  1209. spin_lock_irq(&rme96->lock);
  1210. if (RME96_ISPLAYING(rme96)) {
  1211. snd_rme96_trigger(rme96, RME96_STOP_PLAYBACK);
  1212. }
  1213. rme96->playback_substream = NULL;
  1214. rme96->playback_periodsize = 0;
  1215. spdif = (rme96->wcreg & RME96_WCR_ADAT) == 0;
  1216. spin_unlock_irq(&rme96->lock);
  1217. if (spdif) {
  1218. rme96->spdif_ctl->vd[0].access |= SNDRV_CTL_ELEM_ACCESS_INACTIVE;
  1219. snd_ctl_notify(rme96->card, SNDRV_CTL_EVENT_MASK_VALUE |
  1220. SNDRV_CTL_EVENT_MASK_INFO, &rme96->spdif_ctl->id);
  1221. }
  1222. return 0;
  1223. }
  1224. static int
  1225. snd_rme96_capture_close(struct snd_pcm_substream *substream)
  1226. {
  1227. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1228. spin_lock_irq(&rme96->lock);
  1229. if (RME96_ISRECORDING(rme96)) {
  1230. snd_rme96_trigger(rme96, RME96_STOP_CAPTURE);
  1231. }
  1232. rme96->capture_substream = NULL;
  1233. rme96->capture_periodsize = 0;
  1234. spin_unlock_irq(&rme96->lock);
  1235. return 0;
  1236. }
  1237. static int
  1238. snd_rme96_playback_prepare(struct snd_pcm_substream *substream)
  1239. {
  1240. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1241. spin_lock_irq(&rme96->lock);
  1242. if (RME96_ISPLAYING(rme96)) {
  1243. snd_rme96_trigger(rme96, RME96_STOP_PLAYBACK);
  1244. }
  1245. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1246. spin_unlock_irq(&rme96->lock);
  1247. return 0;
  1248. }
  1249. static int
  1250. snd_rme96_capture_prepare(struct snd_pcm_substream *substream)
  1251. {
  1252. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1253. spin_lock_irq(&rme96->lock);
  1254. if (RME96_ISRECORDING(rme96)) {
  1255. snd_rme96_trigger(rme96, RME96_STOP_CAPTURE);
  1256. }
  1257. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1258. spin_unlock_irq(&rme96->lock);
  1259. return 0;
  1260. }
  1261. static int
  1262. snd_rme96_playback_trigger(struct snd_pcm_substream *substream,
  1263. int cmd)
  1264. {
  1265. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1266. struct snd_pcm_substream *s;
  1267. bool sync;
  1268. snd_pcm_group_for_each_entry(s, substream) {
  1269. if (snd_pcm_substream_chip(s) == rme96)
  1270. snd_pcm_trigger_done(s, substream);
  1271. }
  1272. sync = (rme96->playback_substream && rme96->capture_substream) &&
  1273. (rme96->playback_substream->group ==
  1274. rme96->capture_substream->group);
  1275. switch (cmd) {
  1276. case SNDRV_PCM_TRIGGER_START:
  1277. if (!RME96_ISPLAYING(rme96)) {
  1278. if (substream != rme96->playback_substream)
  1279. return -EBUSY;
  1280. snd_rme96_trigger(rme96, sync ? RME96_START_BOTH
  1281. : RME96_START_PLAYBACK);
  1282. }
  1283. break;
  1284. case SNDRV_PCM_TRIGGER_SUSPEND:
  1285. case SNDRV_PCM_TRIGGER_STOP:
  1286. if (RME96_ISPLAYING(rme96)) {
  1287. if (substream != rme96->playback_substream)
  1288. return -EBUSY;
  1289. snd_rme96_trigger(rme96, sync ? RME96_STOP_BOTH
  1290. : RME96_STOP_PLAYBACK);
  1291. }
  1292. break;
  1293. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1294. if (RME96_ISPLAYING(rme96))
  1295. snd_rme96_trigger(rme96, sync ? RME96_STOP_BOTH
  1296. : RME96_STOP_PLAYBACK);
  1297. break;
  1298. case SNDRV_PCM_TRIGGER_RESUME:
  1299. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1300. if (!RME96_ISPLAYING(rme96))
  1301. snd_rme96_trigger(rme96, sync ? RME96_RESUME_BOTH
  1302. : RME96_RESUME_PLAYBACK);
  1303. break;
  1304. default:
  1305. return -EINVAL;
  1306. }
  1307. return 0;
  1308. }
  1309. static int
  1310. snd_rme96_capture_trigger(struct snd_pcm_substream *substream,
  1311. int cmd)
  1312. {
  1313. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1314. struct snd_pcm_substream *s;
  1315. bool sync;
  1316. snd_pcm_group_for_each_entry(s, substream) {
  1317. if (snd_pcm_substream_chip(s) == rme96)
  1318. snd_pcm_trigger_done(s, substream);
  1319. }
  1320. sync = (rme96->playback_substream && rme96->capture_substream) &&
  1321. (rme96->playback_substream->group ==
  1322. rme96->capture_substream->group);
  1323. switch (cmd) {
  1324. case SNDRV_PCM_TRIGGER_START:
  1325. if (!RME96_ISRECORDING(rme96)) {
  1326. if (substream != rme96->capture_substream)
  1327. return -EBUSY;
  1328. snd_rme96_trigger(rme96, sync ? RME96_START_BOTH
  1329. : RME96_START_CAPTURE);
  1330. }
  1331. break;
  1332. case SNDRV_PCM_TRIGGER_SUSPEND:
  1333. case SNDRV_PCM_TRIGGER_STOP:
  1334. if (RME96_ISRECORDING(rme96)) {
  1335. if (substream != rme96->capture_substream)
  1336. return -EBUSY;
  1337. snd_rme96_trigger(rme96, sync ? RME96_STOP_BOTH
  1338. : RME96_STOP_CAPTURE);
  1339. }
  1340. break;
  1341. case SNDRV_PCM_TRIGGER_PAUSE_PUSH:
  1342. if (RME96_ISRECORDING(rme96))
  1343. snd_rme96_trigger(rme96, sync ? RME96_STOP_BOTH
  1344. : RME96_STOP_CAPTURE);
  1345. break;
  1346. case SNDRV_PCM_TRIGGER_RESUME:
  1347. case SNDRV_PCM_TRIGGER_PAUSE_RELEASE:
  1348. if (!RME96_ISRECORDING(rme96))
  1349. snd_rme96_trigger(rme96, sync ? RME96_RESUME_BOTH
  1350. : RME96_RESUME_CAPTURE);
  1351. break;
  1352. default:
  1353. return -EINVAL;
  1354. }
  1355. return 0;
  1356. }
  1357. static snd_pcm_uframes_t
  1358. snd_rme96_playback_pointer(struct snd_pcm_substream *substream)
  1359. {
  1360. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1361. return snd_rme96_playback_ptr(rme96);
  1362. }
  1363. static snd_pcm_uframes_t
  1364. snd_rme96_capture_pointer(struct snd_pcm_substream *substream)
  1365. {
  1366. struct rme96 *rme96 = snd_pcm_substream_chip(substream);
  1367. return snd_rme96_capture_ptr(rme96);
  1368. }
  1369. static const struct snd_pcm_ops snd_rme96_playback_spdif_ops = {
  1370. .open = snd_rme96_playback_spdif_open,
  1371. .close = snd_rme96_playback_close,
  1372. .ioctl = snd_pcm_lib_ioctl,
  1373. .hw_params = snd_rme96_playback_hw_params,
  1374. .prepare = snd_rme96_playback_prepare,
  1375. .trigger = snd_rme96_playback_trigger,
  1376. .pointer = snd_rme96_playback_pointer,
  1377. .copy_user = snd_rme96_playback_copy,
  1378. .copy_kernel = snd_rme96_playback_copy_kernel,
  1379. .fill_silence = snd_rme96_playback_silence,
  1380. .mmap = snd_pcm_lib_mmap_iomem,
  1381. };
  1382. static const struct snd_pcm_ops snd_rme96_capture_spdif_ops = {
  1383. .open = snd_rme96_capture_spdif_open,
  1384. .close = snd_rme96_capture_close,
  1385. .ioctl = snd_pcm_lib_ioctl,
  1386. .hw_params = snd_rme96_capture_hw_params,
  1387. .prepare = snd_rme96_capture_prepare,
  1388. .trigger = snd_rme96_capture_trigger,
  1389. .pointer = snd_rme96_capture_pointer,
  1390. .copy_user = snd_rme96_capture_copy,
  1391. .copy_kernel = snd_rme96_capture_copy_kernel,
  1392. .mmap = snd_pcm_lib_mmap_iomem,
  1393. };
  1394. static const struct snd_pcm_ops snd_rme96_playback_adat_ops = {
  1395. .open = snd_rme96_playback_adat_open,
  1396. .close = snd_rme96_playback_close,
  1397. .ioctl = snd_pcm_lib_ioctl,
  1398. .hw_params = snd_rme96_playback_hw_params,
  1399. .prepare = snd_rme96_playback_prepare,
  1400. .trigger = snd_rme96_playback_trigger,
  1401. .pointer = snd_rme96_playback_pointer,
  1402. .copy_user = snd_rme96_playback_copy,
  1403. .copy_kernel = snd_rme96_playback_copy_kernel,
  1404. .fill_silence = snd_rme96_playback_silence,
  1405. .mmap = snd_pcm_lib_mmap_iomem,
  1406. };
  1407. static const struct snd_pcm_ops snd_rme96_capture_adat_ops = {
  1408. .open = snd_rme96_capture_adat_open,
  1409. .close = snd_rme96_capture_close,
  1410. .ioctl = snd_pcm_lib_ioctl,
  1411. .hw_params = snd_rme96_capture_hw_params,
  1412. .prepare = snd_rme96_capture_prepare,
  1413. .trigger = snd_rme96_capture_trigger,
  1414. .pointer = snd_rme96_capture_pointer,
  1415. .copy_user = snd_rme96_capture_copy,
  1416. .copy_kernel = snd_rme96_capture_copy_kernel,
  1417. .mmap = snd_pcm_lib_mmap_iomem,
  1418. };
  1419. static void
  1420. snd_rme96_free(void *private_data)
  1421. {
  1422. struct rme96 *rme96 = (struct rme96 *)private_data;
  1423. if (!rme96)
  1424. return;
  1425. if (rme96->irq >= 0) {
  1426. snd_rme96_trigger(rme96, RME96_STOP_BOTH);
  1427. rme96->areg &= ~RME96_AR_DAC_EN;
  1428. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1429. free_irq(rme96->irq, (void *)rme96);
  1430. rme96->irq = -1;
  1431. }
  1432. if (rme96->iobase) {
  1433. iounmap(rme96->iobase);
  1434. rme96->iobase = NULL;
  1435. }
  1436. if (rme96->port) {
  1437. pci_release_regions(rme96->pci);
  1438. rme96->port = 0;
  1439. }
  1440. #ifdef CONFIG_PM_SLEEP
  1441. vfree(rme96->playback_suspend_buffer);
  1442. vfree(rme96->capture_suspend_buffer);
  1443. #endif
  1444. pci_disable_device(rme96->pci);
  1445. }
  1446. static void
  1447. snd_rme96_free_spdif_pcm(struct snd_pcm *pcm)
  1448. {
  1449. struct rme96 *rme96 = pcm->private_data;
  1450. rme96->spdif_pcm = NULL;
  1451. }
  1452. static void
  1453. snd_rme96_free_adat_pcm(struct snd_pcm *pcm)
  1454. {
  1455. struct rme96 *rme96 = pcm->private_data;
  1456. rme96->adat_pcm = NULL;
  1457. }
  1458. static int
  1459. snd_rme96_create(struct rme96 *rme96)
  1460. {
  1461. struct pci_dev *pci = rme96->pci;
  1462. int err;
  1463. rme96->irq = -1;
  1464. spin_lock_init(&rme96->lock);
  1465. if ((err = pci_enable_device(pci)) < 0)
  1466. return err;
  1467. if ((err = pci_request_regions(pci, "RME96")) < 0)
  1468. return err;
  1469. rme96->port = pci_resource_start(rme96->pci, 0);
  1470. rme96->iobase = ioremap_nocache(rme96->port, RME96_IO_SIZE);
  1471. if (!rme96->iobase) {
  1472. dev_err(rme96->card->dev,
  1473. "unable to remap memory region 0x%lx-0x%lx\n",
  1474. rme96->port, rme96->port + RME96_IO_SIZE - 1);
  1475. return -ENOMEM;
  1476. }
  1477. if (request_irq(pci->irq, snd_rme96_interrupt, IRQF_SHARED,
  1478. KBUILD_MODNAME, rme96)) {
  1479. dev_err(rme96->card->dev, "unable to grab IRQ %d\n", pci->irq);
  1480. return -EBUSY;
  1481. }
  1482. rme96->irq = pci->irq;
  1483. /* read the card's revision number */
  1484. pci_read_config_byte(pci, 8, &rme96->rev);
  1485. /* set up ALSA pcm device for S/PDIF */
  1486. if ((err = snd_pcm_new(rme96->card, "Digi96 IEC958", 0,
  1487. 1, 1, &rme96->spdif_pcm)) < 0)
  1488. {
  1489. return err;
  1490. }
  1491. rme96->spdif_pcm->private_data = rme96;
  1492. rme96->spdif_pcm->private_free = snd_rme96_free_spdif_pcm;
  1493. strcpy(rme96->spdif_pcm->name, "Digi96 IEC958");
  1494. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_spdif_ops);
  1495. snd_pcm_set_ops(rme96->spdif_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_spdif_ops);
  1496. rme96->spdif_pcm->info_flags = 0;
  1497. /* set up ALSA pcm device for ADAT */
  1498. if (pci->device == PCI_DEVICE_ID_RME_DIGI96) {
  1499. /* ADAT is not available on the base model */
  1500. rme96->adat_pcm = NULL;
  1501. } else {
  1502. if ((err = snd_pcm_new(rme96->card, "Digi96 ADAT", 1,
  1503. 1, 1, &rme96->adat_pcm)) < 0)
  1504. {
  1505. return err;
  1506. }
  1507. rme96->adat_pcm->private_data = rme96;
  1508. rme96->adat_pcm->private_free = snd_rme96_free_adat_pcm;
  1509. strcpy(rme96->adat_pcm->name, "Digi96 ADAT");
  1510. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_PLAYBACK, &snd_rme96_playback_adat_ops);
  1511. snd_pcm_set_ops(rme96->adat_pcm, SNDRV_PCM_STREAM_CAPTURE, &snd_rme96_capture_adat_ops);
  1512. rme96->adat_pcm->info_flags = 0;
  1513. }
  1514. rme96->playback_periodsize = 0;
  1515. rme96->capture_periodsize = 0;
  1516. /* make sure playback/capture is stopped, if by some reason active */
  1517. snd_rme96_trigger(rme96, RME96_STOP_BOTH);
  1518. /* set default values in registers */
  1519. rme96->wcreg =
  1520. RME96_WCR_FREQ_1 | /* set 44.1 kHz playback */
  1521. RME96_WCR_SEL | /* normal playback */
  1522. RME96_WCR_MASTER | /* set to master clock mode */
  1523. RME96_WCR_INP_0; /* set coaxial input */
  1524. rme96->areg = RME96_AR_FREQPAD_1; /* set 44.1 kHz analog capture */
  1525. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1526. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1527. /* reset the ADC */
  1528. writel(rme96->areg | RME96_AR_PD2,
  1529. rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1530. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1531. /* reset and enable the DAC (order is important). */
  1532. snd_rme96_reset_dac(rme96);
  1533. rme96->areg |= RME96_AR_DAC_EN;
  1534. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  1535. /* reset playback and record buffer pointers */
  1536. writel(0, rme96->iobase + RME96_IO_RESET_PLAY_POS);
  1537. writel(0, rme96->iobase + RME96_IO_RESET_REC_POS);
  1538. /* reset volume */
  1539. rme96->vol[0] = rme96->vol[1] = 0;
  1540. if (RME96_HAS_ANALOG_OUT(rme96)) {
  1541. snd_rme96_apply_dac_volume(rme96);
  1542. }
  1543. /* init switch interface */
  1544. if ((err = snd_rme96_create_switches(rme96->card, rme96)) < 0) {
  1545. return err;
  1546. }
  1547. /* init proc interface */
  1548. snd_rme96_proc_init(rme96);
  1549. return 0;
  1550. }
  1551. /*
  1552. * proc interface
  1553. */
  1554. static void
  1555. snd_rme96_proc_read(struct snd_info_entry *entry, struct snd_info_buffer *buffer)
  1556. {
  1557. int n;
  1558. struct rme96 *rme96 = entry->private_data;
  1559. rme96->rcreg = readl(rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1560. snd_iprintf(buffer, rme96->card->longname);
  1561. snd_iprintf(buffer, " (index #%d)\n", rme96->card->number + 1);
  1562. snd_iprintf(buffer, "\nGeneral settings\n");
  1563. if (rme96->wcreg & RME96_WCR_IDIS) {
  1564. snd_iprintf(buffer, " period size: N/A (interrupts "
  1565. "disabled)\n");
  1566. } else if (rme96->wcreg & RME96_WCR_ISEL) {
  1567. snd_iprintf(buffer, " period size: 2048 bytes\n");
  1568. } else {
  1569. snd_iprintf(buffer, " period size: 8192 bytes\n");
  1570. }
  1571. snd_iprintf(buffer, "\nInput settings\n");
  1572. switch (snd_rme96_getinputtype(rme96)) {
  1573. case RME96_INPUT_OPTICAL:
  1574. snd_iprintf(buffer, " input: optical");
  1575. break;
  1576. case RME96_INPUT_COAXIAL:
  1577. snd_iprintf(buffer, " input: coaxial");
  1578. break;
  1579. case RME96_INPUT_INTERNAL:
  1580. snd_iprintf(buffer, " input: internal");
  1581. break;
  1582. case RME96_INPUT_XLR:
  1583. snd_iprintf(buffer, " input: XLR");
  1584. break;
  1585. case RME96_INPUT_ANALOG:
  1586. snd_iprintf(buffer, " input: analog");
  1587. break;
  1588. }
  1589. if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1590. snd_iprintf(buffer, "\n sample rate: no valid signal\n");
  1591. } else {
  1592. if (n) {
  1593. snd_iprintf(buffer, " (8 channels)\n");
  1594. } else {
  1595. snd_iprintf(buffer, " (2 channels)\n");
  1596. }
  1597. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1598. snd_rme96_capture_getrate(rme96, &n));
  1599. }
  1600. if (rme96->wcreg & RME96_WCR_MODE24_2) {
  1601. snd_iprintf(buffer, " sample format: 24 bit\n");
  1602. } else {
  1603. snd_iprintf(buffer, " sample format: 16 bit\n");
  1604. }
  1605. snd_iprintf(buffer, "\nOutput settings\n");
  1606. if (rme96->wcreg & RME96_WCR_SEL) {
  1607. snd_iprintf(buffer, " output signal: normal playback\n");
  1608. } else {
  1609. snd_iprintf(buffer, " output signal: same as input\n");
  1610. }
  1611. snd_iprintf(buffer, " sample rate: %d Hz\n",
  1612. snd_rme96_playback_getrate(rme96));
  1613. if (rme96->wcreg & RME96_WCR_MODE24) {
  1614. snd_iprintf(buffer, " sample format: 24 bit\n");
  1615. } else {
  1616. snd_iprintf(buffer, " sample format: 16 bit\n");
  1617. }
  1618. if (rme96->areg & RME96_AR_WSEL) {
  1619. snd_iprintf(buffer, " sample clock source: word clock\n");
  1620. } else if (rme96->wcreg & RME96_WCR_MASTER) {
  1621. snd_iprintf(buffer, " sample clock source: internal\n");
  1622. } else if (snd_rme96_getinputtype(rme96) == RME96_INPUT_ANALOG) {
  1623. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to analog input setting)\n");
  1624. } else if (snd_rme96_capture_getrate(rme96, &n) < 0) {
  1625. snd_iprintf(buffer, " sample clock source: autosync (internal anyway due to no valid signal)\n");
  1626. } else {
  1627. snd_iprintf(buffer, " sample clock source: autosync\n");
  1628. }
  1629. if (rme96->wcreg & RME96_WCR_PRO) {
  1630. snd_iprintf(buffer, " format: AES/EBU (professional)\n");
  1631. } else {
  1632. snd_iprintf(buffer, " format: IEC958 (consumer)\n");
  1633. }
  1634. if (rme96->wcreg & RME96_WCR_EMP) {
  1635. snd_iprintf(buffer, " emphasis: on\n");
  1636. } else {
  1637. snd_iprintf(buffer, " emphasis: off\n");
  1638. }
  1639. if (rme96->wcreg & RME96_WCR_DOLBY) {
  1640. snd_iprintf(buffer, " non-audio (dolby): on\n");
  1641. } else {
  1642. snd_iprintf(buffer, " non-audio (dolby): off\n");
  1643. }
  1644. if (RME96_HAS_ANALOG_IN(rme96)) {
  1645. snd_iprintf(buffer, "\nAnalog output settings\n");
  1646. switch (snd_rme96_getmontracks(rme96)) {
  1647. case RME96_MONITOR_TRACKS_1_2:
  1648. snd_iprintf(buffer, " monitored ADAT tracks: 1+2\n");
  1649. break;
  1650. case RME96_MONITOR_TRACKS_3_4:
  1651. snd_iprintf(buffer, " monitored ADAT tracks: 3+4\n");
  1652. break;
  1653. case RME96_MONITOR_TRACKS_5_6:
  1654. snd_iprintf(buffer, " monitored ADAT tracks: 5+6\n");
  1655. break;
  1656. case RME96_MONITOR_TRACKS_7_8:
  1657. snd_iprintf(buffer, " monitored ADAT tracks: 7+8\n");
  1658. break;
  1659. }
  1660. switch (snd_rme96_getattenuation(rme96)) {
  1661. case RME96_ATTENUATION_0:
  1662. snd_iprintf(buffer, " attenuation: 0 dB\n");
  1663. break;
  1664. case RME96_ATTENUATION_6:
  1665. snd_iprintf(buffer, " attenuation: -6 dB\n");
  1666. break;
  1667. case RME96_ATTENUATION_12:
  1668. snd_iprintf(buffer, " attenuation: -12 dB\n");
  1669. break;
  1670. case RME96_ATTENUATION_18:
  1671. snd_iprintf(buffer, " attenuation: -18 dB\n");
  1672. break;
  1673. }
  1674. snd_iprintf(buffer, " volume left: %u\n", rme96->vol[0]);
  1675. snd_iprintf(buffer, " volume right: %u\n", rme96->vol[1]);
  1676. }
  1677. }
  1678. static void snd_rme96_proc_init(struct rme96 *rme96)
  1679. {
  1680. struct snd_info_entry *entry;
  1681. if (! snd_card_proc_new(rme96->card, "rme96", &entry))
  1682. snd_info_set_text_ops(entry, rme96, snd_rme96_proc_read);
  1683. }
  1684. /*
  1685. * control interface
  1686. */
  1687. #define snd_rme96_info_loopback_control snd_ctl_boolean_mono_info
  1688. static int
  1689. snd_rme96_get_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1690. {
  1691. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1692. spin_lock_irq(&rme96->lock);
  1693. ucontrol->value.integer.value[0] = rme96->wcreg & RME96_WCR_SEL ? 0 : 1;
  1694. spin_unlock_irq(&rme96->lock);
  1695. return 0;
  1696. }
  1697. static int
  1698. snd_rme96_put_loopback_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1699. {
  1700. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1701. unsigned int val;
  1702. int change;
  1703. val = ucontrol->value.integer.value[0] ? 0 : RME96_WCR_SEL;
  1704. spin_lock_irq(&rme96->lock);
  1705. val = (rme96->wcreg & ~RME96_WCR_SEL) | val;
  1706. change = val != rme96->wcreg;
  1707. rme96->wcreg = val;
  1708. writel(val, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1709. spin_unlock_irq(&rme96->lock);
  1710. return change;
  1711. }
  1712. static int
  1713. snd_rme96_info_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1714. {
  1715. static const char * const _texts[5] = {
  1716. "Optical", "Coaxial", "Internal", "XLR", "Analog"
  1717. };
  1718. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1719. const char *texts[5] = {
  1720. _texts[0], _texts[1], _texts[2], _texts[3], _texts[4]
  1721. };
  1722. int num_items;
  1723. switch (rme96->pci->device) {
  1724. case PCI_DEVICE_ID_RME_DIGI96:
  1725. case PCI_DEVICE_ID_RME_DIGI96_8:
  1726. num_items = 3;
  1727. break;
  1728. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1729. num_items = 4;
  1730. break;
  1731. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1732. if (rme96->rev > 4) {
  1733. /* PST */
  1734. num_items = 4;
  1735. texts[3] = _texts[4]; /* Analog instead of XLR */
  1736. } else {
  1737. /* PAD */
  1738. num_items = 5;
  1739. }
  1740. break;
  1741. default:
  1742. snd_BUG();
  1743. return -EINVAL;
  1744. }
  1745. return snd_ctl_enum_info(uinfo, 1, num_items, texts);
  1746. }
  1747. static int
  1748. snd_rme96_get_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1749. {
  1750. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1751. unsigned int items = 3;
  1752. spin_lock_irq(&rme96->lock);
  1753. ucontrol->value.enumerated.item[0] = snd_rme96_getinputtype(rme96);
  1754. switch (rme96->pci->device) {
  1755. case PCI_DEVICE_ID_RME_DIGI96:
  1756. case PCI_DEVICE_ID_RME_DIGI96_8:
  1757. items = 3;
  1758. break;
  1759. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1760. items = 4;
  1761. break;
  1762. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1763. if (rme96->rev > 4) {
  1764. /* for handling PST case, (INPUT_ANALOG is moved to INPUT_XLR */
  1765. if (ucontrol->value.enumerated.item[0] == RME96_INPUT_ANALOG) {
  1766. ucontrol->value.enumerated.item[0] = RME96_INPUT_XLR;
  1767. }
  1768. items = 4;
  1769. } else {
  1770. items = 5;
  1771. }
  1772. break;
  1773. default:
  1774. snd_BUG();
  1775. break;
  1776. }
  1777. if (ucontrol->value.enumerated.item[0] >= items) {
  1778. ucontrol->value.enumerated.item[0] = items - 1;
  1779. }
  1780. spin_unlock_irq(&rme96->lock);
  1781. return 0;
  1782. }
  1783. static int
  1784. snd_rme96_put_inputtype_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1785. {
  1786. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1787. unsigned int val;
  1788. int change, items = 3;
  1789. switch (rme96->pci->device) {
  1790. case PCI_DEVICE_ID_RME_DIGI96:
  1791. case PCI_DEVICE_ID_RME_DIGI96_8:
  1792. items = 3;
  1793. break;
  1794. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  1795. items = 4;
  1796. break;
  1797. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  1798. if (rme96->rev > 4) {
  1799. items = 4;
  1800. } else {
  1801. items = 5;
  1802. }
  1803. break;
  1804. default:
  1805. snd_BUG();
  1806. break;
  1807. }
  1808. val = ucontrol->value.enumerated.item[0] % items;
  1809. /* special case for PST */
  1810. if (rme96->pci->device == PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST && rme96->rev > 4) {
  1811. if (val == RME96_INPUT_XLR) {
  1812. val = RME96_INPUT_ANALOG;
  1813. }
  1814. }
  1815. spin_lock_irq(&rme96->lock);
  1816. change = (int)val != snd_rme96_getinputtype(rme96);
  1817. snd_rme96_setinputtype(rme96, val);
  1818. spin_unlock_irq(&rme96->lock);
  1819. return change;
  1820. }
  1821. static int
  1822. snd_rme96_info_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1823. {
  1824. static const char * const texts[3] = { "AutoSync", "Internal", "Word" };
  1825. return snd_ctl_enum_info(uinfo, 1, 3, texts);
  1826. }
  1827. static int
  1828. snd_rme96_get_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1829. {
  1830. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1831. spin_lock_irq(&rme96->lock);
  1832. ucontrol->value.enumerated.item[0] = snd_rme96_getclockmode(rme96);
  1833. spin_unlock_irq(&rme96->lock);
  1834. return 0;
  1835. }
  1836. static int
  1837. snd_rme96_put_clockmode_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1838. {
  1839. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1840. unsigned int val;
  1841. int change;
  1842. val = ucontrol->value.enumerated.item[0] % 3;
  1843. spin_lock_irq(&rme96->lock);
  1844. change = (int)val != snd_rme96_getclockmode(rme96);
  1845. snd_rme96_setclockmode(rme96, val);
  1846. spin_unlock_irq(&rme96->lock);
  1847. return change;
  1848. }
  1849. static int
  1850. snd_rme96_info_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1851. {
  1852. static const char * const texts[4] = {
  1853. "0 dB", "-6 dB", "-12 dB", "-18 dB"
  1854. };
  1855. return snd_ctl_enum_info(uinfo, 1, 4, texts);
  1856. }
  1857. static int
  1858. snd_rme96_get_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1859. {
  1860. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1861. spin_lock_irq(&rme96->lock);
  1862. ucontrol->value.enumerated.item[0] = snd_rme96_getattenuation(rme96);
  1863. spin_unlock_irq(&rme96->lock);
  1864. return 0;
  1865. }
  1866. static int
  1867. snd_rme96_put_attenuation_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1868. {
  1869. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1870. unsigned int val;
  1871. int change;
  1872. val = ucontrol->value.enumerated.item[0] % 4;
  1873. spin_lock_irq(&rme96->lock);
  1874. change = (int)val != snd_rme96_getattenuation(rme96);
  1875. snd_rme96_setattenuation(rme96, val);
  1876. spin_unlock_irq(&rme96->lock);
  1877. return change;
  1878. }
  1879. static int
  1880. snd_rme96_info_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1881. {
  1882. static const char * const texts[4] = { "1+2", "3+4", "5+6", "7+8" };
  1883. return snd_ctl_enum_info(uinfo, 1, 4, texts);
  1884. }
  1885. static int
  1886. snd_rme96_get_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1887. {
  1888. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1889. spin_lock_irq(&rme96->lock);
  1890. ucontrol->value.enumerated.item[0] = snd_rme96_getmontracks(rme96);
  1891. spin_unlock_irq(&rme96->lock);
  1892. return 0;
  1893. }
  1894. static int
  1895. snd_rme96_put_montracks_control(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1896. {
  1897. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1898. unsigned int val;
  1899. int change;
  1900. val = ucontrol->value.enumerated.item[0] % 4;
  1901. spin_lock_irq(&rme96->lock);
  1902. change = (int)val != snd_rme96_getmontracks(rme96);
  1903. snd_rme96_setmontracks(rme96, val);
  1904. spin_unlock_irq(&rme96->lock);
  1905. return change;
  1906. }
  1907. static u32 snd_rme96_convert_from_aes(struct snd_aes_iec958 *aes)
  1908. {
  1909. u32 val = 0;
  1910. val |= (aes->status[0] & IEC958_AES0_PROFESSIONAL) ? RME96_WCR_PRO : 0;
  1911. val |= (aes->status[0] & IEC958_AES0_NONAUDIO) ? RME96_WCR_DOLBY : 0;
  1912. if (val & RME96_WCR_PRO)
  1913. val |= (aes->status[0] & IEC958_AES0_PRO_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1914. else
  1915. val |= (aes->status[0] & IEC958_AES0_CON_EMPHASIS_5015) ? RME96_WCR_EMP : 0;
  1916. return val;
  1917. }
  1918. static void snd_rme96_convert_to_aes(struct snd_aes_iec958 *aes, u32 val)
  1919. {
  1920. aes->status[0] = ((val & RME96_WCR_PRO) ? IEC958_AES0_PROFESSIONAL : 0) |
  1921. ((val & RME96_WCR_DOLBY) ? IEC958_AES0_NONAUDIO : 0);
  1922. if (val & RME96_WCR_PRO)
  1923. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_PRO_EMPHASIS_5015 : 0;
  1924. else
  1925. aes->status[0] |= (val & RME96_WCR_EMP) ? IEC958_AES0_CON_EMPHASIS_5015 : 0;
  1926. }
  1927. static int snd_rme96_control_spdif_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1928. {
  1929. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1930. uinfo->count = 1;
  1931. return 0;
  1932. }
  1933. static int snd_rme96_control_spdif_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1934. {
  1935. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1936. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif);
  1937. return 0;
  1938. }
  1939. static int snd_rme96_control_spdif_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1940. {
  1941. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1942. int change;
  1943. u32 val;
  1944. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1945. spin_lock_irq(&rme96->lock);
  1946. change = val != rme96->wcreg_spdif;
  1947. rme96->wcreg_spdif = val;
  1948. spin_unlock_irq(&rme96->lock);
  1949. return change;
  1950. }
  1951. static int snd_rme96_control_spdif_stream_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1952. {
  1953. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1954. uinfo->count = 1;
  1955. return 0;
  1956. }
  1957. static int snd_rme96_control_spdif_stream_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1958. {
  1959. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1960. snd_rme96_convert_to_aes(&ucontrol->value.iec958, rme96->wcreg_spdif_stream);
  1961. return 0;
  1962. }
  1963. static int snd_rme96_control_spdif_stream_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1964. {
  1965. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1966. int change;
  1967. u32 val;
  1968. val = snd_rme96_convert_from_aes(&ucontrol->value.iec958);
  1969. spin_lock_irq(&rme96->lock);
  1970. change = val != rme96->wcreg_spdif_stream;
  1971. rme96->wcreg_spdif_stream = val;
  1972. rme96->wcreg &= ~(RME96_WCR_PRO | RME96_WCR_DOLBY | RME96_WCR_EMP);
  1973. rme96->wcreg |= val;
  1974. writel(rme96->wcreg, rme96->iobase + RME96_IO_CONTROL_REGISTER);
  1975. spin_unlock_irq(&rme96->lock);
  1976. return change;
  1977. }
  1978. static int snd_rme96_control_spdif_mask_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1979. {
  1980. uinfo->type = SNDRV_CTL_ELEM_TYPE_IEC958;
  1981. uinfo->count = 1;
  1982. return 0;
  1983. }
  1984. static int snd_rme96_control_spdif_mask_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *ucontrol)
  1985. {
  1986. ucontrol->value.iec958.status[0] = kcontrol->private_value;
  1987. return 0;
  1988. }
  1989. static int
  1990. snd_rme96_dac_volume_info(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_info *uinfo)
  1991. {
  1992. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  1993. uinfo->type = SNDRV_CTL_ELEM_TYPE_INTEGER;
  1994. uinfo->count = 2;
  1995. uinfo->value.integer.min = 0;
  1996. uinfo->value.integer.max = RME96_185X_MAX_OUT(rme96);
  1997. return 0;
  1998. }
  1999. static int
  2000. snd_rme96_dac_volume_get(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *u)
  2001. {
  2002. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  2003. spin_lock_irq(&rme96->lock);
  2004. u->value.integer.value[0] = rme96->vol[0];
  2005. u->value.integer.value[1] = rme96->vol[1];
  2006. spin_unlock_irq(&rme96->lock);
  2007. return 0;
  2008. }
  2009. static int
  2010. snd_rme96_dac_volume_put(struct snd_kcontrol *kcontrol, struct snd_ctl_elem_value *u)
  2011. {
  2012. struct rme96 *rme96 = snd_kcontrol_chip(kcontrol);
  2013. int change = 0;
  2014. unsigned int vol, maxvol;
  2015. if (!RME96_HAS_ANALOG_OUT(rme96))
  2016. return -EINVAL;
  2017. maxvol = RME96_185X_MAX_OUT(rme96);
  2018. spin_lock_irq(&rme96->lock);
  2019. vol = u->value.integer.value[0];
  2020. if (vol != rme96->vol[0] && vol <= maxvol) {
  2021. rme96->vol[0] = vol;
  2022. change = 1;
  2023. }
  2024. vol = u->value.integer.value[1];
  2025. if (vol != rme96->vol[1] && vol <= maxvol) {
  2026. rme96->vol[1] = vol;
  2027. change = 1;
  2028. }
  2029. if (change)
  2030. snd_rme96_apply_dac_volume(rme96);
  2031. spin_unlock_irq(&rme96->lock);
  2032. return change;
  2033. }
  2034. static struct snd_kcontrol_new snd_rme96_controls[] = {
  2035. {
  2036. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2037. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,DEFAULT),
  2038. .info = snd_rme96_control_spdif_info,
  2039. .get = snd_rme96_control_spdif_get,
  2040. .put = snd_rme96_control_spdif_put
  2041. },
  2042. {
  2043. .access = SNDRV_CTL_ELEM_ACCESS_READWRITE | SNDRV_CTL_ELEM_ACCESS_INACTIVE,
  2044. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2045. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PCM_STREAM),
  2046. .info = snd_rme96_control_spdif_stream_info,
  2047. .get = snd_rme96_control_spdif_stream_get,
  2048. .put = snd_rme96_control_spdif_stream_put
  2049. },
  2050. {
  2051. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2052. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2053. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,CON_MASK),
  2054. .info = snd_rme96_control_spdif_mask_info,
  2055. .get = snd_rme96_control_spdif_mask_get,
  2056. .private_value = IEC958_AES0_NONAUDIO |
  2057. IEC958_AES0_PROFESSIONAL |
  2058. IEC958_AES0_CON_EMPHASIS
  2059. },
  2060. {
  2061. .access = SNDRV_CTL_ELEM_ACCESS_READ,
  2062. .iface = SNDRV_CTL_ELEM_IFACE_PCM,
  2063. .name = SNDRV_CTL_NAME_IEC958("",PLAYBACK,PRO_MASK),
  2064. .info = snd_rme96_control_spdif_mask_info,
  2065. .get = snd_rme96_control_spdif_mask_get,
  2066. .private_value = IEC958_AES0_NONAUDIO |
  2067. IEC958_AES0_PROFESSIONAL |
  2068. IEC958_AES0_PRO_EMPHASIS
  2069. },
  2070. {
  2071. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2072. .name = "Input Connector",
  2073. .info = snd_rme96_info_inputtype_control,
  2074. .get = snd_rme96_get_inputtype_control,
  2075. .put = snd_rme96_put_inputtype_control
  2076. },
  2077. {
  2078. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2079. .name = "Loopback Input",
  2080. .info = snd_rme96_info_loopback_control,
  2081. .get = snd_rme96_get_loopback_control,
  2082. .put = snd_rme96_put_loopback_control
  2083. },
  2084. {
  2085. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2086. .name = "Sample Clock Source",
  2087. .info = snd_rme96_info_clockmode_control,
  2088. .get = snd_rme96_get_clockmode_control,
  2089. .put = snd_rme96_put_clockmode_control
  2090. },
  2091. {
  2092. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2093. .name = "Monitor Tracks",
  2094. .info = snd_rme96_info_montracks_control,
  2095. .get = snd_rme96_get_montracks_control,
  2096. .put = snd_rme96_put_montracks_control
  2097. },
  2098. {
  2099. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2100. .name = "Attenuation",
  2101. .info = snd_rme96_info_attenuation_control,
  2102. .get = snd_rme96_get_attenuation_control,
  2103. .put = snd_rme96_put_attenuation_control
  2104. },
  2105. {
  2106. .iface = SNDRV_CTL_ELEM_IFACE_MIXER,
  2107. .name = "DAC Playback Volume",
  2108. .info = snd_rme96_dac_volume_info,
  2109. .get = snd_rme96_dac_volume_get,
  2110. .put = snd_rme96_dac_volume_put
  2111. }
  2112. };
  2113. static int
  2114. snd_rme96_create_switches(struct snd_card *card,
  2115. struct rme96 *rme96)
  2116. {
  2117. int idx, err;
  2118. struct snd_kcontrol *kctl;
  2119. for (idx = 0; idx < 7; idx++) {
  2120. if ((err = snd_ctl_add(card, kctl = snd_ctl_new1(&snd_rme96_controls[idx], rme96))) < 0)
  2121. return err;
  2122. if (idx == 1) /* IEC958 (S/PDIF) Stream */
  2123. rme96->spdif_ctl = kctl;
  2124. }
  2125. if (RME96_HAS_ANALOG_OUT(rme96)) {
  2126. for (idx = 7; idx < 10; idx++)
  2127. if ((err = snd_ctl_add(card, snd_ctl_new1(&snd_rme96_controls[idx], rme96))) < 0)
  2128. return err;
  2129. }
  2130. return 0;
  2131. }
  2132. /*
  2133. * Card initialisation
  2134. */
  2135. #ifdef CONFIG_PM_SLEEP
  2136. static int rme96_suspend(struct device *dev)
  2137. {
  2138. struct snd_card *card = dev_get_drvdata(dev);
  2139. struct rme96 *rme96 = card->private_data;
  2140. snd_power_change_state(card, SNDRV_CTL_POWER_D3hot);
  2141. snd_pcm_suspend(rme96->playback_substream);
  2142. snd_pcm_suspend(rme96->capture_substream);
  2143. /* save capture & playback pointers */
  2144. rme96->playback_pointer = readl(rme96->iobase + RME96_IO_GET_PLAY_POS)
  2145. & RME96_RCR_AUDIO_ADDR_MASK;
  2146. rme96->capture_pointer = readl(rme96->iobase + RME96_IO_GET_REC_POS)
  2147. & RME96_RCR_AUDIO_ADDR_MASK;
  2148. /* save playback and capture buffers */
  2149. memcpy_fromio(rme96->playback_suspend_buffer,
  2150. rme96->iobase + RME96_IO_PLAY_BUFFER, RME96_BUFFER_SIZE);
  2151. memcpy_fromio(rme96->capture_suspend_buffer,
  2152. rme96->iobase + RME96_IO_REC_BUFFER, RME96_BUFFER_SIZE);
  2153. /* disable the DAC */
  2154. rme96->areg &= ~RME96_AR_DAC_EN;
  2155. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  2156. return 0;
  2157. }
  2158. static int rme96_resume(struct device *dev)
  2159. {
  2160. struct snd_card *card = dev_get_drvdata(dev);
  2161. struct rme96 *rme96 = card->private_data;
  2162. /* reset playback and record buffer pointers */
  2163. writel(0, rme96->iobase + RME96_IO_SET_PLAY_POS
  2164. + rme96->playback_pointer);
  2165. writel(0, rme96->iobase + RME96_IO_SET_REC_POS
  2166. + rme96->capture_pointer);
  2167. /* restore playback and capture buffers */
  2168. memcpy_toio(rme96->iobase + RME96_IO_PLAY_BUFFER,
  2169. rme96->playback_suspend_buffer, RME96_BUFFER_SIZE);
  2170. memcpy_toio(rme96->iobase + RME96_IO_REC_BUFFER,
  2171. rme96->capture_suspend_buffer, RME96_BUFFER_SIZE);
  2172. /* reset the ADC */
  2173. writel(rme96->areg | RME96_AR_PD2,
  2174. rme96->iobase + RME96_IO_ADDITIONAL_REG);
  2175. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  2176. /* reset and enable DAC, restore analog volume */
  2177. snd_rme96_reset_dac(rme96);
  2178. rme96->areg |= RME96_AR_DAC_EN;
  2179. writel(rme96->areg, rme96->iobase + RME96_IO_ADDITIONAL_REG);
  2180. if (RME96_HAS_ANALOG_OUT(rme96)) {
  2181. usleep_range(3000, 10000);
  2182. snd_rme96_apply_dac_volume(rme96);
  2183. }
  2184. snd_power_change_state(card, SNDRV_CTL_POWER_D0);
  2185. return 0;
  2186. }
  2187. static SIMPLE_DEV_PM_OPS(rme96_pm, rme96_suspend, rme96_resume);
  2188. #define RME96_PM_OPS &rme96_pm
  2189. #else
  2190. #define RME96_PM_OPS NULL
  2191. #endif /* CONFIG_PM_SLEEP */
  2192. static void snd_rme96_card_free(struct snd_card *card)
  2193. {
  2194. snd_rme96_free(card->private_data);
  2195. }
  2196. static int
  2197. snd_rme96_probe(struct pci_dev *pci,
  2198. const struct pci_device_id *pci_id)
  2199. {
  2200. static int dev;
  2201. struct rme96 *rme96;
  2202. struct snd_card *card;
  2203. int err;
  2204. u8 val;
  2205. if (dev >= SNDRV_CARDS) {
  2206. return -ENODEV;
  2207. }
  2208. if (!enable[dev]) {
  2209. dev++;
  2210. return -ENOENT;
  2211. }
  2212. err = snd_card_new(&pci->dev, index[dev], id[dev], THIS_MODULE,
  2213. sizeof(struct rme96), &card);
  2214. if (err < 0)
  2215. return err;
  2216. card->private_free = snd_rme96_card_free;
  2217. rme96 = card->private_data;
  2218. rme96->card = card;
  2219. rme96->pci = pci;
  2220. err = snd_rme96_create(rme96);
  2221. if (err)
  2222. goto free_card;
  2223. #ifdef CONFIG_PM_SLEEP
  2224. rme96->playback_suspend_buffer = vmalloc(RME96_BUFFER_SIZE);
  2225. if (!rme96->playback_suspend_buffer) {
  2226. err = -ENOMEM;
  2227. goto free_card;
  2228. }
  2229. rme96->capture_suspend_buffer = vmalloc(RME96_BUFFER_SIZE);
  2230. if (!rme96->capture_suspend_buffer) {
  2231. err = -ENOMEM;
  2232. goto free_card;
  2233. }
  2234. #endif
  2235. strcpy(card->driver, "Digi96");
  2236. switch (rme96->pci->device) {
  2237. case PCI_DEVICE_ID_RME_DIGI96:
  2238. strcpy(card->shortname, "RME Digi96");
  2239. break;
  2240. case PCI_DEVICE_ID_RME_DIGI96_8:
  2241. strcpy(card->shortname, "RME Digi96/8");
  2242. break;
  2243. case PCI_DEVICE_ID_RME_DIGI96_8_PRO:
  2244. strcpy(card->shortname, "RME Digi96/8 PRO");
  2245. break;
  2246. case PCI_DEVICE_ID_RME_DIGI96_8_PAD_OR_PST:
  2247. pci_read_config_byte(rme96->pci, 8, &val);
  2248. if (val < 5) {
  2249. strcpy(card->shortname, "RME Digi96/8 PAD");
  2250. } else {
  2251. strcpy(card->shortname, "RME Digi96/8 PST");
  2252. }
  2253. break;
  2254. }
  2255. sprintf(card->longname, "%s at 0x%lx, irq %d", card->shortname,
  2256. rme96->port, rme96->irq);
  2257. err = snd_card_register(card);
  2258. if (err)
  2259. goto free_card;
  2260. pci_set_drvdata(pci, card);
  2261. dev++;
  2262. return 0;
  2263. free_card:
  2264. snd_card_free(card);
  2265. return err;
  2266. }
  2267. static void snd_rme96_remove(struct pci_dev *pci)
  2268. {
  2269. snd_card_free(pci_get_drvdata(pci));
  2270. }
  2271. static struct pci_driver rme96_driver = {
  2272. .name = KBUILD_MODNAME,
  2273. .id_table = snd_rme96_ids,
  2274. .probe = snd_rme96_probe,
  2275. .remove = snd_rme96_remove,
  2276. .driver = {
  2277. .pm = RME96_PM_OPS,
  2278. },
  2279. };
  2280. module_pci_driver(rme96_driver);