gpio.h 5.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216
  1. /* SPDX-License-Identifier: GPL-2.0+ */
  2. /*
  3. * Copyright (C) 2017, Bin Meng <bmeng.cn@gmail.com>
  4. *
  5. * From coreboot src/soc/intel/braswell/include/soc/gpio.h
  6. */
  7. #ifndef _BRASWELL_GPIO_H_
  8. #define _BRASWELL_GPIO_H_
  9. #include <asm/arch/iomap.h>
  10. enum mode_list {
  11. M0,
  12. M1,
  13. M2,
  14. M3,
  15. M4,
  16. M5,
  17. M6,
  18. M7,
  19. M8,
  20. M9,
  21. M10,
  22. M11,
  23. M12,
  24. M13,
  25. };
  26. enum int_select {
  27. L0,
  28. L1,
  29. L2,
  30. L3,
  31. L4,
  32. L5,
  33. L6,
  34. L7,
  35. L8,
  36. L9,
  37. L10,
  38. L11,
  39. L12,
  40. L13,
  41. L14,
  42. L15,
  43. };
  44. enum gpio_en {
  45. NATIVE = 0xff,
  46. GPIO = 0, /* Native, no need to set PAD_VALUE */
  47. GPO = 1, /* GPO, output only in PAD_VALUE */
  48. GPI = 2, /* GPI, input only in PAD_VALUE */
  49. HI_Z = 3,
  50. NA_GPO = 0,
  51. };
  52. enum gpio_state {
  53. LOW,
  54. HIGH,
  55. };
  56. enum en_dis {
  57. DISABLE, /* Disable */
  58. ENABLE, /* Enable */
  59. };
  60. enum int_type {
  61. INT_DIS,
  62. TRIG_EDGE_LOW,
  63. TRIG_EDGE_HIGH,
  64. TRIG_EDGE_BOTH,
  65. TRIG_LEVEL,
  66. };
  67. enum mask {
  68. MASKABLE,
  69. NON_MASKABLE,
  70. };
  71. enum glitch_cfg {
  72. GLITCH_DISABLE,
  73. EN_EDGE_DETECT,
  74. EN_RX_DATA,
  75. EN_EDGE_RX_DATA,
  76. };
  77. enum inv_rx_tx {
  78. NO_INVERSION = 0,
  79. INV_RX_ENABLE = 1,
  80. INV_TX_ENABLE = 2,
  81. INV_RX_TX_ENABLE = 3,
  82. INV_RX_DATA = 4,
  83. INV_TX_DATA = 8,
  84. };
  85. enum voltage {
  86. VOLT_3_3, /* Working on 3.3 Volts */
  87. VOLT_1_8, /* Working on 1.8 Volts */
  88. };
  89. enum hs_mode {
  90. DISABLE_HS, /* Disable high speed mode */
  91. ENABLE_HS, /* Enable high speed mode */
  92. };
  93. enum odt_up_dn {
  94. PULL_UP, /* On Die Termination Up */
  95. PULL_DOWN, /* On Die Termination Down */
  96. };
  97. enum odt_en {
  98. DISABLE_OD, /* On Die Termination Disable */
  99. ENABLE_OD, /* On Die Termination Enable */
  100. };
  101. enum pull_type {
  102. P_NONE = 0, /* Pull None */
  103. P_20K_L = 1, /* Pull Down 20K */
  104. P_5K_L = 2, /* Pull Down 5K */
  105. P_1K_L = 4, /* Pull Down 1K */
  106. P_20K_H = 9, /* Pull Up 20K */
  107. P_5K_H = 10, /* Pull Up 5K */
  108. P_1K_H = 12 /* Pull Up 1K */
  109. };
  110. enum bit {
  111. ONE_BIT = 1,
  112. TWO_BIT = 3,
  113. THREE_BIT = 7,
  114. FOUR_BIT = 15,
  115. FIVE_BIT = 31,
  116. SIX_BIT = 63,
  117. SEVEN_BIT = 127,
  118. EIGHT_BIT = 255
  119. };
  120. enum gpe_config {
  121. GPE,
  122. SMI,
  123. SCI,
  124. };
  125. enum community {
  126. SOUTHWEST = 0x0000,
  127. NORTH = 0x8000,
  128. EAST = 0x10000,
  129. SOUTHEAST = 0x18000,
  130. VIRTUAL = 0x20000,
  131. };
  132. #define NA 0xff
  133. #define TERMINATOR 0xffffffff
  134. #define GPIO_FAMILY_CONF(family_name, park_mode, hysctl, vp18_mode, hs_mode, \
  135. odt_up_dn, odt_en, curr_src_str, rcomp, family_no, community_offset) { \
  136. .confg = ((((park_mode) != NA) ? park_mode << 26 : 0) | \
  137. (((hysctl) != NA) ? hysctl << 24 : 0) | \
  138. (((vp18_mode) != NA) ? vp18_mode << 21 : 0) | \
  139. (((hs_mode) != NA) ? hs_mode << 19 : 0) | \
  140. (((odt_up_dn) != NA) ? odt_up_dn << 18 : 0) | \
  141. (((odt_en) != NA) ? odt_en << 17 : 0) | \
  142. (curr_src_str)), \
  143. .confg_changes = ((((park_mode) != NA) ? ONE_BIT << 26 : 0) | \
  144. (((hysctl) != NA) ? TWO_BIT << 24 : 0) | \
  145. (((vp18_mode) != NA) ? ONE_BIT << 21 : 0) | \
  146. (((hs_mode) != NA) ? ONE_BIT << 19 : 0) | \
  147. (((odt_up_dn) != NA) ? ONE_BIT << 18 : 0) | \
  148. (((odt_en) != NA) ? ONE_BIT << 17 : 0) | \
  149. (THREE_BIT)), \
  150. .misc = ((rcomp == ENABLE) ? 1 : 0) , \
  151. .mmio_addr = (community_offset == TERMINATOR) ? TERMINATOR : \
  152. ((family_no != NA) ? (IO_BASE_ADDRESS + community_offset +\
  153. (0x80 * family_no) + 0x1080) : 0) , \
  154. .name = 0 \
  155. }
  156. #define GPIO_PAD_CONF(pad_name, mode_select, mode, gpio_config, gpio_state, \
  157. gpio_light_mode, int_type, int_sel, term, open_drain, current_source,\
  158. int_mask, glitch, inv_rx_tx, wake_mask, wake_mask_bit, gpe, \
  159. mmio_offset, community_offset) { \
  160. .confg0 = ((((int_sel) != NA) ? (int_sel << 28) : 0) | \
  161. (((glitch) != NA) ? (glitch << 26) : 0) | \
  162. (((term) != NA) ? (term << 20) : 0) | \
  163. (((mode_select) == GPIO) ? ((mode << 16) | (1 << 15)) : \
  164. ((mode << 16))) | \
  165. (((gpio_config) != NA) ? (gpio_config << 8) : 0) | \
  166. (((gpio_light_mode) != NA) ? (gpio_light_mode << 7) : 0) | \
  167. (((gpio_state) == HIGH) ? 2 : 0)), \
  168. .confg0_changes = ((((int_sel) != NA) ? (FOUR_BIT << 28) : 0) | \
  169. (((glitch) != NA) ? (TWO_BIT << 26) : 0) | \
  170. (((term) != NA) ? (FOUR_BIT << 20) : 0) | \
  171. (FIVE_BIT << 15) | \
  172. (((gpio_config) != NA) ? (THREE_BIT << 8) : 0) | \
  173. (((gpio_light_mode) != NA) ? (ONE_BIT << 7) : 0) | \
  174. (((gpio_state) != NA) ? ONE_BIT << 1 : 0)), \
  175. .confg1 = ((((current_source) != NA) ? (current_source << 27) : 0) | \
  176. (((inv_rx_tx) != NA) ? inv_rx_tx << 4 : 0) | \
  177. (((open_drain) != NA) ? open_drain << 3 : 0) | \
  178. (((int_type) != NA) ? int_type : 0)), \
  179. .confg1_changes = ((((current_source) != NA) ? (ONE_BIT << 27) : 0) | \
  180. (((inv_rx_tx) != NA) ? FOUR_BIT << 4 : 0) | \
  181. (((open_drain) != NA) ? ONE_BIT << 3 : 0) | \
  182. (((int_type) != NA) ? THREE_BIT : 0)), \
  183. .community = community_offset, \
  184. .mmio_addr = (community_offset == TERMINATOR) ? TERMINATOR : \
  185. ((mmio_offset != NA) ? (IO_BASE_ADDRESS + \
  186. community_offset + mmio_offset) : 0), \
  187. .name = 0, \
  188. .misc = ((((gpe) != NA) ? (gpe << 0) : 0) | \
  189. (((wake_mask) != NA) ? (wake_mask << 2) : 0) | \
  190. (((int_mask) != NA) ? (int_mask << 3) : 0)) | \
  191. (((wake_mask_bit) != NA) ? (wake_mask_bit << 4) : (NA << 4)) \
  192. }
  193. #endif /* _BRASWELL_GPIO_H_ */