musb_core.h 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /******************************************************************
  3. * Copyright 2008 Mentor Graphics Corporation
  4. * Copyright (C) 2008 by Texas Instruments
  5. *
  6. * This file is part of the Inventra Controller Driver for Linux.
  7. ******************************************************************/
  8. #ifndef __MUSB_HDRC_DEFS_H__
  9. #define __MUSB_HDRC_DEFS_H__
  10. #include <usb_defs.h>
  11. #include <asm/io.h>
  12. #define MUSB_EP0_FIFOSIZE 64 /* This is non-configurable */
  13. /* EP0 */
  14. struct musb_ep0_regs {
  15. u16 reserved4;
  16. u16 csr0;
  17. u16 reserved5;
  18. u16 reserved6;
  19. u16 count0;
  20. u8 host_type0;
  21. u8 host_naklimit0;
  22. u8 reserved7;
  23. u8 reserved8;
  24. u8 reserved9;
  25. u8 configdata;
  26. };
  27. /* EP 1-15 */
  28. struct musb_epN_regs {
  29. u16 txmaxp;
  30. u16 txcsr;
  31. u16 rxmaxp;
  32. u16 rxcsr;
  33. u16 rxcount;
  34. u8 txtype;
  35. u8 txinterval;
  36. u8 rxtype;
  37. u8 rxinterval;
  38. u8 reserved0;
  39. u8 fifosize;
  40. };
  41. /* Mentor USB core register overlay structure */
  42. #ifndef musb_regs
  43. struct musb_regs {
  44. /* common registers */
  45. u8 faddr;
  46. u8 power;
  47. u16 intrtx;
  48. u16 intrrx;
  49. u16 intrtxe;
  50. u16 intrrxe;
  51. u8 intrusb;
  52. u8 intrusbe;
  53. u16 frame;
  54. u8 index;
  55. u8 testmode;
  56. /* indexed registers */
  57. u16 txmaxp;
  58. u16 txcsr;
  59. u16 rxmaxp;
  60. u16 rxcsr;
  61. u16 rxcount;
  62. u8 txtype;
  63. u8 txinterval;
  64. u8 rxtype;
  65. u8 rxinterval;
  66. u8 reserved0;
  67. u8 fifosize;
  68. /* fifo */
  69. u32 fifox[16];
  70. /* OTG, dynamic FIFO, version & vendor registers */
  71. u8 devctl;
  72. u8 reserved1;
  73. u8 txfifosz;
  74. u8 rxfifosz;
  75. u16 txfifoadd;
  76. u16 rxfifoadd;
  77. u32 vcontrol;
  78. u16 hwvers;
  79. u16 reserved2a[1];
  80. u8 ulpi_busctl;
  81. u8 reserved2b[1];
  82. u16 reserved2[3];
  83. u8 epinfo;
  84. u8 raminfo;
  85. u8 linkinfo;
  86. u8 vplen;
  87. u8 hseof1;
  88. u8 fseof1;
  89. u8 lseof1;
  90. u8 reserved3;
  91. /* target address registers */
  92. struct musb_tar_regs {
  93. u8 txfuncaddr;
  94. u8 reserved0;
  95. u8 txhubaddr;
  96. u8 txhubport;
  97. u8 rxfuncaddr;
  98. u8 reserved1;
  99. u8 rxhubaddr;
  100. u8 rxhubport;
  101. } tar[16];
  102. /*
  103. * endpoint registers
  104. * ep0 elements are valid when array index is 0
  105. * otherwise epN is valid
  106. */
  107. union musb_ep_regs {
  108. struct musb_ep0_regs ep0;
  109. struct musb_epN_regs epN;
  110. } ep[16];
  111. } __attribute__((packed));
  112. #endif
  113. /*
  114. * MUSB Register bits
  115. */
  116. /* POWER */
  117. #define MUSB_POWER_ISOUPDATE 0x80
  118. #define MUSB_POWER_SOFTCONN 0x40
  119. #define MUSB_POWER_HSENAB 0x20
  120. #define MUSB_POWER_HSMODE 0x10
  121. #define MUSB_POWER_RESET 0x08
  122. #define MUSB_POWER_RESUME 0x04
  123. #define MUSB_POWER_SUSPENDM 0x02
  124. #define MUSB_POWER_ENSUSPEND 0x01
  125. #define MUSB_POWER_HSMODE_SHIFT 4
  126. /* INTRUSB */
  127. #define MUSB_INTR_SUSPEND 0x01
  128. #define MUSB_INTR_RESUME 0x02
  129. #define MUSB_INTR_RESET 0x04
  130. #define MUSB_INTR_BABBLE 0x04
  131. #define MUSB_INTR_SOF 0x08
  132. #define MUSB_INTR_CONNECT 0x10
  133. #define MUSB_INTR_DISCONNECT 0x20
  134. #define MUSB_INTR_SESSREQ 0x40
  135. #define MUSB_INTR_VBUSERROR 0x80 /* For SESSION end */
  136. /* DEVCTL */
  137. #define MUSB_DEVCTL_BDEVICE 0x80
  138. #define MUSB_DEVCTL_FSDEV 0x40
  139. #define MUSB_DEVCTL_LSDEV 0x20
  140. #define MUSB_DEVCTL_VBUS 0x18
  141. #define MUSB_DEVCTL_VBUS_SHIFT 3
  142. #define MUSB_DEVCTL_HM 0x04
  143. #define MUSB_DEVCTL_HR 0x02
  144. #define MUSB_DEVCTL_SESSION 0x01
  145. /* ULPI VBUSCONTROL */
  146. #define ULPI_USE_EXTVBUS 0x01
  147. #define ULPI_USE_EXTVBUSIND 0x02
  148. /* TESTMODE */
  149. #define MUSB_TEST_FORCE_HOST 0x80
  150. #define MUSB_TEST_FIFO_ACCESS 0x40
  151. #define MUSB_TEST_FORCE_FS 0x20
  152. #define MUSB_TEST_FORCE_HS 0x10
  153. #define MUSB_TEST_PACKET 0x08
  154. #define MUSB_TEST_K 0x04
  155. #define MUSB_TEST_J 0x02
  156. #define MUSB_TEST_SE0_NAK 0x01
  157. /* Allocate for double-packet buffering (effectively doubles assigned _SIZE) */
  158. #define MUSB_FIFOSZ_DPB 0x10
  159. /* Allocation size (8, 16, 32, ... 4096) */
  160. #define MUSB_FIFOSZ_SIZE 0x0f
  161. /* CSR0 */
  162. #define MUSB_CSR0_FLUSHFIFO 0x0100
  163. #define MUSB_CSR0_TXPKTRDY 0x0002
  164. #define MUSB_CSR0_RXPKTRDY 0x0001
  165. /* CSR0 in Peripheral mode */
  166. #define MUSB_CSR0_P_SVDSETUPEND 0x0080
  167. #define MUSB_CSR0_P_SVDRXPKTRDY 0x0040
  168. #define MUSB_CSR0_P_SENDSTALL 0x0020
  169. #define MUSB_CSR0_P_SETUPEND 0x0010
  170. #define MUSB_CSR0_P_DATAEND 0x0008
  171. #define MUSB_CSR0_P_SENTSTALL 0x0004
  172. /* CSR0 in Host mode */
  173. #define MUSB_CSR0_H_DIS_PING 0x0800
  174. #define MUSB_CSR0_H_WR_DATATOGGLE 0x0400 /* Set to allow setting: */
  175. #define MUSB_CSR0_H_DATATOGGLE 0x0200 /* Data toggle control */
  176. #define MUSB_CSR0_H_NAKTIMEOUT 0x0080
  177. #define MUSB_CSR0_H_STATUSPKT 0x0040
  178. #define MUSB_CSR0_H_REQPKT 0x0020
  179. #define MUSB_CSR0_H_ERROR 0x0010
  180. #define MUSB_CSR0_H_SETUPPKT 0x0008
  181. #define MUSB_CSR0_H_RXSTALL 0x0004
  182. /* CSR0 bits to avoid zeroing (write zero clears, write 1 ignored) */
  183. #define MUSB_CSR0_P_WZC_BITS \
  184. (MUSB_CSR0_P_SENTSTALL)
  185. #define MUSB_CSR0_H_WZC_BITS \
  186. (MUSB_CSR0_H_NAKTIMEOUT | MUSB_CSR0_H_RXSTALL \
  187. | MUSB_CSR0_RXPKTRDY)
  188. /* TxType/RxType */
  189. #define MUSB_TYPE_SPEED 0xc0
  190. #define MUSB_TYPE_SPEED_SHIFT 6
  191. #define MUSB_TYPE_SPEED_HIGH 1
  192. #define MUSB_TYPE_SPEED_FULL 2
  193. #define MUSB_TYPE_SPEED_LOW 3
  194. #define MUSB_TYPE_PROTO 0x30 /* Implicitly zero for ep0 */
  195. #define MUSB_TYPE_PROTO_SHIFT 4
  196. #define MUSB_TYPE_REMOTE_END 0xf /* Implicitly zero for ep0 */
  197. #define MUSB_TYPE_PROTO_BULK 2
  198. #define MUSB_TYPE_PROTO_INTR 3
  199. /* CONFIGDATA */
  200. #define MUSB_CONFIGDATA_MPRXE 0x80 /* Auto bulk pkt combining */
  201. #define MUSB_CONFIGDATA_MPTXE 0x40 /* Auto bulk pkt splitting */
  202. #define MUSB_CONFIGDATA_BIGENDIAN 0x20
  203. #define MUSB_CONFIGDATA_HBRXE 0x10 /* HB-ISO for RX */
  204. #define MUSB_CONFIGDATA_HBTXE 0x08 /* HB-ISO for TX */
  205. #define MUSB_CONFIGDATA_DYNFIFO 0x04 /* Dynamic FIFO sizing */
  206. #define MUSB_CONFIGDATA_SOFTCONE 0x02 /* SoftConnect */
  207. #define MUSB_CONFIGDATA_UTMIDW 0x01 /* Data width 0/1 => 8/16bits */
  208. /* TXCSR in Peripheral and Host mode */
  209. #define MUSB_TXCSR_AUTOSET 0x8000
  210. #define MUSB_TXCSR_MODE 0x2000
  211. #define MUSB_TXCSR_DMAENAB 0x1000
  212. #define MUSB_TXCSR_FRCDATATOG 0x0800
  213. #define MUSB_TXCSR_DMAMODE 0x0400
  214. #define MUSB_TXCSR_CLRDATATOG 0x0040
  215. #define MUSB_TXCSR_FLUSHFIFO 0x0008
  216. #define MUSB_TXCSR_FIFONOTEMPTY 0x0002
  217. #define MUSB_TXCSR_TXPKTRDY 0x0001
  218. /* TXCSR in Peripheral mode */
  219. #define MUSB_TXCSR_P_ISO 0x4000
  220. #define MUSB_TXCSR_P_INCOMPTX 0x0080
  221. #define MUSB_TXCSR_P_SENTSTALL 0x0020
  222. #define MUSB_TXCSR_P_SENDSTALL 0x0010
  223. #define MUSB_TXCSR_P_UNDERRUN 0x0004
  224. /* TXCSR in Host mode */
  225. #define MUSB_TXCSR_H_WR_DATATOGGLE 0x0200
  226. #define MUSB_TXCSR_H_DATATOGGLE 0x0100
  227. #define MUSB_TXCSR_H_NAKTIMEOUT 0x0080
  228. #define MUSB_TXCSR_H_RXSTALL 0x0020
  229. #define MUSB_TXCSR_H_ERROR 0x0004
  230. #define MUSB_TXCSR_H_DATATOGGLE_SHIFT 8
  231. /* TXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
  232. #define MUSB_TXCSR_P_WZC_BITS \
  233. (MUSB_TXCSR_P_INCOMPTX | MUSB_TXCSR_P_SENTSTALL \
  234. | MUSB_TXCSR_P_UNDERRUN | MUSB_TXCSR_FIFONOTEMPTY)
  235. #define MUSB_TXCSR_H_WZC_BITS \
  236. (MUSB_TXCSR_H_NAKTIMEOUT | MUSB_TXCSR_H_RXSTALL \
  237. | MUSB_TXCSR_H_ERROR | MUSB_TXCSR_FIFONOTEMPTY)
  238. /* RXCSR in Peripheral and Host mode */
  239. #define MUSB_RXCSR_AUTOCLEAR 0x8000
  240. #define MUSB_RXCSR_DMAENAB 0x2000
  241. #define MUSB_RXCSR_DISNYET 0x1000
  242. #define MUSB_RXCSR_PID_ERR 0x1000
  243. #define MUSB_RXCSR_DMAMODE 0x0800
  244. #define MUSB_RXCSR_INCOMPRX 0x0100
  245. #define MUSB_RXCSR_CLRDATATOG 0x0080
  246. #define MUSB_RXCSR_FLUSHFIFO 0x0010
  247. #define MUSB_RXCSR_DATAERROR 0x0008
  248. #define MUSB_RXCSR_FIFOFULL 0x0002
  249. #define MUSB_RXCSR_RXPKTRDY 0x0001
  250. /* RXCSR in Peripheral mode */
  251. #define MUSB_RXCSR_P_ISO 0x4000
  252. #define MUSB_RXCSR_P_SENTSTALL 0x0040
  253. #define MUSB_RXCSR_P_SENDSTALL 0x0020
  254. #define MUSB_RXCSR_P_OVERRUN 0x0004
  255. /* RXCSR in Host mode */
  256. #define MUSB_RXCSR_H_AUTOREQ 0x4000
  257. #define MUSB_RXCSR_H_WR_DATATOGGLE 0x0400
  258. #define MUSB_RXCSR_H_DATATOGGLE 0x0200
  259. #define MUSB_RXCSR_H_RXSTALL 0x0040
  260. #define MUSB_RXCSR_H_REQPKT 0x0020
  261. #define MUSB_RXCSR_H_ERROR 0x0004
  262. #define MUSB_S_RXCSR_H_DATATOGGLE 9
  263. /* RXCSR bits to avoid zeroing (write zero clears, write 1 ignored) */
  264. #define MUSB_RXCSR_P_WZC_BITS \
  265. (MUSB_RXCSR_P_SENTSTALL | MUSB_RXCSR_P_OVERRUN \
  266. | MUSB_RXCSR_RXPKTRDY)
  267. #define MUSB_RXCSR_H_WZC_BITS \
  268. (MUSB_RXCSR_H_RXSTALL | MUSB_RXCSR_H_ERROR \
  269. | MUSB_RXCSR_DATAERROR | MUSB_RXCSR_RXPKTRDY)
  270. /* HUBADDR */
  271. #define MUSB_HUBADDR_MULTI_TT 0x80
  272. /* Endpoint configuration information. Note: The value of endpoint fifo size
  273. * element should be either 8,16,32,64,128,256,512,1024,2048 or 4096. Other
  274. * values are not supported
  275. */
  276. struct musb_epinfo {
  277. u8 epnum; /* endpoint number */
  278. u8 epdir; /* endpoint direction */
  279. u16 epsize; /* endpoint FIFO size */
  280. };
  281. /*
  282. * Platform specific MUSB configuration. Any platform using the musb
  283. * functionality should create one instance of this structure in the
  284. * platform specific file.
  285. */
  286. struct musb_config {
  287. struct musb_regs *regs;
  288. u32 timeout;
  289. u8 musb_speed;
  290. u8 extvbus;
  291. };
  292. /* externally defined data */
  293. extern struct musb_config musb_cfg;
  294. extern struct musb_regs *musbr;
  295. /* exported functions */
  296. extern void musb_start(void);
  297. extern void musb_configure_ep(const struct musb_epinfo *epinfo, u8 cnt);
  298. extern void write_fifo(u8 ep, u32 length, void *fifo_data);
  299. extern void read_fifo(u8 ep, u32 length, void *fifo_data);
  300. static inline u8 musb_read_ulpi_buscontrol(struct musb_regs *musbr)
  301. {
  302. return readb(&musbr->ulpi_busctl);
  303. }
  304. static inline void musb_write_ulpi_buscontrol(struct musb_regs *musbr, u8 val)
  305. {
  306. writeb(val, &musbr->ulpi_busctl);
  307. }
  308. #endif /* __MUSB_HDRC_DEFS_H__ */