123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920 |
- /*
- * Arkmicro dma driver
- *
- * Licensed under GPLv2 or later.
- */
- #include <linux/module.h>
- #include <linux/device.h>
- #include <linux/clk.h>
- #include <linux/pm_runtime.h>
- #include <linux/platform_device.h>
- #include <linux/dmaengine.h>
- #include <linux/dma-mapping.h>
- #include <linux/of.h>
- #include <linux/of_dma.h>
- #include <linux/bitops.h>
- #include <linux/delay.h>
- #include <linux/dmapool.h>
- #include <linux/err.h>
- #include <linux/init.h>
- #include <linux/interrupt.h>
- #include <linux/mm.h>
- #include <linux/slab.h>
- #include "dmaengine.h"
- #include "ark-dma.h"
- #define DRV_NAME "dw_dmac"
- /*
- * This supports the Synopsys "DesignWare AHB Central DMA Controller",
- * (DW_ahb_dmac) which is used with various AMBA 2.0 systems (not all
- * of which use ARM any more). See the "Databook" from Synopsys for
- * information beyond what licensees probably provide.
- *
- * The driver has been tested with the Atmel AT32AP7000, which does not
- * support descriptor writeback.
- */
- #define DWC_DEFAULT_CTLLO(_chan) ({ \
- struct dw_dma_chan *_dwc = to_dw_dma_chan(_chan); \
- struct dma_slave_config *_sconfig = &_dwc->dma_sconfig; \
- bool _is_slave = is_slave_direction(_dwc->direction); \
- u8 _smsize = _is_slave ? _sconfig->src_maxburst : \
- DW_DMA_MSIZE_16; \
- u8 _dmsize = _is_slave ? _sconfig->dst_maxburst : \
- DW_DMA_MSIZE_16; \
- u8 _dms = (_dwc->direction == DMA_MEM_TO_DEV) ? \
- _dwc->dws.p_master : _dwc->dws.m_master; \
- u8 _sms = (_dwc->direction == DMA_DEV_TO_MEM) ? \
- _dwc->dws.p_master : _dwc->dws.m_master; \
- \
- (DWC_CTLL_DST_MSIZE(_dmsize) \
- | DWC_CTLL_SRC_MSIZE(_smsize) \
- | DWC_CTLL_LLP_D_EN \
- | DWC_CTLL_LLP_S_EN \
- | DWC_CTLL_DMS(_dms) \
- | DWC_CTLL_SMS(_sms)); \
- })
- /* The set of bus widths supported by the DMA controller */
- #define DW_DMA_BUSWIDTHS \
- BIT(DMA_SLAVE_BUSWIDTH_UNDEFINED) | \
- BIT(DMA_SLAVE_BUSWIDTH_1_BYTE) | \
- BIT(DMA_SLAVE_BUSWIDTH_2_BYTES) | \
- BIT(DMA_SLAVE_BUSWIDTH_4_BYTES)
- /*----------------------------------------------------------------------*/
- static struct device *chan2dev(struct dma_chan *chan)
- {
- return &chan->dev->device;
- }
- static struct dw_desc *dwc_first_active(struct dw_dma_chan *dwc)
- {
- return to_dw_desc(dwc->active_list.next);
- }
- static dma_cookie_t dwc_tx_submit(struct dma_async_tx_descriptor *tx)
- {
- struct dw_desc *desc = txd_to_dw_desc(tx);
- struct dw_dma_chan *dwc = to_dw_dma_chan(tx->chan);
- dma_cookie_t cookie;
- unsigned long flags;
- spin_lock_irqsave(&dwc->lock, flags);
- cookie = dma_cookie_assign(tx);
- /*
- * REVISIT: We should attempt to chain as many descriptors as
- * possible, perhaps even appending to those already submitted
- * for DMA. But this is hard to do in a race-free manner.
- */
- list_add_tail(&desc->desc_node, &dwc->queue);
- spin_unlock_irqrestore(&dwc->lock, flags);
- dev_vdbg(chan2dev(tx->chan), "%s: queued %u\n",
- __func__, desc->txd.cookie);
- return cookie;
- }
- static struct dw_desc *dwc_desc_get(struct dw_dma_chan *dwc)
- {
- struct dw_dma *dw = to_dw_dma(dwc->chan.device);
- struct dw_desc *desc;
- dma_addr_t phys;
- desc = dma_pool_zalloc(dw->desc_pool, GFP_ATOMIC, &phys);
- if (!desc)
- return NULL;
- dwc->descs_allocated++;
- INIT_LIST_HEAD(&desc->tx_list);
- dma_async_tx_descriptor_init(&desc->txd, &dwc->chan);
- desc->txd.tx_submit = dwc_tx_submit;
- desc->txd.flags = DMA_CTRL_ACK;
- desc->txd.phys = phys;
- return desc;
- }
- static void dwc_desc_put(struct dw_dma_chan *dwc, struct dw_desc *desc)
- {
- struct dw_dma *dw = to_dw_dma(dwc->chan.device);
- struct dw_desc *child, *_next;
- if (unlikely(!desc))
- return;
- list_for_each_entry_safe(child, _next, &desc->tx_list, desc_node) {
- list_del(&child->desc_node);
- dma_pool_free(dw->desc_pool, child, child->txd.phys);
- dwc->descs_allocated--;
- }
- dma_pool_free(dw->desc_pool, desc, desc->txd.phys);
- dwc->descs_allocated--;
- }
- static void dwc_initialize(struct dw_dma_chan *dwc)
- {
- struct dw_dma *dw = to_dw_dma(dwc->chan.device);
- u32 cfghi = DWC_CFGH_FIFO_MODE;
- u32 cfglo = DWC_CFGL_CH_PRIOR(dwc->priority);
- bool hs_polarity = dwc->dws.hs_polarity;
- if (test_bit(DW_DMA_IS_INITIALIZED, &dwc->flags))
- return;
- cfghi |= DWC_CFGH_DST_PER(dwc->dws.dst_id);
- cfghi |= DWC_CFGH_SRC_PER(dwc->dws.src_id);
- /* Set polarity of handshake interface */
- cfglo |= hs_polarity ? DWC_CFGL_HS_DST_POL | DWC_CFGL_HS_SRC_POL : 0;
- channel_writel(dwc, CFG_LO, cfglo);
- channel_writel(dwc, CFG_HI, cfghi);
- /* Enable interrupts */
- channel_set_bit(dw, MASK.XFER, dwc->mask);
- channel_set_bit(dw, MASK.ERROR, dwc->mask);
- set_bit(DW_DMA_IS_INITIALIZED, &dwc->flags);
- }
- /*----------------------------------------------------------------------*/
- static inline void dwc_dump_chan_regs(struct dw_dma_chan *dwc)
- {
- dev_err(chan2dev(&dwc->chan),
- " SAR: 0x%x DAR: 0x%x LLP: 0x%x CTL: 0x%x:%08x\n",
- channel_readl(dwc, SAR),
- channel_readl(dwc, DAR),
- channel_readl(dwc, LLP),
- channel_readl(dwc, CTL_HI),
- channel_readl(dwc, CTL_LO));
- }
- static inline void dwc_chan_disable(struct dw_dma *dw, struct dw_dma_chan *dwc)
- {
- channel_clear_bit(dw, CH_EN, dwc->mask);
- while (dma_readl(dw, CH_EN) & dwc->mask)
- cpu_relax();
- }
- /*----------------------------------------------------------------------*/
- /* Perform single block transfer */
- static inline void dwc_do_single_block(struct dw_dma_chan *dwc,
- struct dw_desc *desc)
- {
- struct dw_dma *dw = to_dw_dma(dwc->chan.device);
- u32 ctllo;
- /*
- * Software emulation of LLP mode relies on interrupts to continue
- * multi block transfer.
- */
- ctllo = lli_read(desc, ctllo) | DWC_CTLL_INT_EN;
- channel_writel(dwc, SAR, lli_read(desc, sar));
- channel_writel(dwc, DAR, lli_read(desc, dar));
- channel_writel(dwc, CTL_LO, ctllo);
- channel_writel(dwc, CTL_HI, lli_read(desc, ctlhi));
- channel_set_bit(dw, CH_EN, dwc->mask);
- /* Move pointer to next descriptor */
- dwc->tx_node_active = dwc->tx_node_active->next;
- }
- /* Called with dwc->lock held and bh disabled */
- static void dwc_dostart(struct dw_dma_chan *dwc, struct dw_desc *first)
- {
- struct dw_dma *dw = to_dw_dma(dwc->chan.device);
- u8 lms = DWC_LLP_LMS(dwc->dws.m_master);
- unsigned long was_soft_llp;
- /* ASSERT: channel is idle */
- if (dma_readl(dw, CH_EN) & dwc->mask) {
- dev_err(chan2dev(&dwc->chan),
- "%s: BUG: Attempted to start non-idle channel\n",
- __func__);
- dwc_dump_chan_regs(dwc);
- /* The tasklet will hopefully advance the queue... */
- return;
- }
- if (dwc->nollp) {
- was_soft_llp = test_and_set_bit(DW_DMA_IS_SOFT_LLP,
- &dwc->flags);
- if (was_soft_llp) {
- dev_err(chan2dev(&dwc->chan),
- "BUG: Attempted to start new LLP transfer inside ongoing one\n");
- return;
- }
- dwc_initialize(dwc);
- first->residue = first->total_len;
- dwc->tx_node_active = &first->tx_list;
- /* Submit first block */
- dwc_do_single_block(dwc, first);
- return;
- }
- dwc_initialize(dwc);
- channel_writel(dwc, LLP, first->txd.phys | lms);
- channel_writel(dwc, CTL_LO, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
- channel_writel(dwc, CTL_HI, 0);
- channel_set_bit(dw, CH_EN, dwc->mask);
- }
- static void dwc_dostart_first_queued(struct dw_dma_chan *dwc)
- {
- struct dw_desc *desc;
- if (list_empty(&dwc->queue))
- return;
- list_move(dwc->queue.next, &dwc->active_list);
- desc = dwc_first_active(dwc);
- dev_vdbg(chan2dev(&dwc->chan), "%s: started %u\n", __func__, desc->txd.cookie);
- dwc_dostart(dwc, desc);
- }
- /*----------------------------------------------------------------------*/
- static void
- dwc_descriptor_complete(struct dw_dma_chan *dwc, struct dw_desc *desc,
- bool callback_required)
- {
- struct dma_async_tx_descriptor *txd = &desc->txd;
- struct dw_desc *child;
- unsigned long flags;
- struct dmaengine_desc_callback cb;
- dev_vdbg(chan2dev(&dwc->chan), "descriptor %u complete\n", txd->cookie);
- spin_lock_irqsave(&dwc->lock, flags);
- dma_cookie_complete(txd);
- if (callback_required)
- dmaengine_desc_get_callback(txd, &cb);
- else
- memset(&cb, 0, sizeof(cb));
- /* async_tx_ack */
- list_for_each_entry(child, &desc->tx_list, desc_node)
- async_tx_ack(&child->txd);
- async_tx_ack(&desc->txd);
- dwc_desc_put(dwc, desc);
- spin_unlock_irqrestore(&dwc->lock, flags);
- dmaengine_desc_callback_invoke(&cb, NULL);
- }
- static void dwc_complete_all(struct dw_dma *dw, struct dw_dma_chan *dwc)
- {
- struct dw_desc *desc, *_desc;
- LIST_HEAD(list);
- unsigned long flags;
- spin_lock_irqsave(&dwc->lock, flags);
- if (dma_readl(dw, CH_EN) & dwc->mask) {
- dev_err(chan2dev(&dwc->chan),
- "BUG: XFER bit set, but channel not idle!\n");
- /* Try to continue after resetting the channel... */
- dwc_chan_disable(dw, dwc);
- }
- /*
- * Submit queued descriptors ASAP, i.e. before we go through
- * the completed ones.
- */
- list_splice_init(&dwc->active_list, &list);
- dwc_dostart_first_queued(dwc);
- spin_unlock_irqrestore(&dwc->lock, flags);
- list_for_each_entry_safe(desc, _desc, &list, desc_node)
- dwc_descriptor_complete(dwc, desc, true);
- }
- /* Returns how many bytes were already received from source */
- static inline u32 dwc_get_sent(struct dw_dma_chan *dwc)
- {
- u32 ctlhi = channel_readl(dwc, CTL_HI);
- u32 ctllo = channel_readl(dwc, CTL_LO);
- return (ctlhi & DWC_CTLH_BLOCK_TS_MASK) * (1 << (ctllo >> 4 & 7));
- }
- static void dwc_scan_descriptors(struct dw_dma *dw, struct dw_dma_chan *dwc)
- {
- dma_addr_t llp;
- struct dw_desc *desc, *_desc;
- struct dw_desc *child;
- u32 status_xfer;
- unsigned long flags;
- spin_lock_irqsave(&dwc->lock, flags);
- llp = channel_readl(dwc, LLP);
- status_xfer = dma_readl(dw, RAW.XFER);
- if (status_xfer & dwc->mask) {
- /* Everything we've submitted is done */
- dma_writel(dw, CLEAR.XFER, dwc->mask);
- if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
- struct list_head *head, *active = dwc->tx_node_active;
- /*
- * We are inside first active descriptor.
- * Otherwise something is really wrong.
- */
- desc = dwc_first_active(dwc);
- head = &desc->tx_list;
- if (active != head) {
- /* Update residue to reflect last sent descriptor */
- if (active == head->next)
- desc->residue -= desc->len;
- else
- desc->residue -= to_dw_desc(active->prev)->len;
- child = to_dw_desc(active);
- /* Submit next block */
- dwc_do_single_block(dwc, child);
- spin_unlock_irqrestore(&dwc->lock, flags);
- return;
- }
- /* We are done here */
- clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
- }
- spin_unlock_irqrestore(&dwc->lock, flags);
- dwc_complete_all(dw, dwc);
- return;
- }
- if (list_empty(&dwc->active_list)) {
- spin_unlock_irqrestore(&dwc->lock, flags);
- return;
- }
- if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags)) {
- dev_vdbg(chan2dev(&dwc->chan), "%s: soft LLP mode\n", __func__);
- spin_unlock_irqrestore(&dwc->lock, flags);
- return;
- }
- dev_vdbg(chan2dev(&dwc->chan), "%s: llp=%pad\n", __func__, &llp);
- list_for_each_entry_safe(desc, _desc, &dwc->active_list, desc_node) {
- /* Initial residue value */
- desc->residue = desc->total_len;
- /* Check first descriptors addr */
- if (desc->txd.phys == DWC_LLP_LOC(llp)) {
- spin_unlock_irqrestore(&dwc->lock, flags);
- return;
- }
- /* Check first descriptors llp */
- if (lli_read(desc, llp) == llp) {
- /* This one is currently in progress */
- desc->residue -= dwc_get_sent(dwc);
- spin_unlock_irqrestore(&dwc->lock, flags);
- return;
- }
- desc->residue -= desc->len;
- list_for_each_entry(child, &desc->tx_list, desc_node) {
- if (lli_read(child, llp) == llp) {
- /* Currently in progress */
- desc->residue -= dwc_get_sent(dwc);
- spin_unlock_irqrestore(&dwc->lock, flags);
- return;
- }
- desc->residue -= child->len;
- }
- /*
- * No descriptors so far seem to be in progress, i.e.
- * this one must be done.
- */
- spin_unlock_irqrestore(&dwc->lock, flags);
- dwc_descriptor_complete(dwc, desc, true);
- spin_lock_irqsave(&dwc->lock, flags);
- }
- dev_err(chan2dev(&dwc->chan),
- "BUG: All descriptors done, but channel not idle!\n");
- /* Try to continue after resetting the channel... */
- dwc_chan_disable(dw, dwc);
- dwc_dostart_first_queued(dwc);
- spin_unlock_irqrestore(&dwc->lock, flags);
- }
- static inline void dwc_dump_lli(struct dw_dma_chan *dwc, struct dw_desc *desc)
- {
- dev_crit(chan2dev(&dwc->chan), " desc: s0x%x d0x%x l0x%x c0x%x:%x\n",
- lli_read(desc, sar),
- lli_read(desc, dar),
- lli_read(desc, llp),
- lli_read(desc, ctlhi),
- lli_read(desc, ctllo));
- }
- static void dwc_handle_error(struct dw_dma *dw, struct dw_dma_chan *dwc)
- {
- struct dw_desc *bad_desc;
- struct dw_desc *child;
- unsigned long flags;
- dwc_scan_descriptors(dw, dwc);
- spin_lock_irqsave(&dwc->lock, flags);
- /*
- * The descriptor currently at the head of the active list is
- * borked. Since we don't have any way to report errors, we'll
- * just have to scream loudly and try to carry on.
- */
- bad_desc = dwc_first_active(dwc);
- list_del_init(&bad_desc->desc_node);
- list_move(dwc->queue.next, dwc->active_list.prev);
- /* Clear the error flag and try to restart the controller */
- dma_writel(dw, CLEAR.ERROR, dwc->mask);
- if (!list_empty(&dwc->active_list))
- dwc_dostart(dwc, dwc_first_active(dwc));
- /*
- * WARN may seem harsh, but since this only happens
- * when someone submits a bad physical address in a
- * descriptor, we should consider ourselves lucky that the
- * controller flagged an error instead of scribbling over
- * random memory locations.
- */
- dev_WARN(chan2dev(&dwc->chan), "Bad descriptor submitted for DMA!\n"
- " cookie: %d\n", bad_desc->txd.cookie);
- dwc_dump_lli(dwc, bad_desc);
- list_for_each_entry(child, &bad_desc->tx_list, desc_node)
- dwc_dump_lli(dwc, child);
- spin_unlock_irqrestore(&dwc->lock, flags);
- /* Pretend the descriptor completed successfully */
- dwc_descriptor_complete(dwc, bad_desc, true);
- }
- /* --------------------- Cyclic DMA API extensions -------------------- */
- dma_addr_t dw_dma_get_src_addr(struct dma_chan *chan)
- {
- struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
- return channel_readl(dwc, SAR);
- }
- EXPORT_SYMBOL(dw_dma_get_src_addr);
- dma_addr_t dw_dma_get_dst_addr(struct dma_chan *chan)
- {
- struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
- return channel_readl(dwc, DAR);
- }
- EXPORT_SYMBOL(dw_dma_get_dst_addr);
- /* Called with dwc->lock held and all DMAC interrupts disabled */
- static void dwc_handle_cyclic(struct dw_dma *dw, struct dw_dma_chan *dwc,
- u32 status_block, u32 status_err, u32 status_xfer)
- {
- unsigned long flags;
- if (status_block & dwc->mask) {
- void (*callback)(void *param);
- void *callback_param;
- dev_vdbg(chan2dev(&dwc->chan), "new cyclic period llp 0x%08x\n",
- channel_readl(dwc, LLP));
- dma_writel(dw, CLEAR.BLOCK, dwc->mask);
- callback = dwc->cdesc->period_callback;
- callback_param = dwc->cdesc->period_callback_param;
- if (callback)
- callback(callback_param);
- }
- /*
- * Error and transfer complete are highly unlikely, and will most
- * likely be due to a configuration error by the user.
- */
- if (unlikely(status_err & dwc->mask) ||
- unlikely(status_xfer & dwc->mask)) {
- unsigned int i;
- dev_err(chan2dev(&dwc->chan),
- "cyclic DMA unexpected %s interrupt, stopping DMA transfer\n",
- status_xfer ? "xfer" : "error");
- spin_lock_irqsave(&dwc->lock, flags);
- dwc_dump_chan_regs(dwc);
- dwc_chan_disable(dw, dwc);
- /* Make sure DMA does not restart by loading a new list */
- channel_writel(dwc, LLP, 0);
- channel_writel(dwc, CTL_LO, 0);
- channel_writel(dwc, CTL_HI, 0);
- dma_writel(dw, CLEAR.BLOCK, dwc->mask);
- dma_writel(dw, CLEAR.ERROR, dwc->mask);
- dma_writel(dw, CLEAR.XFER, dwc->mask);
- for (i = 0; i < dwc->cdesc->periods; i++)
- dwc_dump_lli(dwc, dwc->cdesc->desc[i]);
- spin_unlock_irqrestore(&dwc->lock, flags);
- }
- /* Re-enable interrupts */
- channel_set_bit(dw, MASK.BLOCK, dwc->mask);
- }
- /* ------------------------------------------------------------------------- */
- static void dw_dma_tasklet(unsigned long data)
- {
- struct dw_dma *dw = (struct dw_dma *)data;
- struct dw_dma_chan *dwc;
- u32 status_block;
- u32 status_xfer;
- u32 status_err;
- unsigned int i;
- status_block = dma_readl(dw, RAW.BLOCK);
- status_xfer = dma_readl(dw, RAW.XFER);
- status_err = dma_readl(dw, RAW.ERROR);
- dev_vdbg(dw->dma.dev, "%s: status_err=%x\n", __func__, status_err);
- for (i = 0; i < dw->dma.chancnt; i++) {
- dwc = &dw->chan[i];
- if (test_bit(DW_DMA_IS_CYCLIC, &dwc->flags))
- dwc_handle_cyclic(dw, dwc, status_block, status_err,
- status_xfer);
- else if (status_err & (1 << i))
- dwc_handle_error(dw, dwc);
- else if (status_xfer & (1 << i))
- dwc_scan_descriptors(dw, dwc);
- }
- /* Re-enable interrupts */
- channel_set_bit(dw, MASK.XFER, dw->all_chan_mask);
- channel_set_bit(dw, MASK.ERROR, dw->all_chan_mask);
- }
- static irqreturn_t dw_dma_interrupt(int irq, void *dev_id)
- {
- struct dw_dma *dw = dev_id;
- u32 status;
- /* Check if we have any interrupt from the DMAC which is not in use */
- if (!dw->in_use)
- return IRQ_NONE;
- status = dma_readl(dw, STATUS_INT);
- dev_vdbg(dw->dma.dev, "%s: status=0x%x\n", __func__, status);
- /* Check if we have any interrupt from the DMAC */
- if (!status)
- return IRQ_NONE;
- /*
- * Just disable the interrupts. We'll turn them back on in the
- * softirq handler.
- */
- channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
- channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
- channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
- status = dma_readl(dw, STATUS_INT);
- if (status) {
- dev_err(dw->dma.dev,
- "BUG: Unexpected interrupts pending: 0x%x\n",
- status);
- /* Try to recover */
- channel_clear_bit(dw, MASK.XFER, (1 << 8) - 1);
- channel_clear_bit(dw, MASK.BLOCK, (1 << 8) - 1);
- channel_clear_bit(dw, MASK.SRC_TRAN, (1 << 8) - 1);
- channel_clear_bit(dw, MASK.DST_TRAN, (1 << 8) - 1);
- channel_clear_bit(dw, MASK.ERROR, (1 << 8) - 1);
- }
- tasklet_schedule(&dw->tasklet);
- return IRQ_HANDLED;
- }
- /*----------------------------------------------------------------------*/
- static struct dma_async_tx_descriptor *
- dwc_prep_dma_memcpy(struct dma_chan *chan, dma_addr_t dest, dma_addr_t src,
- size_t len, unsigned long flags)
- {
- struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
- struct dw_dma *dw = to_dw_dma(chan->device);
- struct dw_desc *desc;
- struct dw_desc *first;
- struct dw_desc *prev;
- size_t xfer_count;
- size_t offset;
- u8 m_master = dwc->dws.m_master;
- unsigned int src_width;
- unsigned int dst_width;
- unsigned int data_width = dw->pdata->data_width[m_master];
- u32 ctllo;
- u8 lms = DWC_LLP_LMS(m_master);
- dev_vdbg(chan2dev(chan),
- "%s: d%pad s%pad l0x%zx f0x%lx\n", __func__,
- &dest, &src, len, flags);
- if (unlikely(!len)) {
- dev_dbg(chan2dev(chan), "%s: length is zero!\n", __func__);
- return NULL;
- }
- dwc->direction = DMA_MEM_TO_MEM;
- src_width = dst_width = __ffs(data_width | src | dest | len);
- ctllo = DWC_DEFAULT_CTLLO(chan)
- | DWC_CTLL_DST_WIDTH(dst_width)
- | DWC_CTLL_SRC_WIDTH(src_width)
- | DWC_CTLL_DST_INC
- | DWC_CTLL_SRC_INC
- | DWC_CTLL_FC_M2M;
- prev = first = NULL;
- for (offset = 0; offset < len; offset += xfer_count << src_width) {
- xfer_count = min_t(size_t, (len - offset) >> src_width,
- dwc->block_size);
- desc = dwc_desc_get(dwc);
- if (!desc)
- goto err_desc_get;
- lli_write(desc, sar, src + offset);
- lli_write(desc, dar, dest + offset);
- lli_write(desc, ctllo, ctllo);
- lli_write(desc, ctlhi, xfer_count);
- desc->len = xfer_count << src_width;
- if (!first) {
- first = desc;
- } else {
- lli_write(prev, llp, desc->txd.phys | lms);
- list_add_tail(&desc->desc_node, &first->tx_list);
- }
- prev = desc;
- }
- if (flags & DMA_PREP_INTERRUPT)
- /* Trigger interrupt after last block */
- lli_set(prev, ctllo, DWC_CTLL_INT_EN);
- prev->lli.llp = 0;
- lli_clear(prev, ctllo, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
- first->txd.flags = flags;
- first->total_len = len;
- return &first->txd;
- err_desc_get:
- dwc_desc_put(dwc, first);
- return NULL;
- }
- static struct dma_async_tx_descriptor *
- dwc_prep_slave_sg(struct dma_chan *chan, struct scatterlist *sgl,
- unsigned int sg_len, enum dma_transfer_direction direction,
- unsigned long flags, void *context)
- {
- struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
- struct dw_dma *dw = to_dw_dma(chan->device);
- struct dma_slave_config *sconfig = &dwc->dma_sconfig;
- struct dw_desc *prev;
- struct dw_desc *first;
- u32 ctllo;
- u8 m_master = dwc->dws.m_master;
- u8 lms = DWC_LLP_LMS(m_master);
- dma_addr_t reg;
- unsigned int reg_width;
- unsigned int mem_width;
- unsigned int data_width = dw->pdata->data_width[m_master];
- unsigned int i;
- struct scatterlist *sg;
- size_t total_len = 0;
- dev_vdbg(chan2dev(chan), "%s\n", __func__);
- if (unlikely(!is_slave_direction(direction) || !sg_len))
- return NULL;
- dwc->direction = direction;
- prev = first = NULL;
- switch (direction) {
- case DMA_MEM_TO_DEV:
- reg_width = __ffs(sconfig->dst_addr_width);
- reg = sconfig->dst_addr;
- ctllo = (DWC_DEFAULT_CTLLO(chan)
- | DWC_CTLL_DST_WIDTH(reg_width)
- | DWC_CTLL_DST_FIX
- | DWC_CTLL_SRC_INC);
- ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
- DWC_CTLL_FC(DW_DMA_FC_D_M2P);
- for_each_sg(sgl, sg, sg_len, i) {
- struct dw_desc *desc;
- u32 len, dlen, mem;
- mem = sg_dma_address(sg);
- len = sg_dma_len(sg);
- mem_width = __ffs(data_width | mem | len);
- slave_sg_todev_fill_desc:
- desc = dwc_desc_get(dwc);
- if (!desc)
- goto err_desc_get;
- lli_write(desc, sar, mem);
- lli_write(desc, dar, reg);
- lli_write(desc, ctllo, ctllo | DWC_CTLL_SRC_WIDTH(mem_width));
- if ((len >> mem_width) > dwc->block_size) {
- dlen = dwc->block_size << mem_width;
- mem += dlen;
- len -= dlen;
- } else {
- dlen = len;
- len = 0;
- }
- lli_write(desc, ctlhi, dlen >> mem_width);
- desc->len = dlen;
- if (!first) {
- first = desc;
- } else {
- lli_write(prev, llp, desc->txd.phys | lms);
- list_add_tail(&desc->desc_node, &first->tx_list);
- }
- prev = desc;
- total_len += dlen;
- if (len)
- goto slave_sg_todev_fill_desc;
- }
- break;
- case DMA_DEV_TO_MEM:
- reg_width = __ffs(sconfig->src_addr_width);
- reg = sconfig->src_addr;
- ctllo = (DWC_DEFAULT_CTLLO(chan)
- | DWC_CTLL_SRC_WIDTH(reg_width)
- | DWC_CTLL_DST_INC
- | DWC_CTLL_SRC_FIX);
- ctllo |= sconfig->device_fc ? DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
- DWC_CTLL_FC(DW_DMA_FC_D_P2M);
- for_each_sg(sgl, sg, sg_len, i) {
- struct dw_desc *desc;
- u32 len, dlen, mem;
- mem = sg_dma_address(sg);
- len = sg_dma_len(sg);
- mem_width = __ffs(data_width | mem | len);
- slave_sg_fromdev_fill_desc:
- desc = dwc_desc_get(dwc);
- if (!desc)
- goto err_desc_get;
- lli_write(desc, sar, reg);
- lli_write(desc, dar, mem);
- lli_write(desc, ctllo, ctllo | DWC_CTLL_DST_WIDTH(mem_width));
- if ((len >> reg_width) > dwc->block_size) {
- dlen = dwc->block_size << reg_width;
- mem += dlen;
- len -= dlen;
- } else {
- dlen = len;
- len = 0;
- }
- lli_write(desc, ctlhi, dlen >> reg_width);
- desc->len = dlen;
- if (!first) {
- first = desc;
- } else {
- lli_write(prev, llp, desc->txd.phys | lms);
- list_add_tail(&desc->desc_node, &first->tx_list);
- }
- prev = desc;
- total_len += dlen;
- if (len)
- goto slave_sg_fromdev_fill_desc;
- }
- break;
- default:
- return NULL;
- }
- if (flags & DMA_PREP_INTERRUPT)
- /* Trigger interrupt after last block */
- lli_set(prev, ctllo, DWC_CTLL_INT_EN);
- prev->lli.llp = 0;
- lli_clear(prev, ctllo, DWC_CTLL_LLP_D_EN | DWC_CTLL_LLP_S_EN);
- first->total_len = total_len;
- return &first->txd;
- err_desc_get:
- dev_err(chan2dev(chan),
- "not enough descriptors available. Direction %d\n", direction);
- dwc_desc_put(dwc, first);
- return NULL;
- }
- bool dw_dma_filter(struct dma_chan *chan, void *param)
- {
- struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
- struct dw_dma_slave *dws = param;
- if (dws->dma_dev != chan->device->dev)
- return false;
- /* We have to copy data since dws can be temporary storage */
- memcpy(&dwc->dws, dws, sizeof(struct dw_dma_slave));
- return true;
- }
- EXPORT_SYMBOL_GPL(dw_dma_filter);
- /*
- * Fix sconfig's burst size according to dw_dmac. We need to convert them as:
- * 1 -> 0, 4 -> 1, 8 -> 2, 16 -> 3.
- *
- * NOTE: burst size 2 is not supported by controller.
- *
- * This can be done by finding least significant bit set: n & (n - 1)
- */
- static inline void convert_burst(u32 *maxburst)
- {
- if (*maxburst > 1)
- *maxburst = fls(*maxburst) - 2;
- else
- *maxburst = 0;
- }
- static int dwc_config(struct dma_chan *chan, struct dma_slave_config *sconfig)
- {
- struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
- /* Check if chan will be configured for slave transfers */
- if (!is_slave_direction(sconfig->direction))
- return -EINVAL;
- memcpy(&dwc->dma_sconfig, sconfig, sizeof(*sconfig));
- dwc->direction = sconfig->direction;
- convert_burst(&dwc->dma_sconfig.src_maxburst);
- convert_burst(&dwc->dma_sconfig.dst_maxburst);
- return 0;
- }
- static int dwc_pause(struct dma_chan *chan)
- {
- struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
- unsigned long flags;
- unsigned int count = 20; /* timeout iterations */
- u32 cfglo;
- spin_lock_irqsave(&dwc->lock, flags);
- cfglo = channel_readl(dwc, CFG_LO);
- channel_writel(dwc, CFG_LO, cfglo | DWC_CFGL_CH_SUSP);
- while (!(channel_readl(dwc, CFG_LO) & DWC_CFGL_FIFO_EMPTY) && count--)
- udelay(2);
- set_bit(DW_DMA_IS_PAUSED, &dwc->flags);
- spin_unlock_irqrestore(&dwc->lock, flags);
- return 0;
- }
- static inline void dwc_chan_resume(struct dw_dma_chan *dwc)
- {
- u32 cfglo = channel_readl(dwc, CFG_LO);
- channel_writel(dwc, CFG_LO, cfglo & ~DWC_CFGL_CH_SUSP);
- clear_bit(DW_DMA_IS_PAUSED, &dwc->flags);
- }
- static int dwc_resume(struct dma_chan *chan)
- {
- struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
- unsigned long flags;
- spin_lock_irqsave(&dwc->lock, flags);
- if (test_bit(DW_DMA_IS_PAUSED, &dwc->flags))
- dwc_chan_resume(dwc);
- spin_unlock_irqrestore(&dwc->lock, flags);
- return 0;
- }
- static int dwc_terminate_all(struct dma_chan *chan)
- {
- struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
- struct dw_dma *dw = to_dw_dma(chan->device);
- struct dw_desc *desc, *_desc;
- unsigned long flags;
- LIST_HEAD(list);
- spin_lock_irqsave(&dwc->lock, flags);
- clear_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags);
- dwc_chan_disable(dw, dwc);
- dwc_chan_resume(dwc);
- /* active_list entries will end up before queued entries */
- list_splice_init(&dwc->queue, &list);
- list_splice_init(&dwc->active_list, &list);
- spin_unlock_irqrestore(&dwc->lock, flags);
- /* Flush all pending and queued descriptors */
- list_for_each_entry_safe(desc, _desc, &list, desc_node)
- dwc_descriptor_complete(dwc, desc, false);
- return 0;
- }
- static struct dw_desc *dwc_find_desc(struct dw_dma_chan *dwc, dma_cookie_t c)
- {
- struct dw_desc *desc;
- list_for_each_entry(desc, &dwc->active_list, desc_node)
- if (desc->txd.cookie == c)
- return desc;
- return NULL;
- }
- static u32 dwc_get_residue(struct dw_dma_chan *dwc, dma_cookie_t cookie)
- {
- struct dw_desc *desc;
- unsigned long flags;
- u32 residue;
- spin_lock_irqsave(&dwc->lock, flags);
- desc = dwc_find_desc(dwc, cookie);
- if (desc) {
- if (desc == dwc_first_active(dwc)) {
- residue = desc->residue;
- if (test_bit(DW_DMA_IS_SOFT_LLP, &dwc->flags) && residue)
- residue -= dwc_get_sent(dwc);
- } else {
- residue = desc->total_len;
- }
- } else {
- residue = 0;
- }
- spin_unlock_irqrestore(&dwc->lock, flags);
- return residue;
- }
- static enum dma_status
- dwc_tx_status(struct dma_chan *chan,
- dma_cookie_t cookie,
- struct dma_tx_state *txstate)
- {
- struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
- enum dma_status ret;
- ret = dma_cookie_status(chan, cookie, txstate);
- if (ret == DMA_COMPLETE)
- return ret;
- dwc_scan_descriptors(to_dw_dma(chan->device), dwc);
- ret = dma_cookie_status(chan, cookie, txstate);
- if (ret == DMA_COMPLETE)
- return ret;
- dma_set_residue(txstate, dwc_get_residue(dwc, cookie));
- if (test_bit(DW_DMA_IS_PAUSED, &dwc->flags) && ret == DMA_IN_PROGRESS)
- return DMA_PAUSED;
- return ret;
- }
- static void dwc_issue_pending(struct dma_chan *chan)
- {
- struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
- unsigned long flags;
- spin_lock_irqsave(&dwc->lock, flags);
- if (list_empty(&dwc->active_list))
- dwc_dostart_first_queued(dwc);
- spin_unlock_irqrestore(&dwc->lock, flags);
- }
- /*----------------------------------------------------------------------*/
- static void dw_dma_off(struct dw_dma *dw)
- {
- unsigned int i;
- dma_writel(dw, CFG, 0);
- channel_clear_bit(dw, MASK.XFER, dw->all_chan_mask);
- channel_clear_bit(dw, MASK.BLOCK, dw->all_chan_mask);
- channel_clear_bit(dw, MASK.SRC_TRAN, dw->all_chan_mask);
- channel_clear_bit(dw, MASK.DST_TRAN, dw->all_chan_mask);
- channel_clear_bit(dw, MASK.ERROR, dw->all_chan_mask);
- while (dma_readl(dw, CFG) & DW_CFG_DMA_EN)
- cpu_relax();
- for (i = 0; i < dw->dma.chancnt; i++)
- clear_bit(DW_DMA_IS_INITIALIZED, &dw->chan[i].flags);
- }
- static void dw_dma_on(struct dw_dma *dw)
- {
- dma_writel(dw, CFG, DW_CFG_DMA_EN);
- }
- static int dwc_alloc_chan_resources(struct dma_chan *chan)
- {
- struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
- struct dw_dma *dw = to_dw_dma(chan->device);
- dev_vdbg(chan2dev(chan), "%s\n", __func__);
- /* ASSERT: channel is idle */
- if (dma_readl(dw, CH_EN) & dwc->mask) {
- dev_dbg(chan2dev(chan), "DMA channel not idle?\n");
- return -EIO;
- }
- dma_cookie_init(chan);
- /*
- * NOTE: some controllers may have additional features that we
- * need to initialize here, like "scatter-gather" (which
- * doesn't mean what you think it means), and status writeback.
- */
- /*
- * We need controller-specific data to set up slave transfers.
- */
- if (chan->private && !dw_dma_filter(chan, chan->private)) {
- dev_warn(chan2dev(chan), "Wrong controller-specific data\n");
- return -EINVAL;
- }
- /* Enable controller here if needed */
- if (!dw->in_use)
- dw_dma_on(dw);
- dw->in_use |= dwc->mask;
- return 0;
- }
- static void dwc_free_chan_resources(struct dma_chan *chan)
- {
- struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
- struct dw_dma *dw = to_dw_dma(chan->device);
- unsigned long flags;
- LIST_HEAD(list);
- dev_dbg(chan2dev(chan), "%s: descs allocated=%u\n", __func__,
- dwc->descs_allocated);
- /* ASSERT: channel is idle */
- BUG_ON(!list_empty(&dwc->active_list));
- BUG_ON(!list_empty(&dwc->queue));
- BUG_ON(dma_readl(to_dw_dma(chan->device), CH_EN) & dwc->mask);
- spin_lock_irqsave(&dwc->lock, flags);
- /* Clear custom channel configuration */
- memset(&dwc->dws, 0, sizeof(struct dw_dma_slave));
- clear_bit(DW_DMA_IS_INITIALIZED, &dwc->flags);
- /* Disable interrupts */
- channel_clear_bit(dw, MASK.XFER, dwc->mask);
- channel_clear_bit(dw, MASK.BLOCK, dwc->mask);
- channel_clear_bit(dw, MASK.ERROR, dwc->mask);
- spin_unlock_irqrestore(&dwc->lock, flags);
- /* Disable controller in case it was a last user */
- dw->in_use &= ~dwc->mask;
- if (!dw->in_use)
- dw_dma_off(dw);
- dev_vdbg(chan2dev(chan), "%s: done\n", __func__);
- }
- /* --------------------- Cyclic DMA API extensions -------------------- */
- /**
- * dw_dma_cyclic_start - start the cyclic DMA transfer
- * @chan: the DMA channel to start
- *
- * Must be called with soft interrupts disabled. Returns zero on success or
- * -errno on failure.
- */
- int dw_dma_cyclic_start(struct dma_chan *chan)
- {
- struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
- struct dw_dma *dw = to_dw_dma(chan->device);
- unsigned long flags;
- if (!test_bit(DW_DMA_IS_CYCLIC, &dwc->flags)) {
- dev_err(chan2dev(&dwc->chan), "missing prep for cyclic DMA\n");
- return -ENODEV;
- }
- spin_lock_irqsave(&dwc->lock, flags);
- /* Enable interrupts to perform cyclic transfer */
- channel_set_bit(dw, MASK.BLOCK, dwc->mask);
- dwc_dostart(dwc, dwc->cdesc->desc[0]);
- spin_unlock_irqrestore(&dwc->lock, flags);
- return 0;
- }
- EXPORT_SYMBOL(dw_dma_cyclic_start);
- /**
- * dw_dma_cyclic_stop - stop the cyclic DMA transfer
- * @chan: the DMA channel to stop
- *
- * Must be called with soft interrupts disabled.
- */
- void dw_dma_cyclic_stop(struct dma_chan *chan)
- {
- struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
- struct dw_dma *dw = to_dw_dma(dwc->chan.device);
- unsigned long flags;
- spin_lock_irqsave(&dwc->lock, flags);
- dwc_chan_disable(dw, dwc);
- spin_unlock_irqrestore(&dwc->lock, flags);
- }
- EXPORT_SYMBOL(dw_dma_cyclic_stop);
- /**
- * dw_dma_cyclic_prep - prepare the cyclic DMA transfer
- * @chan: the DMA channel to prepare
- * @buf_addr: physical DMA address where the buffer starts
- * @buf_len: total number of bytes for the entire buffer
- * @period_len: number of bytes for each period
- * @direction: transfer direction, to or from device
- *
- * Must be called before trying to start the transfer. Returns a valid struct
- * dw_cyclic_desc if successful or an ERR_PTR(-errno) if not successful.
- */
- struct dw_cyclic_desc *dw_dma_cyclic_prep(struct dma_chan *chan,
- dma_addr_t buf_addr, size_t buf_len, size_t period_len,
- enum dma_transfer_direction direction)
- {
- struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
- struct dma_slave_config *sconfig = &dwc->dma_sconfig;
- struct dw_cyclic_desc *cdesc;
- struct dw_cyclic_desc *retval = NULL;
- struct dw_desc *desc;
- struct dw_desc *last = NULL;
- u8 lms = DWC_LLP_LMS(dwc->dws.m_master);
- unsigned long was_cyclic;
- unsigned int reg_width;
- unsigned int periods;
- unsigned int i;
- unsigned long flags;
- spin_lock_irqsave(&dwc->lock, flags);
- if (dwc->nollp) {
- spin_unlock_irqrestore(&dwc->lock, flags);
- dev_dbg(chan2dev(&dwc->chan),
- "channel doesn't support LLP transfers\n");
- return ERR_PTR(-EINVAL);
- }
- if (!list_empty(&dwc->queue) || !list_empty(&dwc->active_list)) {
- spin_unlock_irqrestore(&dwc->lock, flags);
- dev_dbg(chan2dev(&dwc->chan),
- "queue and/or active list are not empty\n");
- return ERR_PTR(-EBUSY);
- }
- was_cyclic = test_and_set_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
- spin_unlock_irqrestore(&dwc->lock, flags);
- if (was_cyclic) {
- dev_dbg(chan2dev(&dwc->chan),
- "channel already prepared for cyclic DMA\n");
- return ERR_PTR(-EBUSY);
- }
- retval = ERR_PTR(-EINVAL);
- if (unlikely(!is_slave_direction(direction)))
- goto out_err;
- dwc->direction = direction;
- if (direction == DMA_MEM_TO_DEV)
- reg_width = __ffs(sconfig->dst_addr_width);
- else
- reg_width = __ffs(sconfig->src_addr_width);
- periods = buf_len / period_len;
- /* Check for too big/unaligned periods and unaligned DMA buffer. */
- if (period_len > (dwc->block_size << reg_width))
- goto out_err;
- if (unlikely(period_len & ((1 << reg_width) - 1)))
- goto out_err;
- if (unlikely(buf_addr & ((1 << reg_width) - 1)))
- goto out_err;
- retval = ERR_PTR(-ENOMEM);
- cdesc = kzalloc(sizeof(struct dw_cyclic_desc), GFP_KERNEL);
- if (!cdesc)
- goto out_err;
- cdesc->desc = kzalloc(sizeof(struct dw_desc *) * periods, GFP_KERNEL);
- if (!cdesc->desc)
- goto out_err_alloc;
- for (i = 0; i < periods; i++) {
- desc = dwc_desc_get(dwc);
- if (!desc)
- goto out_err_desc_get;
- switch (direction) {
- case DMA_MEM_TO_DEV:
- lli_write(desc, dar, sconfig->dst_addr);
- lli_write(desc, sar, buf_addr + period_len * i);
- lli_write(desc, ctllo, (DWC_DEFAULT_CTLLO(chan)
- | DWC_CTLL_DST_WIDTH(reg_width)
- | DWC_CTLL_SRC_WIDTH(reg_width)
- | DWC_CTLL_DST_FIX
- | DWC_CTLL_SRC_INC
- | DWC_CTLL_INT_EN));
- lli_set(desc, ctllo, sconfig->device_fc ?
- DWC_CTLL_FC(DW_DMA_FC_P_M2P) :
- DWC_CTLL_FC(DW_DMA_FC_D_M2P));
- break;
- case DMA_DEV_TO_MEM:
- lli_write(desc, dar, buf_addr + period_len * i);
- lli_write(desc, sar, sconfig->src_addr);
- lli_write(desc, ctllo, (DWC_DEFAULT_CTLLO(chan)
- | DWC_CTLL_SRC_WIDTH(reg_width)
- | DWC_CTLL_DST_WIDTH(reg_width)
- | DWC_CTLL_DST_INC
- | DWC_CTLL_SRC_FIX
- | DWC_CTLL_INT_EN));
- lli_set(desc, ctllo, sconfig->device_fc ?
- DWC_CTLL_FC(DW_DMA_FC_P_P2M) :
- DWC_CTLL_FC(DW_DMA_FC_D_P2M));
- break;
- default:
- break;
- }
- lli_write(desc, ctlhi, period_len >> reg_width);
- cdesc->desc[i] = desc;
- if (last)
- lli_write(last, llp, desc->txd.phys | lms);
- last = desc;
- }
- /* Let's make a cyclic list */
- lli_write(last, llp, cdesc->desc[0]->txd.phys | lms);
- dev_dbg(chan2dev(&dwc->chan),
- "cyclic prepared buf %pad len %zu period %zu periods %d\n",
- &buf_addr, buf_len, period_len, periods);
- cdesc->periods = periods;
- dwc->cdesc = cdesc;
- return cdesc;
- out_err_desc_get:
- while (i--)
- dwc_desc_put(dwc, cdesc->desc[i]);
- out_err_alloc:
- kfree(cdesc);
- out_err:
- clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
- return (struct dw_cyclic_desc *)retval;
- }
- EXPORT_SYMBOL(dw_dma_cyclic_prep);
- /**
- * dw_dma_cyclic_free - free a prepared cyclic DMA transfer
- * @chan: the DMA channel to free
- */
- void dw_dma_cyclic_free(struct dma_chan *chan)
- {
- struct dw_dma_chan *dwc = to_dw_dma_chan(chan);
- struct dw_dma *dw = to_dw_dma(dwc->chan.device);
- struct dw_cyclic_desc *cdesc = dwc->cdesc;
- unsigned int i;
- unsigned long flags;
- dev_dbg(chan2dev(&dwc->chan), "%s\n", __func__);
- if (!cdesc)
- return;
- spin_lock_irqsave(&dwc->lock, flags);
- dwc_chan_disable(dw, dwc);
- dma_writel(dw, CLEAR.BLOCK, dwc->mask);
- dma_writel(dw, CLEAR.ERROR, dwc->mask);
- dma_writel(dw, CLEAR.XFER, dwc->mask);
- spin_unlock_irqrestore(&dwc->lock, flags);
- for (i = 0; i < cdesc->periods; i++)
- dwc_desc_put(dwc, cdesc->desc[i]);
- kfree(cdesc->desc);
- kfree(cdesc);
- dwc->cdesc = NULL;
- clear_bit(DW_DMA_IS_CYCLIC, &dwc->flags);
- }
- EXPORT_SYMBOL(dw_dma_cyclic_free);
- /*----------------------------------------------------------------------*/
- static int dw_dma_probe(struct dw_dma_chip *chip)
- {
- struct dw_dma_platform_data *pdata;
- struct dw_dma *dw;
- bool autocfg = false;
- unsigned int dw_params;
- unsigned int i;
- int err;
- dw = devm_kzalloc(chip->dev, sizeof(*dw), GFP_KERNEL);
- if (!dw)
- return -ENOMEM;
- dw->pdata = devm_kzalloc(chip->dev, sizeof(*dw->pdata), GFP_KERNEL);
- if (!dw->pdata)
- return -ENOMEM;
- dw->regs = chip->regs;
- chip->dw = dw;
- pm_runtime_get_sync(chip->dev);
- if (!chip->pdata) {
- dw_params = dma_readl(dw, DW_PARAMS);
- dev_dbg(chip->dev, "DW_PARAMS: 0x%08x\n", dw_params);
- autocfg = dw_params >> DW_PARAMS_EN & 1;
- if (!autocfg) {
- err = -EINVAL;
- goto err_pdata;
- }
- /* Reassign the platform data pointer */
- pdata = dw->pdata;
- /* Get hardware configuration parameters */
- pdata->nr_channels = (dw_params >> DW_PARAMS_NR_CHAN & 7) + 1;
- pdata->nr_masters = (dw_params >> DW_PARAMS_NR_MASTER & 3) + 1;
- for (i = 0; i < pdata->nr_masters; i++) {
- pdata->data_width[i] =
- 4 << (dw_params >> DW_PARAMS_DATA_WIDTH(i) & 3);
- }
- pdata->block_size = dma_readl(dw, MAX_BLK_SIZE);
- /* Fill platform data with the default values */
- pdata->is_private = true;
- pdata->is_memcpy = true;
- pdata->chan_allocation_order = CHAN_ALLOCATION_ASCENDING;
- pdata->chan_priority = CHAN_PRIORITY_ASCENDING;
- } else if (chip->pdata->nr_channels > DW_DMA_MAX_NR_CHANNELS) {
- err = -EINVAL;
- goto err_pdata;
- } else {
- memcpy(dw->pdata, chip->pdata, sizeof(*dw->pdata));
- /* Reassign the platform data pointer */
- pdata = dw->pdata;
- }
- dw->chan = devm_kcalloc(chip->dev, pdata->nr_channels, sizeof(*dw->chan),
- GFP_KERNEL);
- if (!dw->chan) {
- err = -ENOMEM;
- goto err_pdata;
- }
- /* Calculate all channel mask before DMA setup */
- dw->all_chan_mask = (1 << pdata->nr_channels) - 1;
- /* Force dma off, just in case */
- //dw_dma_off(dw); //dma is in use to play audio in u-boot
- /* Create a pool of consistent memory blocks for hardware descriptors */
- dw->desc_pool = dmam_pool_create("dw_dmac_desc_pool", chip->dev,
- sizeof(struct dw_desc), 4, 0);
- if (!dw->desc_pool) {
- dev_err(chip->dev, "No memory for descriptors dma pool\n");
- err = -ENOMEM;
- goto err_pdata;
- }
- tasklet_init(&dw->tasklet, dw_dma_tasklet, (unsigned long)dw);
- err = request_irq(chip->irq, dw_dma_interrupt, IRQF_SHARED,
- "dw_dmac", dw);
- if (err)
- goto err_pdata;
- INIT_LIST_HEAD(&dw->dma.channels);
- for (i = 0; i < pdata->nr_channels; i++) {
- struct dw_dma_chan *dwc = &dw->chan[i];
- dwc->chan.device = &dw->dma;
- dma_cookie_init(&dwc->chan);
- if (pdata->chan_allocation_order == CHAN_ALLOCATION_ASCENDING)
- list_add_tail(&dwc->chan.device_node,
- &dw->dma.channels);
- else
- list_add(&dwc->chan.device_node, &dw->dma.channels);
- /* 7 is highest priority & 0 is lowest. */
- if (pdata->chan_priority == CHAN_PRIORITY_ASCENDING)
- dwc->priority = pdata->nr_channels - i - 1;
- else
- dwc->priority = i;
- dwc->ch_regs = &__dw_regs(dw)->CHAN[i];
- spin_lock_init(&dwc->lock);
- dwc->mask = 1 << i;
- INIT_LIST_HEAD(&dwc->active_list);
- INIT_LIST_HEAD(&dwc->queue);
- if (i != 0)
- channel_clear_bit(dw, CH_EN, dwc->mask); /* ch0 used in u-boot */
- dwc->direction = DMA_TRANS_NONE;
- /* Hardware configuration */
- if (autocfg) {
- unsigned int r = DW_DMA_MAX_NR_CHANNELS - i - 1;
- void __iomem *addr = &__dw_regs(dw)->DWC_PARAMS[r];
- unsigned int dwc_params = dma_readl_native(addr);
- dev_dbg(chip->dev, "DWC_PARAMS[%d]: 0x%08x\n", i,
- dwc_params);
- /*
- * Decode maximum block size for given channel. The
- * stored 4 bit value represents blocks from 0x00 for 3
- * up to 0x0a for 4095.
- */
- dwc->block_size =
- (4 << ((pdata->block_size >> 4 * i) & 0xf)) - 1;
- dwc->nollp =
- (dwc_params >> DWC_PARAMS_MBLK_EN & 0x1) == 0;
- } else {
- dwc->block_size = pdata->block_size;
- dwc->nollp = pdata->is_nollp;
- }
- }
- /* Clear all interrupts on all channels. */
- dma_writel(dw, CLEAR.XFER, dw->all_chan_mask);
- dma_writel(dw, CLEAR.BLOCK, dw->all_chan_mask);
- dma_writel(dw, CLEAR.SRC_TRAN, dw->all_chan_mask);
- dma_writel(dw, CLEAR.DST_TRAN, dw->all_chan_mask);
- dma_writel(dw, CLEAR.ERROR, dw->all_chan_mask);
- /* Set capabilities */
- dma_cap_set(DMA_SLAVE, dw->dma.cap_mask);
- if (pdata->is_private)
- dma_cap_set(DMA_PRIVATE, dw->dma.cap_mask);
- if (pdata->is_memcpy)
- dma_cap_set(DMA_MEMCPY, dw->dma.cap_mask);
- dw->dma.dev = chip->dev;
- dw->dma.device_alloc_chan_resources = dwc_alloc_chan_resources;
- dw->dma.device_free_chan_resources = dwc_free_chan_resources;
- dw->dma.device_prep_dma_memcpy = dwc_prep_dma_memcpy;
- dw->dma.device_prep_slave_sg = dwc_prep_slave_sg;
- dw->dma.device_config = dwc_config;
- dw->dma.device_pause = dwc_pause;
- dw->dma.device_resume = dwc_resume;
- dw->dma.device_terminate_all = dwc_terminate_all;
- dw->dma.device_tx_status = dwc_tx_status;
- dw->dma.device_issue_pending = dwc_issue_pending;
- /* DMA capabilities */
- dw->dma.src_addr_widths = DW_DMA_BUSWIDTHS;
- dw->dma.dst_addr_widths = DW_DMA_BUSWIDTHS;
- dw->dma.directions = BIT(DMA_DEV_TO_MEM) | BIT(DMA_MEM_TO_DEV) |
- BIT(DMA_MEM_TO_MEM);
- dw->dma.residue_granularity = DMA_RESIDUE_GRANULARITY_BURST;
- err = dma_async_device_register(&dw->dma);
- if (err)
- goto err_dma_register;
- dev_info(chip->dev, "DesignWare DMA Controller, %d channels\n",
- pdata->nr_channels);
- pm_runtime_put_sync_suspend(chip->dev);
- return 0;
- err_dma_register:
- free_irq(chip->irq, dw);
- err_pdata:
- pm_runtime_put_sync_suspend(chip->dev);
- return err;
- }
- static int dw_dma_remove(struct dw_dma_chip *chip)
- {
- struct dw_dma *dw = chip->dw;
- struct dw_dma_chan *dwc, *_dwc;
- pm_runtime_get_sync(chip->dev);
- dw_dma_off(dw);
- dma_async_device_unregister(&dw->dma);
- free_irq(chip->irq, dw);
- tasklet_kill(&dw->tasklet);
- list_for_each_entry_safe(dwc, _dwc, &dw->dma.channels,
- chan.device_node) {
- list_del(&dwc->chan.device_node);
- channel_clear_bit(dw, CH_EN, dwc->mask);
- }
- pm_runtime_put_sync_suspend(chip->dev);
- return 0;
- }
- int dw_dma_disable(struct dw_dma_chip *chip)
- {
- struct dw_dma *dw = chip->dw;
- dw_dma_off(dw);
- return 0;
- }
- EXPORT_SYMBOL_GPL(dw_dma_disable);
- int dw_dma_enable(struct dw_dma_chip *chip)
- {
- struct dw_dma *dw = chip->dw;
- dw_dma_on(dw);
- return 0;
- }
- EXPORT_SYMBOL_GPL(dw_dma_enable);
- static struct dma_chan *dw_dma_of_xlate(struct of_phandle_args *dma_spec,
- struct of_dma *ofdma)
- {
- struct dw_dma *dw = ofdma->of_dma_data;
- struct dw_dma_slave slave = {
- .dma_dev = dw->dma.dev,
- };
- dma_cap_mask_t cap;
- if (dma_spec->args_count != 3)
- return NULL;
- slave.src_id = dma_spec->args[0];
- slave.dst_id = dma_spec->args[0];
- slave.m_master = dma_spec->args[1];
- slave.p_master = dma_spec->args[2];
- if (WARN_ON(slave.src_id >= DW_DMA_MAX_NR_REQUESTS ||
- slave.dst_id >= DW_DMA_MAX_NR_REQUESTS ||
- slave.m_master >= dw->pdata->nr_masters ||
- slave.p_master >= dw->pdata->nr_masters))
- return NULL;
- dma_cap_zero(cap);
- dma_cap_set(DMA_SLAVE, cap);
- /* TODO: there should be a simpler way to do this */
- return dma_request_channel(cap, dw_dma_filter, &slave);
- }
- #ifdef CONFIG_OF
- static struct dw_dma_platform_data *
- dw_dma_parse_dt(struct platform_device *pdev)
- {
- struct device_node *np = pdev->dev.of_node;
- struct dw_dma_platform_data *pdata;
- u32 tmp, arr[DW_DMA_MAX_NR_MASTERS];
- u32 nr_masters;
- u32 nr_channels;
- if (!np) {
- dev_err(&pdev->dev, "Missing DT data\n");
- return NULL;
- }
- if (of_property_read_u32(np, "dma-masters", &nr_masters))
- return NULL;
- if (nr_masters < 1 || nr_masters > DW_DMA_MAX_NR_MASTERS)
- return NULL;
- if (of_property_read_u32(np, "dma-channels", &nr_channels))
- return NULL;
- pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
- if (!pdata)
- return NULL;
- pdata->nr_masters = nr_masters;
- pdata->nr_channels = nr_channels;
- if (of_property_read_bool(np, "is_private"))
- pdata->is_private = true;
- if (!of_property_read_u32(np, "chan_allocation_order", &tmp))
- pdata->chan_allocation_order = (unsigned char)tmp;
- if (!of_property_read_u32(np, "chan_priority", &tmp))
- pdata->chan_priority = tmp;
- if (!of_property_read_u32(np, "block_size", &tmp))
- pdata->block_size = tmp;
- if (!of_property_read_u32_array(np, "data-width", arr, nr_masters)) {
- for (tmp = 0; tmp < nr_masters; tmp++)
- pdata->data_width[tmp] = arr[tmp];
- } else if (!of_property_read_u32_array(np, "data_width", arr, nr_masters)) {
- for (tmp = 0; tmp < nr_masters; tmp++)
- pdata->data_width[tmp] = BIT(arr[tmp] & 0x07);
- }
- return pdata;
- }
- #else
- static inline struct dw_dma_platform_data *
- dw_dma_parse_dt(struct platform_device *pdev)
- {
- return NULL;
- }
- #endif
- static int dw_probe(struct platform_device *pdev)
- {
- struct dw_dma_chip *chip;
- struct device *dev = &pdev->dev;
- struct resource *mem;
- const struct dw_dma_platform_data *pdata;
- int err;
- chip = devm_kzalloc(dev, sizeof(*chip), GFP_KERNEL);
- if (!chip)
- return -ENOMEM;
- chip->irq = platform_get_irq(pdev, 0);
- if (chip->irq < 0)
- return chip->irq;
- mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
- chip->regs = devm_ioremap_resource(dev, mem);
- if (IS_ERR(chip->regs))
- return PTR_ERR(chip->regs);
- err = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
- if (err)
- return err;
- pdata = dev_get_platdata(dev);
- if (!pdata)
- pdata = dw_dma_parse_dt(pdev);
- chip->dev = dev;
- chip->pdata = pdata;
- chip->clk = devm_clk_get(chip->dev, "hclk");
- if (IS_ERR(chip->clk))
- return PTR_ERR(chip->clk);
- err = clk_prepare_enable(chip->clk);
- if (err)
- return err;
- pm_runtime_enable(&pdev->dev);
- err = dw_dma_probe(chip);
- if (err)
- goto err_dw_dma_probe;
- platform_set_drvdata(pdev, chip);
- if (pdev->dev.of_node) {
- err = of_dma_controller_register(pdev->dev.of_node,
- dw_dma_of_xlate, chip->dw);
- if (err)
- dev_err(&pdev->dev,
- "could not register of_dma_controller\n");
- }
- return 0;
- err_dw_dma_probe:
- pm_runtime_disable(&pdev->dev);
- clk_disable_unprepare(chip->clk);
- return err;
- }
- static int dw_remove(struct platform_device *pdev)
- {
- struct dw_dma_chip *chip = platform_get_drvdata(pdev);
- if (pdev->dev.of_node)
- of_dma_controller_free(pdev->dev.of_node);
- dw_dma_remove(chip);
- pm_runtime_disable(&pdev->dev);
- clk_disable_unprepare(chip->clk);
- return 0;
- }
- static void dw_shutdown(struct platform_device *pdev)
- {
- struct dw_dma_chip *chip = platform_get_drvdata(pdev);
- /*
- * We have to call dw_dma_disable() to stop any ongoing transfer. On
- * some platforms we can't do that since DMA device is powered off.
- * Moreover we have no possibility to check if the platform is affected
- * or not. That's why we call pm_runtime_get_sync() / pm_runtime_put()
- * unconditionally. On the other hand we can't use
- * pm_runtime_suspended() because runtime PM framework is not fully
- * used by the driver.
- */
- pm_runtime_get_sync(chip->dev);
- dw_dma_disable(chip);
- pm_runtime_put_sync_suspend(chip->dev);
- clk_disable_unprepare(chip->clk);
- }
- #ifdef CONFIG_OF
- static const struct of_device_id dw_dma_of_id_table[] = {
- { .compatible = "arkmicro,ark-dma" },
- {}
- };
- MODULE_DEVICE_TABLE(of, dw_dma_of_id_table);
- #endif
- #ifdef CONFIG_PM_SLEEP
- static int dw_suspend_late(struct device *dev)
- {
- struct platform_device *pdev = to_platform_device(dev);
- struct dw_dma_chip *chip = platform_get_drvdata(pdev);
- dw_dma_disable(chip);
- clk_disable_unprepare(chip->clk);
- return 0;
- }
- static int dw_resume_early(struct device *dev)
- {
- struct platform_device *pdev = to_platform_device(dev);
- struct dw_dma_chip *chip = platform_get_drvdata(pdev);
- clk_prepare_enable(chip->clk);
- return dw_dma_enable(chip);
- }
- #endif /* CONFIG_PM_SLEEP */
- static const struct dev_pm_ops dw_dev_pm_ops = {
- SET_LATE_SYSTEM_SLEEP_PM_OPS(dw_suspend_late, dw_resume_early)
- };
- static struct platform_driver dw_driver = {
- .probe = dw_probe,
- .remove = dw_remove,
- .shutdown = dw_shutdown,
- .driver = {
- .name = DRV_NAME,
- .pm = &dw_dev_pm_ops,
- .of_match_table = of_match_ptr(dw_dma_of_id_table),
- },
- };
- static int __init dw_init(void)
- {
- return platform_driver_register(&dw_driver);
- }
- subsys_initcall(dw_init);
- static void __exit dw_exit(void)
- {
- platform_driver_unregister(&dw_driver);
- }
- module_exit(dw_exit);
- MODULE_AUTHOR("Sim");
- MODULE_DESCRIPTION("Arkmicro dma driver");
- MODULE_LICENSE("GPL v2");
|