msm_drv.c 34 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425
  1. /*
  2. * Copyright (c) 2016-2018, The Linux Foundation. All rights reserved.
  3. * Copyright (C) 2013 Red Hat
  4. * Author: Rob Clark <robdclark@gmail.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify it
  7. * under the terms of the GNU General Public License version 2 as published by
  8. * the Free Software Foundation.
  9. *
  10. * This program is distributed in the hope that it will be useful, but WITHOUT
  11. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  12. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  13. * more details.
  14. *
  15. * You should have received a copy of the GNU General Public License along with
  16. * this program. If not, see <http://www.gnu.org/licenses/>.
  17. */
  18. #include <linux/kthread.h>
  19. #include <uapi/linux/sched/types.h>
  20. #include <drm/drm_of.h>
  21. #include "msm_drv.h"
  22. #include "msm_debugfs.h"
  23. #include "msm_fence.h"
  24. #include "msm_gpu.h"
  25. #include "msm_kms.h"
  26. /*
  27. * MSM driver version:
  28. * - 1.0.0 - initial interface
  29. * - 1.1.0 - adds madvise, and support for submits with > 4 cmd buffers
  30. * - 1.2.0 - adds explicit fence support for submit ioctl
  31. * - 1.3.0 - adds GMEM_BASE + NR_RINGS params, SUBMITQUEUE_NEW +
  32. * SUBMITQUEUE_CLOSE ioctls, and MSM_INFO_IOVA flag for
  33. * MSM_GEM_INFO ioctl.
  34. */
  35. #define MSM_VERSION_MAJOR 1
  36. #define MSM_VERSION_MINOR 3
  37. #define MSM_VERSION_PATCHLEVEL 0
  38. static const struct drm_mode_config_funcs mode_config_funcs = {
  39. .fb_create = msm_framebuffer_create,
  40. .output_poll_changed = drm_fb_helper_output_poll_changed,
  41. .atomic_check = drm_atomic_helper_check,
  42. .atomic_commit = drm_atomic_helper_commit,
  43. };
  44. static const struct drm_mode_config_helper_funcs mode_config_helper_funcs = {
  45. .atomic_commit_tail = msm_atomic_commit_tail,
  46. };
  47. #ifdef CONFIG_DRM_MSM_REGISTER_LOGGING
  48. static bool reglog = false;
  49. MODULE_PARM_DESC(reglog, "Enable register read/write logging");
  50. module_param(reglog, bool, 0600);
  51. #else
  52. #define reglog 0
  53. #endif
  54. #ifdef CONFIG_DRM_FBDEV_EMULATION
  55. static bool fbdev = true;
  56. MODULE_PARM_DESC(fbdev, "Enable fbdev compat layer");
  57. module_param(fbdev, bool, 0600);
  58. #endif
  59. static char *vram = "16m";
  60. MODULE_PARM_DESC(vram, "Configure VRAM size (for devices without IOMMU/GPUMMU)");
  61. module_param(vram, charp, 0);
  62. bool dumpstate = false;
  63. MODULE_PARM_DESC(dumpstate, "Dump KMS state on errors");
  64. module_param(dumpstate, bool, 0600);
  65. static bool modeset = true;
  66. MODULE_PARM_DESC(modeset, "Use kernel modesetting [KMS] (1=on (default), 0=disable)");
  67. module_param(modeset, bool, 0600);
  68. /*
  69. * Util/helpers:
  70. */
  71. int msm_clk_bulk_get(struct device *dev, struct clk_bulk_data **bulk)
  72. {
  73. struct property *prop;
  74. const char *name;
  75. struct clk_bulk_data *local;
  76. int i = 0, ret, count;
  77. count = of_property_count_strings(dev->of_node, "clock-names");
  78. if (count < 1)
  79. return 0;
  80. local = devm_kcalloc(dev, sizeof(struct clk_bulk_data *),
  81. count, GFP_KERNEL);
  82. if (!local)
  83. return -ENOMEM;
  84. of_property_for_each_string(dev->of_node, "clock-names", prop, name) {
  85. local[i].id = devm_kstrdup(dev, name, GFP_KERNEL);
  86. if (!local[i].id) {
  87. devm_kfree(dev, local);
  88. return -ENOMEM;
  89. }
  90. i++;
  91. }
  92. ret = devm_clk_bulk_get(dev, count, local);
  93. if (ret) {
  94. for (i = 0; i < count; i++)
  95. devm_kfree(dev, (void *) local[i].id);
  96. devm_kfree(dev, local);
  97. return ret;
  98. }
  99. *bulk = local;
  100. return count;
  101. }
  102. struct clk *msm_clk_bulk_get_clock(struct clk_bulk_data *bulk, int count,
  103. const char *name)
  104. {
  105. int i;
  106. char n[32];
  107. snprintf(n, sizeof(n), "%s_clk", name);
  108. for (i = 0; bulk && i < count; i++) {
  109. if (!strcmp(bulk[i].id, name) || !strcmp(bulk[i].id, n))
  110. return bulk[i].clk;
  111. }
  112. return NULL;
  113. }
  114. struct clk *msm_clk_get(struct platform_device *pdev, const char *name)
  115. {
  116. struct clk *clk;
  117. char name2[32];
  118. clk = devm_clk_get(&pdev->dev, name);
  119. if (!IS_ERR(clk) || PTR_ERR(clk) == -EPROBE_DEFER)
  120. return clk;
  121. snprintf(name2, sizeof(name2), "%s_clk", name);
  122. clk = devm_clk_get(&pdev->dev, name2);
  123. if (!IS_ERR(clk))
  124. dev_warn(&pdev->dev, "Using legacy clk name binding. Use "
  125. "\"%s\" instead of \"%s\"\n", name, name2);
  126. return clk;
  127. }
  128. void __iomem *msm_ioremap(struct platform_device *pdev, const char *name,
  129. const char *dbgname)
  130. {
  131. struct resource *res;
  132. unsigned long size;
  133. void __iomem *ptr;
  134. if (name)
  135. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, name);
  136. else
  137. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  138. if (!res) {
  139. dev_err(&pdev->dev, "failed to get memory resource: %s\n", name);
  140. return ERR_PTR(-EINVAL);
  141. }
  142. size = resource_size(res);
  143. ptr = devm_ioremap_nocache(&pdev->dev, res->start, size);
  144. if (!ptr) {
  145. dev_err(&pdev->dev, "failed to ioremap: %s\n", name);
  146. return ERR_PTR(-ENOMEM);
  147. }
  148. if (reglog)
  149. printk(KERN_DEBUG "IO:region %s %p %08lx\n", dbgname, ptr, size);
  150. return ptr;
  151. }
  152. void msm_writel(u32 data, void __iomem *addr)
  153. {
  154. if (reglog)
  155. printk(KERN_DEBUG "IO:W %p %08x\n", addr, data);
  156. writel(data, addr);
  157. }
  158. u32 msm_readl(const void __iomem *addr)
  159. {
  160. u32 val = readl(addr);
  161. if (reglog)
  162. pr_err("IO:R %p %08x\n", addr, val);
  163. return val;
  164. }
  165. struct vblank_event {
  166. struct list_head node;
  167. int crtc_id;
  168. bool enable;
  169. };
  170. static void vblank_ctrl_worker(struct kthread_work *work)
  171. {
  172. struct msm_vblank_ctrl *vbl_ctrl = container_of(work,
  173. struct msm_vblank_ctrl, work);
  174. struct msm_drm_private *priv = container_of(vbl_ctrl,
  175. struct msm_drm_private, vblank_ctrl);
  176. struct msm_kms *kms = priv->kms;
  177. struct vblank_event *vbl_ev, *tmp;
  178. unsigned long flags;
  179. spin_lock_irqsave(&vbl_ctrl->lock, flags);
  180. list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
  181. list_del(&vbl_ev->node);
  182. spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
  183. if (vbl_ev->enable)
  184. kms->funcs->enable_vblank(kms,
  185. priv->crtcs[vbl_ev->crtc_id]);
  186. else
  187. kms->funcs->disable_vblank(kms,
  188. priv->crtcs[vbl_ev->crtc_id]);
  189. kfree(vbl_ev);
  190. spin_lock_irqsave(&vbl_ctrl->lock, flags);
  191. }
  192. spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
  193. }
  194. static int vblank_ctrl_queue_work(struct msm_drm_private *priv,
  195. int crtc_id, bool enable)
  196. {
  197. struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
  198. struct vblank_event *vbl_ev;
  199. unsigned long flags;
  200. vbl_ev = kzalloc(sizeof(*vbl_ev), GFP_ATOMIC);
  201. if (!vbl_ev)
  202. return -ENOMEM;
  203. vbl_ev->crtc_id = crtc_id;
  204. vbl_ev->enable = enable;
  205. spin_lock_irqsave(&vbl_ctrl->lock, flags);
  206. list_add_tail(&vbl_ev->node, &vbl_ctrl->event_list);
  207. spin_unlock_irqrestore(&vbl_ctrl->lock, flags);
  208. kthread_queue_work(&priv->disp_thread[crtc_id].worker,
  209. &vbl_ctrl->work);
  210. return 0;
  211. }
  212. static int msm_drm_uninit(struct device *dev)
  213. {
  214. struct platform_device *pdev = to_platform_device(dev);
  215. struct drm_device *ddev = platform_get_drvdata(pdev);
  216. struct msm_drm_private *priv = ddev->dev_private;
  217. struct msm_kms *kms = priv->kms;
  218. struct msm_mdss *mdss = priv->mdss;
  219. struct msm_vblank_ctrl *vbl_ctrl = &priv->vblank_ctrl;
  220. struct vblank_event *vbl_ev, *tmp;
  221. int i;
  222. /* We must cancel and cleanup any pending vblank enable/disable
  223. * work before drm_irq_uninstall() to avoid work re-enabling an
  224. * irq after uninstall has disabled it.
  225. */
  226. kthread_flush_work(&vbl_ctrl->work);
  227. list_for_each_entry_safe(vbl_ev, tmp, &vbl_ctrl->event_list, node) {
  228. list_del(&vbl_ev->node);
  229. kfree(vbl_ev);
  230. }
  231. /* clean up display commit/event worker threads */
  232. for (i = 0; i < priv->num_crtcs; i++) {
  233. if (priv->disp_thread[i].thread) {
  234. kthread_flush_worker(&priv->disp_thread[i].worker);
  235. kthread_stop(priv->disp_thread[i].thread);
  236. priv->disp_thread[i].thread = NULL;
  237. }
  238. if (priv->event_thread[i].thread) {
  239. kthread_flush_worker(&priv->event_thread[i].worker);
  240. kthread_stop(priv->event_thread[i].thread);
  241. priv->event_thread[i].thread = NULL;
  242. }
  243. }
  244. msm_gem_shrinker_cleanup(ddev);
  245. drm_kms_helper_poll_fini(ddev);
  246. drm_dev_unregister(ddev);
  247. msm_perf_debugfs_cleanup(priv);
  248. msm_rd_debugfs_cleanup(priv);
  249. #ifdef CONFIG_DRM_FBDEV_EMULATION
  250. if (fbdev && priv->fbdev)
  251. msm_fbdev_free(ddev);
  252. #endif
  253. drm_mode_config_cleanup(ddev);
  254. pm_runtime_get_sync(dev);
  255. drm_irq_uninstall(ddev);
  256. pm_runtime_put_sync(dev);
  257. flush_workqueue(priv->wq);
  258. destroy_workqueue(priv->wq);
  259. if (kms && kms->funcs)
  260. kms->funcs->destroy(kms);
  261. if (priv->vram.paddr) {
  262. unsigned long attrs = DMA_ATTR_NO_KERNEL_MAPPING;
  263. drm_mm_takedown(&priv->vram.mm);
  264. dma_free_attrs(dev, priv->vram.size, NULL,
  265. priv->vram.paddr, attrs);
  266. }
  267. component_unbind_all(dev, ddev);
  268. if (mdss && mdss->funcs)
  269. mdss->funcs->destroy(ddev);
  270. ddev->dev_private = NULL;
  271. drm_dev_unref(ddev);
  272. kfree(priv);
  273. return 0;
  274. }
  275. #define KMS_MDP4 4
  276. #define KMS_MDP5 5
  277. #define KMS_DPU 3
  278. static int get_mdp_ver(struct platform_device *pdev)
  279. {
  280. struct device *dev = &pdev->dev;
  281. return (int) (unsigned long) of_device_get_match_data(dev);
  282. }
  283. #include <linux/of_address.h>
  284. static int msm_init_vram(struct drm_device *dev)
  285. {
  286. struct msm_drm_private *priv = dev->dev_private;
  287. struct device_node *node;
  288. unsigned long size = 0;
  289. int ret = 0;
  290. /* In the device-tree world, we could have a 'memory-region'
  291. * phandle, which gives us a link to our "vram". Allocating
  292. * is all nicely abstracted behind the dma api, but we need
  293. * to know the entire size to allocate it all in one go. There
  294. * are two cases:
  295. * 1) device with no IOMMU, in which case we need exclusive
  296. * access to a VRAM carveout big enough for all gpu
  297. * buffers
  298. * 2) device with IOMMU, but where the bootloader puts up
  299. * a splash screen. In this case, the VRAM carveout
  300. * need only be large enough for fbdev fb. But we need
  301. * exclusive access to the buffer to avoid the kernel
  302. * using those pages for other purposes (which appears
  303. * as corruption on screen before we have a chance to
  304. * load and do initial modeset)
  305. */
  306. node = of_parse_phandle(dev->dev->of_node, "memory-region", 0);
  307. if (node) {
  308. struct resource r;
  309. ret = of_address_to_resource(node, 0, &r);
  310. of_node_put(node);
  311. if (ret)
  312. return ret;
  313. size = r.end - r.start;
  314. DRM_INFO("using VRAM carveout: %lx@%pa\n", size, &r.start);
  315. /* if we have no IOMMU, then we need to use carveout allocator.
  316. * Grab the entire CMA chunk carved out in early startup in
  317. * mach-msm:
  318. */
  319. } else if (!iommu_present(&platform_bus_type)) {
  320. DRM_INFO("using %s VRAM carveout\n", vram);
  321. size = memparse(vram, NULL);
  322. }
  323. if (size) {
  324. unsigned long attrs = 0;
  325. void *p;
  326. priv->vram.size = size;
  327. drm_mm_init(&priv->vram.mm, 0, (size >> PAGE_SHIFT) - 1);
  328. spin_lock_init(&priv->vram.lock);
  329. attrs |= DMA_ATTR_NO_KERNEL_MAPPING;
  330. attrs |= DMA_ATTR_WRITE_COMBINE;
  331. /* note that for no-kernel-mapping, the vaddr returned
  332. * is bogus, but non-null if allocation succeeded:
  333. */
  334. p = dma_alloc_attrs(dev->dev, size,
  335. &priv->vram.paddr, GFP_KERNEL, attrs);
  336. if (!p) {
  337. dev_err(dev->dev, "failed to allocate VRAM\n");
  338. priv->vram.paddr = 0;
  339. return -ENOMEM;
  340. }
  341. dev_info(dev->dev, "VRAM: %08x->%08x\n",
  342. (uint32_t)priv->vram.paddr,
  343. (uint32_t)(priv->vram.paddr + size));
  344. }
  345. return ret;
  346. }
  347. static int msm_drm_init(struct device *dev, struct drm_driver *drv)
  348. {
  349. struct platform_device *pdev = to_platform_device(dev);
  350. struct drm_device *ddev;
  351. struct msm_drm_private *priv;
  352. struct msm_kms *kms;
  353. struct msm_mdss *mdss;
  354. int ret, i;
  355. struct sched_param param;
  356. ddev = drm_dev_alloc(drv, dev);
  357. if (IS_ERR(ddev)) {
  358. dev_err(dev, "failed to allocate drm_device\n");
  359. return PTR_ERR(ddev);
  360. }
  361. platform_set_drvdata(pdev, ddev);
  362. priv = kzalloc(sizeof(*priv), GFP_KERNEL);
  363. if (!priv) {
  364. ret = -ENOMEM;
  365. goto err_unref_drm_dev;
  366. }
  367. ddev->dev_private = priv;
  368. priv->dev = ddev;
  369. switch (get_mdp_ver(pdev)) {
  370. case KMS_MDP5:
  371. ret = mdp5_mdss_init(ddev);
  372. break;
  373. case KMS_DPU:
  374. ret = dpu_mdss_init(ddev);
  375. break;
  376. default:
  377. ret = 0;
  378. break;
  379. }
  380. if (ret)
  381. goto err_free_priv;
  382. mdss = priv->mdss;
  383. priv->wq = alloc_ordered_workqueue("msm", 0);
  384. INIT_LIST_HEAD(&priv->inactive_list);
  385. INIT_LIST_HEAD(&priv->vblank_ctrl.event_list);
  386. kthread_init_work(&priv->vblank_ctrl.work, vblank_ctrl_worker);
  387. spin_lock_init(&priv->vblank_ctrl.lock);
  388. drm_mode_config_init(ddev);
  389. ret = msm_init_vram(ddev);
  390. if (ret)
  391. goto err_destroy_mdss;
  392. /* Bind all our sub-components: */
  393. ret = component_bind_all(dev, ddev);
  394. if (ret)
  395. goto err_destroy_mdss;
  396. if (!dev->dma_parms) {
  397. dev->dma_parms = devm_kzalloc(dev, sizeof(*dev->dma_parms),
  398. GFP_KERNEL);
  399. if (!dev->dma_parms) {
  400. ret = -ENOMEM;
  401. goto err_msm_uninit;
  402. }
  403. }
  404. dma_set_max_seg_size(dev, DMA_BIT_MASK(32));
  405. msm_gem_shrinker_init(ddev);
  406. switch (get_mdp_ver(pdev)) {
  407. case KMS_MDP4:
  408. kms = mdp4_kms_init(ddev);
  409. priv->kms = kms;
  410. break;
  411. case KMS_MDP5:
  412. kms = mdp5_kms_init(ddev);
  413. break;
  414. case KMS_DPU:
  415. kms = dpu_kms_init(ddev);
  416. priv->kms = kms;
  417. break;
  418. default:
  419. kms = ERR_PTR(-ENODEV);
  420. break;
  421. }
  422. if (IS_ERR(kms)) {
  423. /*
  424. * NOTE: once we have GPU support, having no kms should not
  425. * be considered fatal.. ideally we would still support gpu
  426. * and (for example) use dmabuf/prime to share buffers with
  427. * imx drm driver on iMX5
  428. */
  429. dev_err(dev, "failed to load kms\n");
  430. ret = PTR_ERR(kms);
  431. goto err_msm_uninit;
  432. }
  433. /* Enable normalization of plane zpos */
  434. ddev->mode_config.normalize_zpos = true;
  435. if (kms) {
  436. ret = kms->funcs->hw_init(kms);
  437. if (ret) {
  438. dev_err(dev, "kms hw init failed: %d\n", ret);
  439. goto err_msm_uninit;
  440. }
  441. }
  442. ddev->mode_config.funcs = &mode_config_funcs;
  443. ddev->mode_config.helper_private = &mode_config_helper_funcs;
  444. /**
  445. * this priority was found during empiric testing to have appropriate
  446. * realtime scheduling to process display updates and interact with
  447. * other real time and normal priority task
  448. */
  449. param.sched_priority = 16;
  450. for (i = 0; i < priv->num_crtcs; i++) {
  451. /* initialize display thread */
  452. priv->disp_thread[i].crtc_id = priv->crtcs[i]->base.id;
  453. kthread_init_worker(&priv->disp_thread[i].worker);
  454. priv->disp_thread[i].dev = ddev;
  455. priv->disp_thread[i].thread =
  456. kthread_run(kthread_worker_fn,
  457. &priv->disp_thread[i].worker,
  458. "crtc_commit:%d", priv->disp_thread[i].crtc_id);
  459. ret = sched_setscheduler(priv->disp_thread[i].thread,
  460. SCHED_FIFO, &param);
  461. if (ret)
  462. pr_warn("display thread priority update failed: %d\n",
  463. ret);
  464. if (IS_ERR(priv->disp_thread[i].thread)) {
  465. dev_err(dev, "failed to create crtc_commit kthread\n");
  466. priv->disp_thread[i].thread = NULL;
  467. }
  468. /* initialize event thread */
  469. priv->event_thread[i].crtc_id = priv->crtcs[i]->base.id;
  470. kthread_init_worker(&priv->event_thread[i].worker);
  471. priv->event_thread[i].dev = ddev;
  472. priv->event_thread[i].thread =
  473. kthread_run(kthread_worker_fn,
  474. &priv->event_thread[i].worker,
  475. "crtc_event:%d", priv->event_thread[i].crtc_id);
  476. /**
  477. * event thread should also run at same priority as disp_thread
  478. * because it is handling frame_done events. A lower priority
  479. * event thread and higher priority disp_thread can causes
  480. * frame_pending counters beyond 2. This can lead to commit
  481. * failure at crtc commit level.
  482. */
  483. ret = sched_setscheduler(priv->event_thread[i].thread,
  484. SCHED_FIFO, &param);
  485. if (ret)
  486. pr_warn("display event thread priority update failed: %d\n",
  487. ret);
  488. if (IS_ERR(priv->event_thread[i].thread)) {
  489. dev_err(dev, "failed to create crtc_event kthread\n");
  490. priv->event_thread[i].thread = NULL;
  491. }
  492. if ((!priv->disp_thread[i].thread) ||
  493. !priv->event_thread[i].thread) {
  494. /* clean up previously created threads if any */
  495. for ( ; i >= 0; i--) {
  496. if (priv->disp_thread[i].thread) {
  497. kthread_stop(
  498. priv->disp_thread[i].thread);
  499. priv->disp_thread[i].thread = NULL;
  500. }
  501. if (priv->event_thread[i].thread) {
  502. kthread_stop(
  503. priv->event_thread[i].thread);
  504. priv->event_thread[i].thread = NULL;
  505. }
  506. }
  507. goto err_msm_uninit;
  508. }
  509. }
  510. ret = drm_vblank_init(ddev, priv->num_crtcs);
  511. if (ret < 0) {
  512. dev_err(dev, "failed to initialize vblank\n");
  513. goto err_msm_uninit;
  514. }
  515. if (kms) {
  516. pm_runtime_get_sync(dev);
  517. ret = drm_irq_install(ddev, kms->irq);
  518. pm_runtime_put_sync(dev);
  519. if (ret < 0) {
  520. dev_err(dev, "failed to install IRQ handler\n");
  521. goto err_msm_uninit;
  522. }
  523. }
  524. ret = drm_dev_register(ddev, 0);
  525. if (ret)
  526. goto err_msm_uninit;
  527. drm_mode_config_reset(ddev);
  528. #ifdef CONFIG_DRM_FBDEV_EMULATION
  529. if (fbdev)
  530. priv->fbdev = msm_fbdev_init(ddev);
  531. #endif
  532. ret = msm_debugfs_late_init(ddev);
  533. if (ret)
  534. goto err_msm_uninit;
  535. drm_kms_helper_poll_init(ddev);
  536. return 0;
  537. err_msm_uninit:
  538. msm_drm_uninit(dev);
  539. return ret;
  540. err_destroy_mdss:
  541. if (mdss && mdss->funcs)
  542. mdss->funcs->destroy(ddev);
  543. err_free_priv:
  544. kfree(priv);
  545. err_unref_drm_dev:
  546. drm_dev_unref(ddev);
  547. return ret;
  548. }
  549. /*
  550. * DRM operations:
  551. */
  552. static void load_gpu(struct drm_device *dev)
  553. {
  554. static DEFINE_MUTEX(init_lock);
  555. struct msm_drm_private *priv = dev->dev_private;
  556. mutex_lock(&init_lock);
  557. if (!priv->gpu)
  558. priv->gpu = adreno_load_gpu(dev);
  559. mutex_unlock(&init_lock);
  560. }
  561. static int context_init(struct drm_device *dev, struct drm_file *file)
  562. {
  563. struct msm_file_private *ctx;
  564. ctx = kzalloc(sizeof(*ctx), GFP_KERNEL);
  565. if (!ctx)
  566. return -ENOMEM;
  567. msm_submitqueue_init(dev, ctx);
  568. file->driver_priv = ctx;
  569. return 0;
  570. }
  571. static int msm_open(struct drm_device *dev, struct drm_file *file)
  572. {
  573. /* For now, load gpu on open.. to avoid the requirement of having
  574. * firmware in the initrd.
  575. */
  576. load_gpu(dev);
  577. return context_init(dev, file);
  578. }
  579. static void context_close(struct msm_file_private *ctx)
  580. {
  581. msm_submitqueue_close(ctx);
  582. kfree(ctx);
  583. }
  584. static void msm_postclose(struct drm_device *dev, struct drm_file *file)
  585. {
  586. struct msm_drm_private *priv = dev->dev_private;
  587. struct msm_file_private *ctx = file->driver_priv;
  588. mutex_lock(&dev->struct_mutex);
  589. if (ctx == priv->lastctx)
  590. priv->lastctx = NULL;
  591. mutex_unlock(&dev->struct_mutex);
  592. context_close(ctx);
  593. }
  594. static irqreturn_t msm_irq(int irq, void *arg)
  595. {
  596. struct drm_device *dev = arg;
  597. struct msm_drm_private *priv = dev->dev_private;
  598. struct msm_kms *kms = priv->kms;
  599. BUG_ON(!kms);
  600. return kms->funcs->irq(kms);
  601. }
  602. static void msm_irq_preinstall(struct drm_device *dev)
  603. {
  604. struct msm_drm_private *priv = dev->dev_private;
  605. struct msm_kms *kms = priv->kms;
  606. BUG_ON(!kms);
  607. kms->funcs->irq_preinstall(kms);
  608. }
  609. static int msm_irq_postinstall(struct drm_device *dev)
  610. {
  611. struct msm_drm_private *priv = dev->dev_private;
  612. struct msm_kms *kms = priv->kms;
  613. BUG_ON(!kms);
  614. return kms->funcs->irq_postinstall(kms);
  615. }
  616. static void msm_irq_uninstall(struct drm_device *dev)
  617. {
  618. struct msm_drm_private *priv = dev->dev_private;
  619. struct msm_kms *kms = priv->kms;
  620. BUG_ON(!kms);
  621. kms->funcs->irq_uninstall(kms);
  622. }
  623. static int msm_enable_vblank(struct drm_device *dev, unsigned int pipe)
  624. {
  625. struct msm_drm_private *priv = dev->dev_private;
  626. struct msm_kms *kms = priv->kms;
  627. if (!kms)
  628. return -ENXIO;
  629. DBG("dev=%p, crtc=%u", dev, pipe);
  630. return vblank_ctrl_queue_work(priv, pipe, true);
  631. }
  632. static void msm_disable_vblank(struct drm_device *dev, unsigned int pipe)
  633. {
  634. struct msm_drm_private *priv = dev->dev_private;
  635. struct msm_kms *kms = priv->kms;
  636. if (!kms)
  637. return;
  638. DBG("dev=%p, crtc=%u", dev, pipe);
  639. vblank_ctrl_queue_work(priv, pipe, false);
  640. }
  641. /*
  642. * DRM ioctls:
  643. */
  644. static int msm_ioctl_get_param(struct drm_device *dev, void *data,
  645. struct drm_file *file)
  646. {
  647. struct msm_drm_private *priv = dev->dev_private;
  648. struct drm_msm_param *args = data;
  649. struct msm_gpu *gpu;
  650. /* for now, we just have 3d pipe.. eventually this would need to
  651. * be more clever to dispatch to appropriate gpu module:
  652. */
  653. if (args->pipe != MSM_PIPE_3D0)
  654. return -EINVAL;
  655. gpu = priv->gpu;
  656. if (!gpu)
  657. return -ENXIO;
  658. return gpu->funcs->get_param(gpu, args->param, &args->value);
  659. }
  660. static int msm_ioctl_gem_new(struct drm_device *dev, void *data,
  661. struct drm_file *file)
  662. {
  663. struct drm_msm_gem_new *args = data;
  664. if (args->flags & ~MSM_BO_FLAGS) {
  665. DRM_ERROR("invalid flags: %08x\n", args->flags);
  666. return -EINVAL;
  667. }
  668. return msm_gem_new_handle(dev, file, args->size,
  669. args->flags, &args->handle);
  670. }
  671. static inline ktime_t to_ktime(struct drm_msm_timespec timeout)
  672. {
  673. return ktime_set(timeout.tv_sec, timeout.tv_nsec);
  674. }
  675. static int msm_ioctl_gem_cpu_prep(struct drm_device *dev, void *data,
  676. struct drm_file *file)
  677. {
  678. struct drm_msm_gem_cpu_prep *args = data;
  679. struct drm_gem_object *obj;
  680. ktime_t timeout = to_ktime(args->timeout);
  681. int ret;
  682. if (args->op & ~MSM_PREP_FLAGS) {
  683. DRM_ERROR("invalid op: %08x\n", args->op);
  684. return -EINVAL;
  685. }
  686. obj = drm_gem_object_lookup(file, args->handle);
  687. if (!obj)
  688. return -ENOENT;
  689. ret = msm_gem_cpu_prep(obj, args->op, &timeout);
  690. drm_gem_object_put_unlocked(obj);
  691. return ret;
  692. }
  693. static int msm_ioctl_gem_cpu_fini(struct drm_device *dev, void *data,
  694. struct drm_file *file)
  695. {
  696. struct drm_msm_gem_cpu_fini *args = data;
  697. struct drm_gem_object *obj;
  698. int ret;
  699. obj = drm_gem_object_lookup(file, args->handle);
  700. if (!obj)
  701. return -ENOENT;
  702. ret = msm_gem_cpu_fini(obj);
  703. drm_gem_object_put_unlocked(obj);
  704. return ret;
  705. }
  706. static int msm_ioctl_gem_info_iova(struct drm_device *dev,
  707. struct drm_gem_object *obj, uint64_t *iova)
  708. {
  709. struct msm_drm_private *priv = dev->dev_private;
  710. if (!priv->gpu)
  711. return -EINVAL;
  712. return msm_gem_get_iova(obj, priv->gpu->aspace, iova);
  713. }
  714. static int msm_ioctl_gem_info(struct drm_device *dev, void *data,
  715. struct drm_file *file)
  716. {
  717. struct drm_msm_gem_info *args = data;
  718. struct drm_gem_object *obj;
  719. int ret = 0;
  720. if (args->flags & ~MSM_INFO_FLAGS)
  721. return -EINVAL;
  722. obj = drm_gem_object_lookup(file, args->handle);
  723. if (!obj)
  724. return -ENOENT;
  725. if (args->flags & MSM_INFO_IOVA) {
  726. uint64_t iova;
  727. ret = msm_ioctl_gem_info_iova(dev, obj, &iova);
  728. if (!ret)
  729. args->offset = iova;
  730. } else {
  731. args->offset = msm_gem_mmap_offset(obj);
  732. }
  733. drm_gem_object_put_unlocked(obj);
  734. return ret;
  735. }
  736. static int msm_ioctl_wait_fence(struct drm_device *dev, void *data,
  737. struct drm_file *file)
  738. {
  739. struct msm_drm_private *priv = dev->dev_private;
  740. struct drm_msm_wait_fence *args = data;
  741. ktime_t timeout = to_ktime(args->timeout);
  742. struct msm_gpu_submitqueue *queue;
  743. struct msm_gpu *gpu = priv->gpu;
  744. int ret;
  745. if (args->pad) {
  746. DRM_ERROR("invalid pad: %08x\n", args->pad);
  747. return -EINVAL;
  748. }
  749. if (!gpu)
  750. return 0;
  751. queue = msm_submitqueue_get(file->driver_priv, args->queueid);
  752. if (!queue)
  753. return -ENOENT;
  754. ret = msm_wait_fence(gpu->rb[queue->prio]->fctx, args->fence, &timeout,
  755. true);
  756. msm_submitqueue_put(queue);
  757. return ret;
  758. }
  759. static int msm_ioctl_gem_madvise(struct drm_device *dev, void *data,
  760. struct drm_file *file)
  761. {
  762. struct drm_msm_gem_madvise *args = data;
  763. struct drm_gem_object *obj;
  764. int ret;
  765. switch (args->madv) {
  766. case MSM_MADV_DONTNEED:
  767. case MSM_MADV_WILLNEED:
  768. break;
  769. default:
  770. return -EINVAL;
  771. }
  772. ret = mutex_lock_interruptible(&dev->struct_mutex);
  773. if (ret)
  774. return ret;
  775. obj = drm_gem_object_lookup(file, args->handle);
  776. if (!obj) {
  777. ret = -ENOENT;
  778. goto unlock;
  779. }
  780. ret = msm_gem_madvise(obj, args->madv);
  781. if (ret >= 0) {
  782. args->retained = ret;
  783. ret = 0;
  784. }
  785. drm_gem_object_put(obj);
  786. unlock:
  787. mutex_unlock(&dev->struct_mutex);
  788. return ret;
  789. }
  790. static int msm_ioctl_submitqueue_new(struct drm_device *dev, void *data,
  791. struct drm_file *file)
  792. {
  793. struct drm_msm_submitqueue *args = data;
  794. if (args->flags & ~MSM_SUBMITQUEUE_FLAGS)
  795. return -EINVAL;
  796. return msm_submitqueue_create(dev, file->driver_priv, args->prio,
  797. args->flags, &args->id);
  798. }
  799. static int msm_ioctl_submitqueue_close(struct drm_device *dev, void *data,
  800. struct drm_file *file)
  801. {
  802. u32 id = *(u32 *) data;
  803. return msm_submitqueue_remove(file->driver_priv, id);
  804. }
  805. static const struct drm_ioctl_desc msm_ioctls[] = {
  806. DRM_IOCTL_DEF_DRV(MSM_GET_PARAM, msm_ioctl_get_param, DRM_AUTH|DRM_RENDER_ALLOW),
  807. DRM_IOCTL_DEF_DRV(MSM_GEM_NEW, msm_ioctl_gem_new, DRM_AUTH|DRM_RENDER_ALLOW),
  808. DRM_IOCTL_DEF_DRV(MSM_GEM_INFO, msm_ioctl_gem_info, DRM_AUTH|DRM_RENDER_ALLOW),
  809. DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_PREP, msm_ioctl_gem_cpu_prep, DRM_AUTH|DRM_RENDER_ALLOW),
  810. DRM_IOCTL_DEF_DRV(MSM_GEM_CPU_FINI, msm_ioctl_gem_cpu_fini, DRM_AUTH|DRM_RENDER_ALLOW),
  811. DRM_IOCTL_DEF_DRV(MSM_GEM_SUBMIT, msm_ioctl_gem_submit, DRM_AUTH|DRM_RENDER_ALLOW),
  812. DRM_IOCTL_DEF_DRV(MSM_WAIT_FENCE, msm_ioctl_wait_fence, DRM_AUTH|DRM_RENDER_ALLOW),
  813. DRM_IOCTL_DEF_DRV(MSM_GEM_MADVISE, msm_ioctl_gem_madvise, DRM_AUTH|DRM_RENDER_ALLOW),
  814. DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_NEW, msm_ioctl_submitqueue_new, DRM_AUTH|DRM_RENDER_ALLOW),
  815. DRM_IOCTL_DEF_DRV(MSM_SUBMITQUEUE_CLOSE, msm_ioctl_submitqueue_close, DRM_AUTH|DRM_RENDER_ALLOW),
  816. };
  817. static const struct vm_operations_struct vm_ops = {
  818. .fault = msm_gem_fault,
  819. .open = drm_gem_vm_open,
  820. .close = drm_gem_vm_close,
  821. };
  822. static const struct file_operations fops = {
  823. .owner = THIS_MODULE,
  824. .open = drm_open,
  825. .release = drm_release,
  826. .unlocked_ioctl = drm_ioctl,
  827. .compat_ioctl = drm_compat_ioctl,
  828. .poll = drm_poll,
  829. .read = drm_read,
  830. .llseek = no_llseek,
  831. .mmap = msm_gem_mmap,
  832. };
  833. static struct drm_driver msm_driver = {
  834. .driver_features = DRIVER_HAVE_IRQ |
  835. DRIVER_GEM |
  836. DRIVER_PRIME |
  837. DRIVER_RENDER |
  838. DRIVER_ATOMIC |
  839. DRIVER_MODESET,
  840. .open = msm_open,
  841. .postclose = msm_postclose,
  842. .lastclose = drm_fb_helper_lastclose,
  843. .irq_handler = msm_irq,
  844. .irq_preinstall = msm_irq_preinstall,
  845. .irq_postinstall = msm_irq_postinstall,
  846. .irq_uninstall = msm_irq_uninstall,
  847. .enable_vblank = msm_enable_vblank,
  848. .disable_vblank = msm_disable_vblank,
  849. .gem_free_object = msm_gem_free_object,
  850. .gem_vm_ops = &vm_ops,
  851. .dumb_create = msm_gem_dumb_create,
  852. .dumb_map_offset = msm_gem_dumb_map_offset,
  853. .prime_handle_to_fd = drm_gem_prime_handle_to_fd,
  854. .prime_fd_to_handle = drm_gem_prime_fd_to_handle,
  855. .gem_prime_export = drm_gem_prime_export,
  856. .gem_prime_import = drm_gem_prime_import,
  857. .gem_prime_res_obj = msm_gem_prime_res_obj,
  858. .gem_prime_pin = msm_gem_prime_pin,
  859. .gem_prime_unpin = msm_gem_prime_unpin,
  860. .gem_prime_get_sg_table = msm_gem_prime_get_sg_table,
  861. .gem_prime_import_sg_table = msm_gem_prime_import_sg_table,
  862. .gem_prime_vmap = msm_gem_prime_vmap,
  863. .gem_prime_vunmap = msm_gem_prime_vunmap,
  864. .gem_prime_mmap = msm_gem_prime_mmap,
  865. #ifdef CONFIG_DEBUG_FS
  866. .debugfs_init = msm_debugfs_init,
  867. #endif
  868. .ioctls = msm_ioctls,
  869. .num_ioctls = ARRAY_SIZE(msm_ioctls),
  870. .fops = &fops,
  871. .name = "msm",
  872. .desc = "MSM Snapdragon DRM",
  873. .date = "20130625",
  874. .major = MSM_VERSION_MAJOR,
  875. .minor = MSM_VERSION_MINOR,
  876. .patchlevel = MSM_VERSION_PATCHLEVEL,
  877. };
  878. #ifdef CONFIG_PM_SLEEP
  879. static int msm_pm_suspend(struct device *dev)
  880. {
  881. struct drm_device *ddev = dev_get_drvdata(dev);
  882. struct msm_drm_private *priv = ddev->dev_private;
  883. struct msm_kms *kms = priv->kms;
  884. /* TODO: Use atomic helper suspend/resume */
  885. if (kms && kms->funcs && kms->funcs->pm_suspend)
  886. return kms->funcs->pm_suspend(dev);
  887. drm_kms_helper_poll_disable(ddev);
  888. priv->pm_state = drm_atomic_helper_suspend(ddev);
  889. if (IS_ERR(priv->pm_state)) {
  890. drm_kms_helper_poll_enable(ddev);
  891. return PTR_ERR(priv->pm_state);
  892. }
  893. return 0;
  894. }
  895. static int msm_pm_resume(struct device *dev)
  896. {
  897. struct drm_device *ddev = dev_get_drvdata(dev);
  898. struct msm_drm_private *priv = ddev->dev_private;
  899. struct msm_kms *kms = priv->kms;
  900. /* TODO: Use atomic helper suspend/resume */
  901. if (kms && kms->funcs && kms->funcs->pm_resume)
  902. return kms->funcs->pm_resume(dev);
  903. drm_atomic_helper_resume(ddev, priv->pm_state);
  904. drm_kms_helper_poll_enable(ddev);
  905. return 0;
  906. }
  907. #endif
  908. #ifdef CONFIG_PM
  909. static int msm_runtime_suspend(struct device *dev)
  910. {
  911. struct drm_device *ddev = dev_get_drvdata(dev);
  912. struct msm_drm_private *priv = ddev->dev_private;
  913. struct msm_mdss *mdss = priv->mdss;
  914. DBG("");
  915. if (mdss && mdss->funcs)
  916. return mdss->funcs->disable(mdss);
  917. return 0;
  918. }
  919. static int msm_runtime_resume(struct device *dev)
  920. {
  921. struct drm_device *ddev = dev_get_drvdata(dev);
  922. struct msm_drm_private *priv = ddev->dev_private;
  923. struct msm_mdss *mdss = priv->mdss;
  924. DBG("");
  925. if (mdss && mdss->funcs)
  926. return mdss->funcs->enable(mdss);
  927. return 0;
  928. }
  929. #endif
  930. static const struct dev_pm_ops msm_pm_ops = {
  931. SET_SYSTEM_SLEEP_PM_OPS(msm_pm_suspend, msm_pm_resume)
  932. SET_RUNTIME_PM_OPS(msm_runtime_suspend, msm_runtime_resume, NULL)
  933. };
  934. /*
  935. * Componentized driver support:
  936. */
  937. /*
  938. * NOTE: duplication of the same code as exynos or imx (or probably any other).
  939. * so probably some room for some helpers
  940. */
  941. static int compare_of(struct device *dev, void *data)
  942. {
  943. return dev->of_node == data;
  944. }
  945. /*
  946. * Identify what components need to be added by parsing what remote-endpoints
  947. * our MDP output ports are connected to. In the case of LVDS on MDP4, there
  948. * is no external component that we need to add since LVDS is within MDP4
  949. * itself.
  950. */
  951. static int add_components_mdp(struct device *mdp_dev,
  952. struct component_match **matchptr)
  953. {
  954. struct device_node *np = mdp_dev->of_node;
  955. struct device_node *ep_node;
  956. struct device *master_dev;
  957. /*
  958. * on MDP4 based platforms, the MDP platform device is the component
  959. * master that adds other display interface components to itself.
  960. *
  961. * on MDP5 based platforms, the MDSS platform device is the component
  962. * master that adds MDP5 and other display interface components to
  963. * itself.
  964. */
  965. if (of_device_is_compatible(np, "qcom,mdp4"))
  966. master_dev = mdp_dev;
  967. else
  968. master_dev = mdp_dev->parent;
  969. for_each_endpoint_of_node(np, ep_node) {
  970. struct device_node *intf;
  971. struct of_endpoint ep;
  972. int ret;
  973. ret = of_graph_parse_endpoint(ep_node, &ep);
  974. if (ret) {
  975. dev_err(mdp_dev, "unable to parse port endpoint\n");
  976. of_node_put(ep_node);
  977. return ret;
  978. }
  979. /*
  980. * The LCDC/LVDS port on MDP4 is a speacial case where the
  981. * remote-endpoint isn't a component that we need to add
  982. */
  983. if (of_device_is_compatible(np, "qcom,mdp4") &&
  984. ep.port == 0)
  985. continue;
  986. /*
  987. * It's okay if some of the ports don't have a remote endpoint
  988. * specified. It just means that the port isn't connected to
  989. * any external interface.
  990. */
  991. intf = of_graph_get_remote_port_parent(ep_node);
  992. if (!intf)
  993. continue;
  994. drm_of_component_match_add(master_dev, matchptr, compare_of,
  995. intf);
  996. of_node_put(intf);
  997. }
  998. return 0;
  999. }
  1000. static int compare_name_mdp(struct device *dev, void *data)
  1001. {
  1002. return (strstr(dev_name(dev), "mdp") != NULL);
  1003. }
  1004. static int add_display_components(struct device *dev,
  1005. struct component_match **matchptr)
  1006. {
  1007. struct device *mdp_dev;
  1008. int ret;
  1009. /*
  1010. * MDP5/DPU based devices don't have a flat hierarchy. There is a top
  1011. * level parent: MDSS, and children: MDP5/DPU, DSI, HDMI, eDP etc.
  1012. * Populate the children devices, find the MDP5/DPU node, and then add
  1013. * the interfaces to our components list.
  1014. */
  1015. if (of_device_is_compatible(dev->of_node, "qcom,mdss") ||
  1016. of_device_is_compatible(dev->of_node, "qcom,sdm845-mdss")) {
  1017. ret = of_platform_populate(dev->of_node, NULL, NULL, dev);
  1018. if (ret) {
  1019. dev_err(dev, "failed to populate children devices\n");
  1020. return ret;
  1021. }
  1022. mdp_dev = device_find_child(dev, NULL, compare_name_mdp);
  1023. if (!mdp_dev) {
  1024. dev_err(dev, "failed to find MDSS MDP node\n");
  1025. of_platform_depopulate(dev);
  1026. return -ENODEV;
  1027. }
  1028. put_device(mdp_dev);
  1029. /* add the MDP component itself */
  1030. drm_of_component_match_add(dev, matchptr, compare_of,
  1031. mdp_dev->of_node);
  1032. } else {
  1033. /* MDP4 */
  1034. mdp_dev = dev;
  1035. }
  1036. ret = add_components_mdp(mdp_dev, matchptr);
  1037. if (ret)
  1038. of_platform_depopulate(dev);
  1039. return ret;
  1040. }
  1041. /*
  1042. * We don't know what's the best binding to link the gpu with the drm device.
  1043. * Fow now, we just hunt for all the possible gpus that we support, and add them
  1044. * as components.
  1045. */
  1046. static const struct of_device_id msm_gpu_match[] = {
  1047. { .compatible = "qcom,adreno" },
  1048. { .compatible = "qcom,adreno-3xx" },
  1049. { .compatible = "qcom,kgsl-3d0" },
  1050. { },
  1051. };
  1052. static int add_gpu_components(struct device *dev,
  1053. struct component_match **matchptr)
  1054. {
  1055. struct device_node *np;
  1056. np = of_find_matching_node(NULL, msm_gpu_match);
  1057. if (!np)
  1058. return 0;
  1059. if (of_device_is_available(np))
  1060. drm_of_component_match_add(dev, matchptr, compare_of, np);
  1061. of_node_put(np);
  1062. return 0;
  1063. }
  1064. static int msm_drm_bind(struct device *dev)
  1065. {
  1066. return msm_drm_init(dev, &msm_driver);
  1067. }
  1068. static void msm_drm_unbind(struct device *dev)
  1069. {
  1070. msm_drm_uninit(dev);
  1071. }
  1072. static const struct component_master_ops msm_drm_ops = {
  1073. .bind = msm_drm_bind,
  1074. .unbind = msm_drm_unbind,
  1075. };
  1076. /*
  1077. * Platform driver:
  1078. */
  1079. static int msm_pdev_probe(struct platform_device *pdev)
  1080. {
  1081. struct component_match *match = NULL;
  1082. int ret;
  1083. ret = add_display_components(&pdev->dev, &match);
  1084. if (ret)
  1085. return ret;
  1086. ret = add_gpu_components(&pdev->dev, &match);
  1087. if (ret)
  1088. goto fail;
  1089. /* on all devices that I am aware of, iommu's which can map
  1090. * any address the cpu can see are used:
  1091. */
  1092. ret = dma_set_mask_and_coherent(&pdev->dev, ~0);
  1093. if (ret)
  1094. goto fail;
  1095. ret = component_master_add_with_match(&pdev->dev, &msm_drm_ops, match);
  1096. if (ret)
  1097. goto fail;
  1098. return 0;
  1099. fail:
  1100. of_platform_depopulate(&pdev->dev);
  1101. return ret;
  1102. }
  1103. static int msm_pdev_remove(struct platform_device *pdev)
  1104. {
  1105. component_master_del(&pdev->dev, &msm_drm_ops);
  1106. of_platform_depopulate(&pdev->dev);
  1107. return 0;
  1108. }
  1109. static void msm_pdev_shutdown(struct platform_device *pdev)
  1110. {
  1111. struct drm_device *drm = platform_get_drvdata(pdev);
  1112. struct msm_drm_private *priv = drm ? drm->dev_private : NULL;
  1113. if (!priv || !priv->kms)
  1114. return;
  1115. drm_atomic_helper_shutdown(drm);
  1116. }
  1117. static const struct of_device_id dt_match[] = {
  1118. { .compatible = "qcom,mdp4", .data = (void *)KMS_MDP4 },
  1119. { .compatible = "qcom,mdss", .data = (void *)KMS_MDP5 },
  1120. { .compatible = "qcom,sdm845-mdss", .data = (void *)KMS_DPU },
  1121. {}
  1122. };
  1123. MODULE_DEVICE_TABLE(of, dt_match);
  1124. static struct platform_driver msm_platform_driver = {
  1125. .probe = msm_pdev_probe,
  1126. .remove = msm_pdev_remove,
  1127. .shutdown = msm_pdev_shutdown,
  1128. .driver = {
  1129. .name = "msm",
  1130. .of_match_table = dt_match,
  1131. .pm = &msm_pm_ops,
  1132. },
  1133. };
  1134. static int __init msm_drm_register(void)
  1135. {
  1136. if (!modeset)
  1137. return -EINVAL;
  1138. DBG("init");
  1139. msm_mdp_register();
  1140. msm_dpu_register();
  1141. msm_dsi_register();
  1142. msm_edp_register();
  1143. msm_hdmi_register();
  1144. adreno_register();
  1145. return platform_driver_register(&msm_platform_driver);
  1146. }
  1147. static void __exit msm_drm_unregister(void)
  1148. {
  1149. DBG("fini");
  1150. platform_driver_unregister(&msm_platform_driver);
  1151. msm_hdmi_unregister();
  1152. adreno_unregister();
  1153. msm_edp_unregister();
  1154. msm_dsi_unregister();
  1155. msm_mdp_unregister();
  1156. msm_dpu_unregister();
  1157. }
  1158. module_init(msm_drm_register);
  1159. module_exit(msm_drm_unregister);
  1160. MODULE_AUTHOR("Rob Clark <robdclark@gmail.com");
  1161. MODULE_DESCRIPTION("MSM DRM Driver");
  1162. MODULE_LICENSE("GPL");