ltdc.c 33 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright (C) STMicroelectronics SA 2017
  4. *
  5. * Authors: Philippe Cornu <philippe.cornu@st.com>
  6. * Yannick Fertre <yannick.fertre@st.com>
  7. * Fabien Dessenne <fabien.dessenne@st.com>
  8. * Mickael Reulier <mickael.reulier@st.com>
  9. */
  10. #include <linux/clk.h>
  11. #include <linux/component.h>
  12. #include <linux/of_address.h>
  13. #include <linux/of_graph.h>
  14. #include <linux/reset.h>
  15. #include <drm/drm_atomic.h>
  16. #include <drm/drm_atomic_helper.h>
  17. #include <drm/drm_crtc_helper.h>
  18. #include <drm/drm_fb_cma_helper.h>
  19. #include <drm/drm_gem_cma_helper.h>
  20. #include <drm/drm_gem_framebuffer_helper.h>
  21. #include <drm/drm_of.h>
  22. #include <drm/drm_bridge.h>
  23. #include <drm/drm_plane_helper.h>
  24. #include <video/videomode.h>
  25. #include "ltdc.h"
  26. #define NB_CRTC 1
  27. #define CRTC_MASK GENMASK(NB_CRTC - 1, 0)
  28. #define MAX_IRQ 4
  29. #define MAX_ENDPOINTS 2
  30. #define HWVER_10200 0x010200
  31. #define HWVER_10300 0x010300
  32. #define HWVER_20101 0x020101
  33. /*
  34. * The address of some registers depends on the HW version: such registers have
  35. * an extra offset specified with reg_ofs.
  36. */
  37. #define REG_OFS_NONE 0
  38. #define REG_OFS_4 4 /* Insertion of "Layer Conf. 2" reg */
  39. #define REG_OFS (ldev->caps.reg_ofs)
  40. #define LAY_OFS 0x80 /* Register Offset between 2 layers */
  41. /* Global register offsets */
  42. #define LTDC_IDR 0x0000 /* IDentification */
  43. #define LTDC_LCR 0x0004 /* Layer Count */
  44. #define LTDC_SSCR 0x0008 /* Synchronization Size Configuration */
  45. #define LTDC_BPCR 0x000C /* Back Porch Configuration */
  46. #define LTDC_AWCR 0x0010 /* Active Width Configuration */
  47. #define LTDC_TWCR 0x0014 /* Total Width Configuration */
  48. #define LTDC_GCR 0x0018 /* Global Control */
  49. #define LTDC_GC1R 0x001C /* Global Configuration 1 */
  50. #define LTDC_GC2R 0x0020 /* Global Configuration 2 */
  51. #define LTDC_SRCR 0x0024 /* Shadow Reload Configuration */
  52. #define LTDC_GACR 0x0028 /* GAmma Correction */
  53. #define LTDC_BCCR 0x002C /* Background Color Configuration */
  54. #define LTDC_IER 0x0034 /* Interrupt Enable */
  55. #define LTDC_ISR 0x0038 /* Interrupt Status */
  56. #define LTDC_ICR 0x003C /* Interrupt Clear */
  57. #define LTDC_LIPCR 0x0040 /* Line Interrupt Position Conf. */
  58. #define LTDC_CPSR 0x0044 /* Current Position Status */
  59. #define LTDC_CDSR 0x0048 /* Current Display Status */
  60. /* Layer register offsets */
  61. #define LTDC_L1LC1R (0x80) /* L1 Layer Configuration 1 */
  62. #define LTDC_L1LC2R (0x84) /* L1 Layer Configuration 2 */
  63. #define LTDC_L1CR (0x84 + REG_OFS)/* L1 Control */
  64. #define LTDC_L1WHPCR (0x88 + REG_OFS)/* L1 Window Hor Position Config */
  65. #define LTDC_L1WVPCR (0x8C + REG_OFS)/* L1 Window Vert Position Config */
  66. #define LTDC_L1CKCR (0x90 + REG_OFS)/* L1 Color Keying Configuration */
  67. #define LTDC_L1PFCR (0x94 + REG_OFS)/* L1 Pixel Format Configuration */
  68. #define LTDC_L1CACR (0x98 + REG_OFS)/* L1 Constant Alpha Config */
  69. #define LTDC_L1DCCR (0x9C + REG_OFS)/* L1 Default Color Configuration */
  70. #define LTDC_L1BFCR (0xA0 + REG_OFS)/* L1 Blend Factors Configuration */
  71. #define LTDC_L1FBBCR (0xA4 + REG_OFS)/* L1 FrameBuffer Bus Control */
  72. #define LTDC_L1AFBCR (0xA8 + REG_OFS)/* L1 AuxFB Control */
  73. #define LTDC_L1CFBAR (0xAC + REG_OFS)/* L1 Color FrameBuffer Address */
  74. #define LTDC_L1CFBLR (0xB0 + REG_OFS)/* L1 Color FrameBuffer Length */
  75. #define LTDC_L1CFBLNR (0xB4 + REG_OFS)/* L1 Color FrameBuffer Line Nb */
  76. #define LTDC_L1AFBAR (0xB8 + REG_OFS)/* L1 AuxFB Address */
  77. #define LTDC_L1AFBLR (0xBC + REG_OFS)/* L1 AuxFB Length */
  78. #define LTDC_L1AFBLNR (0xC0 + REG_OFS)/* L1 AuxFB Line Number */
  79. #define LTDC_L1CLUTWR (0xC4 + REG_OFS)/* L1 CLUT Write */
  80. #define LTDC_L1YS1R (0xE0 + REG_OFS)/* L1 YCbCr Scale 1 */
  81. #define LTDC_L1YS2R (0xE4 + REG_OFS)/* L1 YCbCr Scale 2 */
  82. /* Bit definitions */
  83. #define SSCR_VSH GENMASK(10, 0) /* Vertical Synchronization Height */
  84. #define SSCR_HSW GENMASK(27, 16) /* Horizontal Synchronization Width */
  85. #define BPCR_AVBP GENMASK(10, 0) /* Accumulated Vertical Back Porch */
  86. #define BPCR_AHBP GENMASK(27, 16) /* Accumulated Horizontal Back Porch */
  87. #define AWCR_AAH GENMASK(10, 0) /* Accumulated Active Height */
  88. #define AWCR_AAW GENMASK(27, 16) /* Accumulated Active Width */
  89. #define TWCR_TOTALH GENMASK(10, 0) /* TOTAL Height */
  90. #define TWCR_TOTALW GENMASK(27, 16) /* TOTAL Width */
  91. #define GCR_LTDCEN BIT(0) /* LTDC ENable */
  92. #define GCR_DEN BIT(16) /* Dither ENable */
  93. #define GCR_PCPOL BIT(28) /* Pixel Clock POLarity-Inverted */
  94. #define GCR_DEPOL BIT(29) /* Data Enable POLarity-High */
  95. #define GCR_VSPOL BIT(30) /* Vertical Synchro POLarity-High */
  96. #define GCR_HSPOL BIT(31) /* Horizontal Synchro POLarity-High */
  97. #define GC1R_WBCH GENMASK(3, 0) /* Width of Blue CHannel output */
  98. #define GC1R_WGCH GENMASK(7, 4) /* Width of Green Channel output */
  99. #define GC1R_WRCH GENMASK(11, 8) /* Width of Red Channel output */
  100. #define GC1R_PBEN BIT(12) /* Precise Blending ENable */
  101. #define GC1R_DT GENMASK(15, 14) /* Dithering Technique */
  102. #define GC1R_GCT GENMASK(19, 17) /* Gamma Correction Technique */
  103. #define GC1R_SHREN BIT(21) /* SHadow Registers ENabled */
  104. #define GC1R_BCP BIT(22) /* Background Colour Programmable */
  105. #define GC1R_BBEN BIT(23) /* Background Blending ENabled */
  106. #define GC1R_LNIP BIT(24) /* Line Number IRQ Position */
  107. #define GC1R_TP BIT(25) /* Timing Programmable */
  108. #define GC1R_IPP BIT(26) /* IRQ Polarity Programmable */
  109. #define GC1R_SPP BIT(27) /* Sync Polarity Programmable */
  110. #define GC1R_DWP BIT(28) /* Dither Width Programmable */
  111. #define GC1R_STREN BIT(29) /* STatus Registers ENabled */
  112. #define GC1R_BMEN BIT(31) /* Blind Mode ENabled */
  113. #define GC2R_EDCA BIT(0) /* External Display Control Ability */
  114. #define GC2R_STSAEN BIT(1) /* Slave Timing Sync Ability ENabled */
  115. #define GC2R_DVAEN BIT(2) /* Dual-View Ability ENabled */
  116. #define GC2R_DPAEN BIT(3) /* Dual-Port Ability ENabled */
  117. #define GC2R_BW GENMASK(6, 4) /* Bus Width (log2 of nb of bytes) */
  118. #define GC2R_EDCEN BIT(7) /* External Display Control ENabled */
  119. #define SRCR_IMR BIT(0) /* IMmediate Reload */
  120. #define SRCR_VBR BIT(1) /* Vertical Blanking Reload */
  121. #define BCCR_BCBLACK 0x00 /* Background Color BLACK */
  122. #define BCCR_BCBLUE GENMASK(7, 0) /* Background Color BLUE */
  123. #define BCCR_BCGREEN GENMASK(15, 8) /* Background Color GREEN */
  124. #define BCCR_BCRED GENMASK(23, 16) /* Background Color RED */
  125. #define BCCR_BCWHITE GENMASK(23, 0) /* Background Color WHITE */
  126. #define IER_LIE BIT(0) /* Line Interrupt Enable */
  127. #define IER_FUIE BIT(1) /* Fifo Underrun Interrupt Enable */
  128. #define IER_TERRIE BIT(2) /* Transfer ERRor Interrupt Enable */
  129. #define IER_RRIE BIT(3) /* Register Reload Interrupt enable */
  130. #define ISR_LIF BIT(0) /* Line Interrupt Flag */
  131. #define ISR_FUIF BIT(1) /* Fifo Underrun Interrupt Flag */
  132. #define ISR_TERRIF BIT(2) /* Transfer ERRor Interrupt Flag */
  133. #define ISR_RRIF BIT(3) /* Register Reload Interrupt Flag */
  134. #define LXCR_LEN BIT(0) /* Layer ENable */
  135. #define LXCR_COLKEN BIT(1) /* Color Keying Enable */
  136. #define LXCR_CLUTEN BIT(4) /* Color Look-Up Table ENable */
  137. #define LXWHPCR_WHSTPOS GENMASK(11, 0) /* Window Horizontal StarT POSition */
  138. #define LXWHPCR_WHSPPOS GENMASK(27, 16) /* Window Horizontal StoP POSition */
  139. #define LXWVPCR_WVSTPOS GENMASK(10, 0) /* Window Vertical StarT POSition */
  140. #define LXWVPCR_WVSPPOS GENMASK(26, 16) /* Window Vertical StoP POSition */
  141. #define LXPFCR_PF GENMASK(2, 0) /* Pixel Format */
  142. #define LXCACR_CONSTA GENMASK(7, 0) /* CONSTant Alpha */
  143. #define LXBFCR_BF2 GENMASK(2, 0) /* Blending Factor 2 */
  144. #define LXBFCR_BF1 GENMASK(10, 8) /* Blending Factor 1 */
  145. #define LXCFBLR_CFBLL GENMASK(12, 0) /* Color Frame Buffer Line Length */
  146. #define LXCFBLR_CFBP GENMASK(28, 16) /* Color Frame Buffer Pitch in bytes */
  147. #define LXCFBLNR_CFBLN GENMASK(10, 0) /* Color Frame Buffer Line Number */
  148. #define CLUT_SIZE 256
  149. #define CONSTA_MAX 0xFF /* CONSTant Alpha MAX= 1.0 */
  150. #define BF1_PAXCA 0x600 /* Pixel Alpha x Constant Alpha */
  151. #define BF1_CA 0x400 /* Constant Alpha */
  152. #define BF2_1PAXCA 0x007 /* 1 - (Pixel Alpha x Constant Alpha) */
  153. #define BF2_1CA 0x005 /* 1 - Constant Alpha */
  154. #define NB_PF 8 /* Max nb of HW pixel format */
  155. enum ltdc_pix_fmt {
  156. PF_NONE,
  157. /* RGB formats */
  158. PF_ARGB8888, /* ARGB [32 bits] */
  159. PF_RGBA8888, /* RGBA [32 bits] */
  160. PF_RGB888, /* RGB [24 bits] */
  161. PF_RGB565, /* RGB [16 bits] */
  162. PF_ARGB1555, /* ARGB A:1 bit RGB:15 bits [16 bits] */
  163. PF_ARGB4444, /* ARGB A:4 bits R/G/B: 4 bits each [16 bits] */
  164. /* Indexed formats */
  165. PF_L8, /* Indexed 8 bits [8 bits] */
  166. PF_AL44, /* Alpha:4 bits + indexed 4 bits [8 bits] */
  167. PF_AL88 /* Alpha:8 bits + indexed 8 bits [16 bits] */
  168. };
  169. /* The index gives the encoding of the pixel format for an HW version */
  170. static const enum ltdc_pix_fmt ltdc_pix_fmt_a0[NB_PF] = {
  171. PF_ARGB8888, /* 0x00 */
  172. PF_RGB888, /* 0x01 */
  173. PF_RGB565, /* 0x02 */
  174. PF_ARGB1555, /* 0x03 */
  175. PF_ARGB4444, /* 0x04 */
  176. PF_L8, /* 0x05 */
  177. PF_AL44, /* 0x06 */
  178. PF_AL88 /* 0x07 */
  179. };
  180. static const enum ltdc_pix_fmt ltdc_pix_fmt_a1[NB_PF] = {
  181. PF_ARGB8888, /* 0x00 */
  182. PF_RGB888, /* 0x01 */
  183. PF_RGB565, /* 0x02 */
  184. PF_RGBA8888, /* 0x03 */
  185. PF_AL44, /* 0x04 */
  186. PF_L8, /* 0x05 */
  187. PF_ARGB1555, /* 0x06 */
  188. PF_ARGB4444 /* 0x07 */
  189. };
  190. static inline u32 reg_read(void __iomem *base, u32 reg)
  191. {
  192. return readl_relaxed(base + reg);
  193. }
  194. static inline void reg_write(void __iomem *base, u32 reg, u32 val)
  195. {
  196. writel_relaxed(val, base + reg);
  197. }
  198. static inline void reg_set(void __iomem *base, u32 reg, u32 mask)
  199. {
  200. reg_write(base, reg, reg_read(base, reg) | mask);
  201. }
  202. static inline void reg_clear(void __iomem *base, u32 reg, u32 mask)
  203. {
  204. reg_write(base, reg, reg_read(base, reg) & ~mask);
  205. }
  206. static inline void reg_update_bits(void __iomem *base, u32 reg, u32 mask,
  207. u32 val)
  208. {
  209. reg_write(base, reg, (reg_read(base, reg) & ~mask) | val);
  210. }
  211. static inline struct ltdc_device *crtc_to_ltdc(struct drm_crtc *crtc)
  212. {
  213. return (struct ltdc_device *)crtc->dev->dev_private;
  214. }
  215. static inline struct ltdc_device *plane_to_ltdc(struct drm_plane *plane)
  216. {
  217. return (struct ltdc_device *)plane->dev->dev_private;
  218. }
  219. static inline struct ltdc_device *encoder_to_ltdc(struct drm_encoder *enc)
  220. {
  221. return (struct ltdc_device *)enc->dev->dev_private;
  222. }
  223. static inline enum ltdc_pix_fmt to_ltdc_pixelformat(u32 drm_fmt)
  224. {
  225. enum ltdc_pix_fmt pf;
  226. switch (drm_fmt) {
  227. case DRM_FORMAT_ARGB8888:
  228. case DRM_FORMAT_XRGB8888:
  229. pf = PF_ARGB8888;
  230. break;
  231. case DRM_FORMAT_RGBA8888:
  232. case DRM_FORMAT_RGBX8888:
  233. pf = PF_RGBA8888;
  234. break;
  235. case DRM_FORMAT_RGB888:
  236. pf = PF_RGB888;
  237. break;
  238. case DRM_FORMAT_RGB565:
  239. pf = PF_RGB565;
  240. break;
  241. case DRM_FORMAT_ARGB1555:
  242. case DRM_FORMAT_XRGB1555:
  243. pf = PF_ARGB1555;
  244. break;
  245. case DRM_FORMAT_ARGB4444:
  246. case DRM_FORMAT_XRGB4444:
  247. pf = PF_ARGB4444;
  248. break;
  249. case DRM_FORMAT_C8:
  250. pf = PF_L8;
  251. break;
  252. default:
  253. pf = PF_NONE;
  254. break;
  255. /* Note: There are no DRM_FORMAT for AL44 and AL88 */
  256. }
  257. return pf;
  258. }
  259. static inline u32 to_drm_pixelformat(enum ltdc_pix_fmt pf)
  260. {
  261. switch (pf) {
  262. case PF_ARGB8888:
  263. return DRM_FORMAT_ARGB8888;
  264. case PF_RGBA8888:
  265. return DRM_FORMAT_RGBA8888;
  266. case PF_RGB888:
  267. return DRM_FORMAT_RGB888;
  268. case PF_RGB565:
  269. return DRM_FORMAT_RGB565;
  270. case PF_ARGB1555:
  271. return DRM_FORMAT_ARGB1555;
  272. case PF_ARGB4444:
  273. return DRM_FORMAT_ARGB4444;
  274. case PF_L8:
  275. return DRM_FORMAT_C8;
  276. case PF_AL44: /* No DRM support */
  277. case PF_AL88: /* No DRM support */
  278. case PF_NONE:
  279. default:
  280. return 0;
  281. }
  282. }
  283. static inline u32 get_pixelformat_without_alpha(u32 drm)
  284. {
  285. switch (drm) {
  286. case DRM_FORMAT_ARGB4444:
  287. return DRM_FORMAT_XRGB4444;
  288. case DRM_FORMAT_RGBA4444:
  289. return DRM_FORMAT_RGBX4444;
  290. case DRM_FORMAT_ARGB1555:
  291. return DRM_FORMAT_XRGB1555;
  292. case DRM_FORMAT_RGBA5551:
  293. return DRM_FORMAT_RGBX5551;
  294. case DRM_FORMAT_ARGB8888:
  295. return DRM_FORMAT_XRGB8888;
  296. case DRM_FORMAT_RGBA8888:
  297. return DRM_FORMAT_RGBX8888;
  298. default:
  299. return 0;
  300. }
  301. }
  302. static irqreturn_t ltdc_irq_thread(int irq, void *arg)
  303. {
  304. struct drm_device *ddev = arg;
  305. struct ltdc_device *ldev = ddev->dev_private;
  306. struct drm_crtc *crtc = drm_crtc_from_index(ddev, 0);
  307. /* Line IRQ : trigger the vblank event */
  308. if (ldev->irq_status & ISR_LIF)
  309. drm_crtc_handle_vblank(crtc);
  310. /* Save FIFO Underrun & Transfer Error status */
  311. mutex_lock(&ldev->err_lock);
  312. if (ldev->irq_status & ISR_FUIF)
  313. ldev->error_status |= ISR_FUIF;
  314. if (ldev->irq_status & ISR_TERRIF)
  315. ldev->error_status |= ISR_TERRIF;
  316. mutex_unlock(&ldev->err_lock);
  317. return IRQ_HANDLED;
  318. }
  319. static irqreturn_t ltdc_irq(int irq, void *arg)
  320. {
  321. struct drm_device *ddev = arg;
  322. struct ltdc_device *ldev = ddev->dev_private;
  323. /* Read & Clear the interrupt status */
  324. ldev->irq_status = reg_read(ldev->regs, LTDC_ISR);
  325. reg_write(ldev->regs, LTDC_ICR, ldev->irq_status);
  326. return IRQ_WAKE_THREAD;
  327. }
  328. /*
  329. * DRM_CRTC
  330. */
  331. static void ltdc_crtc_update_clut(struct drm_crtc *crtc)
  332. {
  333. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  334. struct drm_color_lut *lut;
  335. u32 val;
  336. int i;
  337. if (!crtc->state->color_mgmt_changed || !crtc->state->gamma_lut)
  338. return;
  339. lut = (struct drm_color_lut *)crtc->state->gamma_lut->data;
  340. for (i = 0; i < CLUT_SIZE; i++, lut++) {
  341. val = ((lut->red << 8) & 0xff0000) | (lut->green & 0xff00) |
  342. (lut->blue >> 8) | (i << 24);
  343. reg_write(ldev->regs, LTDC_L1CLUTWR, val);
  344. }
  345. }
  346. static void ltdc_crtc_atomic_enable(struct drm_crtc *crtc,
  347. struct drm_crtc_state *old_state)
  348. {
  349. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  350. DRM_DEBUG_DRIVER("\n");
  351. /* Sets the background color value */
  352. reg_write(ldev->regs, LTDC_BCCR, BCCR_BCBLACK);
  353. /* Enable IRQ */
  354. reg_set(ldev->regs, LTDC_IER, IER_RRIE | IER_FUIE | IER_TERRIE);
  355. /* Immediately commit the planes */
  356. reg_set(ldev->regs, LTDC_SRCR, SRCR_IMR);
  357. /* Enable LTDC */
  358. reg_set(ldev->regs, LTDC_GCR, GCR_LTDCEN);
  359. drm_crtc_vblank_on(crtc);
  360. }
  361. static void ltdc_crtc_atomic_disable(struct drm_crtc *crtc,
  362. struct drm_crtc_state *old_state)
  363. {
  364. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  365. DRM_DEBUG_DRIVER("\n");
  366. drm_crtc_vblank_off(crtc);
  367. /* disable LTDC */
  368. reg_clear(ldev->regs, LTDC_GCR, GCR_LTDCEN);
  369. /* disable IRQ */
  370. reg_clear(ldev->regs, LTDC_IER, IER_RRIE | IER_FUIE | IER_TERRIE);
  371. /* immediately commit disable of layers before switching off LTDC */
  372. reg_set(ldev->regs, LTDC_SRCR, SRCR_IMR);
  373. }
  374. #define CLK_TOLERANCE_HZ 50
  375. static enum drm_mode_status
  376. ltdc_crtc_mode_valid(struct drm_crtc *crtc,
  377. const struct drm_display_mode *mode)
  378. {
  379. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  380. int target = mode->clock * 1000;
  381. int target_min = target - CLK_TOLERANCE_HZ;
  382. int target_max = target + CLK_TOLERANCE_HZ;
  383. int result;
  384. result = clk_round_rate(ldev->pixel_clk, target);
  385. DRM_DEBUG_DRIVER("clk rate target %d, available %d\n", target, result);
  386. /* Filter modes according to the max frequency supported by the pads */
  387. if (result > ldev->caps.pad_max_freq_hz)
  388. return MODE_CLOCK_HIGH;
  389. /*
  390. * Accept all "preferred" modes:
  391. * - this is important for panels because panel clock tolerances are
  392. * bigger than hdmi ones and there is no reason to not accept them
  393. * (the fps may vary a little but it is not a problem).
  394. * - the hdmi preferred mode will be accepted too, but userland will
  395. * be able to use others hdmi "valid" modes if necessary.
  396. */
  397. if (mode->type & DRM_MODE_TYPE_PREFERRED)
  398. return MODE_OK;
  399. /*
  400. * Filter modes according to the clock value, particularly useful for
  401. * hdmi modes that require precise pixel clocks.
  402. */
  403. if (result < target_min || result > target_max)
  404. return MODE_CLOCK_RANGE;
  405. return MODE_OK;
  406. }
  407. static bool ltdc_crtc_mode_fixup(struct drm_crtc *crtc,
  408. const struct drm_display_mode *mode,
  409. struct drm_display_mode *adjusted_mode)
  410. {
  411. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  412. int rate = mode->clock * 1000;
  413. /*
  414. * TODO clk_round_rate() does not work yet. When ready, it can
  415. * be used instead of clk_set_rate() then clk_get_rate().
  416. */
  417. clk_disable(ldev->pixel_clk);
  418. if (clk_set_rate(ldev->pixel_clk, rate) < 0) {
  419. DRM_ERROR("Cannot set rate (%dHz) for pixel clk\n", rate);
  420. return false;
  421. }
  422. clk_enable(ldev->pixel_clk);
  423. adjusted_mode->clock = clk_get_rate(ldev->pixel_clk) / 1000;
  424. return true;
  425. }
  426. static void ltdc_crtc_mode_set_nofb(struct drm_crtc *crtc)
  427. {
  428. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  429. struct drm_display_mode *mode = &crtc->state->adjusted_mode;
  430. struct videomode vm;
  431. u32 hsync, vsync, accum_hbp, accum_vbp, accum_act_w, accum_act_h;
  432. u32 total_width, total_height;
  433. u32 val;
  434. drm_display_mode_to_videomode(mode, &vm);
  435. DRM_DEBUG_DRIVER("CRTC:%d mode:%s\n", crtc->base.id, mode->name);
  436. DRM_DEBUG_DRIVER("Video mode: %dx%d", vm.hactive, vm.vactive);
  437. DRM_DEBUG_DRIVER(" hfp %d hbp %d hsl %d vfp %d vbp %d vsl %d\n",
  438. vm.hfront_porch, vm.hback_porch, vm.hsync_len,
  439. vm.vfront_porch, vm.vback_porch, vm.vsync_len);
  440. /* Convert video timings to ltdc timings */
  441. hsync = vm.hsync_len - 1;
  442. vsync = vm.vsync_len - 1;
  443. accum_hbp = hsync + vm.hback_porch;
  444. accum_vbp = vsync + vm.vback_porch;
  445. accum_act_w = accum_hbp + vm.hactive;
  446. accum_act_h = accum_vbp + vm.vactive;
  447. total_width = accum_act_w + vm.hfront_porch;
  448. total_height = accum_act_h + vm.vfront_porch;
  449. /* Configures the HS, VS, DE and PC polarities. Default Active Low */
  450. val = 0;
  451. if (vm.flags & DISPLAY_FLAGS_HSYNC_HIGH)
  452. val |= GCR_HSPOL;
  453. if (vm.flags & DISPLAY_FLAGS_VSYNC_HIGH)
  454. val |= GCR_VSPOL;
  455. if (vm.flags & DISPLAY_FLAGS_DE_HIGH)
  456. val |= GCR_DEPOL;
  457. if (vm.flags & DISPLAY_FLAGS_PIXDATA_NEGEDGE)
  458. val |= GCR_PCPOL;
  459. reg_update_bits(ldev->regs, LTDC_GCR,
  460. GCR_HSPOL | GCR_VSPOL | GCR_DEPOL | GCR_PCPOL, val);
  461. /* Set Synchronization size */
  462. val = (hsync << 16) | vsync;
  463. reg_update_bits(ldev->regs, LTDC_SSCR, SSCR_VSH | SSCR_HSW, val);
  464. /* Set Accumulated Back porch */
  465. val = (accum_hbp << 16) | accum_vbp;
  466. reg_update_bits(ldev->regs, LTDC_BPCR, BPCR_AVBP | BPCR_AHBP, val);
  467. /* Set Accumulated Active Width */
  468. val = (accum_act_w << 16) | accum_act_h;
  469. reg_update_bits(ldev->regs, LTDC_AWCR, AWCR_AAW | AWCR_AAH, val);
  470. /* Set total width & height */
  471. val = (total_width << 16) | total_height;
  472. reg_update_bits(ldev->regs, LTDC_TWCR, TWCR_TOTALH | TWCR_TOTALW, val);
  473. reg_write(ldev->regs, LTDC_LIPCR, (accum_act_h + 1));
  474. }
  475. static void ltdc_crtc_atomic_flush(struct drm_crtc *crtc,
  476. struct drm_crtc_state *old_crtc_state)
  477. {
  478. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  479. struct drm_pending_vblank_event *event = crtc->state->event;
  480. DRM_DEBUG_ATOMIC("\n");
  481. ltdc_crtc_update_clut(crtc);
  482. /* Commit shadow registers = update planes at next vblank */
  483. reg_set(ldev->regs, LTDC_SRCR, SRCR_VBR);
  484. if (event) {
  485. crtc->state->event = NULL;
  486. spin_lock_irq(&crtc->dev->event_lock);
  487. if (drm_crtc_vblank_get(crtc) == 0)
  488. drm_crtc_arm_vblank_event(crtc, event);
  489. else
  490. drm_crtc_send_vblank_event(crtc, event);
  491. spin_unlock_irq(&crtc->dev->event_lock);
  492. }
  493. }
  494. static const struct drm_crtc_helper_funcs ltdc_crtc_helper_funcs = {
  495. .mode_valid = ltdc_crtc_mode_valid,
  496. .mode_fixup = ltdc_crtc_mode_fixup,
  497. .mode_set_nofb = ltdc_crtc_mode_set_nofb,
  498. .atomic_flush = ltdc_crtc_atomic_flush,
  499. .atomic_enable = ltdc_crtc_atomic_enable,
  500. .atomic_disable = ltdc_crtc_atomic_disable,
  501. };
  502. static int ltdc_crtc_enable_vblank(struct drm_crtc *crtc)
  503. {
  504. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  505. DRM_DEBUG_DRIVER("\n");
  506. reg_set(ldev->regs, LTDC_IER, IER_LIE);
  507. return 0;
  508. }
  509. static void ltdc_crtc_disable_vblank(struct drm_crtc *crtc)
  510. {
  511. struct ltdc_device *ldev = crtc_to_ltdc(crtc);
  512. DRM_DEBUG_DRIVER("\n");
  513. reg_clear(ldev->regs, LTDC_IER, IER_LIE);
  514. }
  515. static const struct drm_crtc_funcs ltdc_crtc_funcs = {
  516. .destroy = drm_crtc_cleanup,
  517. .set_config = drm_atomic_helper_set_config,
  518. .page_flip = drm_atomic_helper_page_flip,
  519. .reset = drm_atomic_helper_crtc_reset,
  520. .atomic_duplicate_state = drm_atomic_helper_crtc_duplicate_state,
  521. .atomic_destroy_state = drm_atomic_helper_crtc_destroy_state,
  522. .enable_vblank = ltdc_crtc_enable_vblank,
  523. .disable_vblank = ltdc_crtc_disable_vblank,
  524. .gamma_set = drm_atomic_helper_legacy_gamma_set,
  525. };
  526. /*
  527. * DRM_PLANE
  528. */
  529. static int ltdc_plane_atomic_check(struct drm_plane *plane,
  530. struct drm_plane_state *state)
  531. {
  532. struct drm_framebuffer *fb = state->fb;
  533. u32 src_x, src_y, src_w, src_h;
  534. DRM_DEBUG_DRIVER("\n");
  535. if (!fb)
  536. return 0;
  537. /* convert src_ from 16:16 format */
  538. src_x = state->src_x >> 16;
  539. src_y = state->src_y >> 16;
  540. src_w = state->src_w >> 16;
  541. src_h = state->src_h >> 16;
  542. /* Reject scaling */
  543. if (src_w != state->crtc_w || src_h != state->crtc_h) {
  544. DRM_ERROR("Scaling is not supported");
  545. return -EINVAL;
  546. }
  547. return 0;
  548. }
  549. static void ltdc_plane_atomic_update(struct drm_plane *plane,
  550. struct drm_plane_state *oldstate)
  551. {
  552. struct ltdc_device *ldev = plane_to_ltdc(plane);
  553. struct drm_plane_state *state = plane->state;
  554. struct drm_framebuffer *fb = state->fb;
  555. u32 lofs = plane->index * LAY_OFS;
  556. u32 x0 = state->crtc_x;
  557. u32 x1 = state->crtc_x + state->crtc_w - 1;
  558. u32 y0 = state->crtc_y;
  559. u32 y1 = state->crtc_y + state->crtc_h - 1;
  560. u32 src_x, src_y, src_w, src_h;
  561. u32 val, pitch_in_bytes, line_length, paddr, ahbp, avbp, bpcr;
  562. enum ltdc_pix_fmt pf;
  563. if (!state->crtc || !fb) {
  564. DRM_DEBUG_DRIVER("fb or crtc NULL");
  565. return;
  566. }
  567. /* convert src_ from 16:16 format */
  568. src_x = state->src_x >> 16;
  569. src_y = state->src_y >> 16;
  570. src_w = state->src_w >> 16;
  571. src_h = state->src_h >> 16;
  572. DRM_DEBUG_DRIVER("plane:%d fb:%d (%dx%d)@(%d,%d) -> (%dx%d)@(%d,%d)\n",
  573. plane->base.id, fb->base.id,
  574. src_w, src_h, src_x, src_y,
  575. state->crtc_w, state->crtc_h,
  576. state->crtc_x, state->crtc_y);
  577. bpcr = reg_read(ldev->regs, LTDC_BPCR);
  578. ahbp = (bpcr & BPCR_AHBP) >> 16;
  579. avbp = bpcr & BPCR_AVBP;
  580. /* Configures the horizontal start and stop position */
  581. val = ((x1 + 1 + ahbp) << 16) + (x0 + 1 + ahbp);
  582. reg_update_bits(ldev->regs, LTDC_L1WHPCR + lofs,
  583. LXWHPCR_WHSTPOS | LXWHPCR_WHSPPOS, val);
  584. /* Configures the vertical start and stop position */
  585. val = ((y1 + 1 + avbp) << 16) + (y0 + 1 + avbp);
  586. reg_update_bits(ldev->regs, LTDC_L1WVPCR + lofs,
  587. LXWVPCR_WVSTPOS | LXWVPCR_WVSPPOS, val);
  588. /* Specifies the pixel format */
  589. pf = to_ltdc_pixelformat(fb->format->format);
  590. for (val = 0; val < NB_PF; val++)
  591. if (ldev->caps.pix_fmt_hw[val] == pf)
  592. break;
  593. if (val == NB_PF) {
  594. DRM_ERROR("Pixel format %.4s not supported\n",
  595. (char *)&fb->format->format);
  596. val = 0; /* set by default ARGB 32 bits */
  597. }
  598. reg_update_bits(ldev->regs, LTDC_L1PFCR + lofs, LXPFCR_PF, val);
  599. /* Configures the color frame buffer pitch in bytes & line length */
  600. pitch_in_bytes = fb->pitches[0];
  601. line_length = drm_format_plane_cpp(fb->format->format, 0) *
  602. (x1 - x0 + 1) + (ldev->caps.bus_width >> 3) - 1;
  603. val = ((pitch_in_bytes << 16) | line_length);
  604. reg_update_bits(ldev->regs, LTDC_L1CFBLR + lofs,
  605. LXCFBLR_CFBLL | LXCFBLR_CFBP, val);
  606. /* Specifies the constant alpha value */
  607. val = CONSTA_MAX;
  608. reg_update_bits(ldev->regs, LTDC_L1CACR + lofs, LXCACR_CONSTA, val);
  609. /* Specifies the blending factors */
  610. val = BF1_PAXCA | BF2_1PAXCA;
  611. if (!fb->format->has_alpha)
  612. val = BF1_CA | BF2_1CA;
  613. /* Manage hw-specific capabilities */
  614. if (ldev->caps.non_alpha_only_l1 &&
  615. plane->type != DRM_PLANE_TYPE_PRIMARY)
  616. val = BF1_PAXCA | BF2_1PAXCA;
  617. reg_update_bits(ldev->regs, LTDC_L1BFCR + lofs,
  618. LXBFCR_BF2 | LXBFCR_BF1, val);
  619. /* Configures the frame buffer line number */
  620. val = y1 - y0 + 1;
  621. reg_update_bits(ldev->regs, LTDC_L1CFBLNR + lofs, LXCFBLNR_CFBLN, val);
  622. /* Sets the FB address */
  623. paddr = (u32)drm_fb_cma_get_gem_addr(fb, state, 0);
  624. DRM_DEBUG_DRIVER("fb: phys 0x%08x", paddr);
  625. reg_write(ldev->regs, LTDC_L1CFBAR + lofs, paddr);
  626. /* Enable layer and CLUT if needed */
  627. val = fb->format->format == DRM_FORMAT_C8 ? LXCR_CLUTEN : 0;
  628. val |= LXCR_LEN;
  629. reg_update_bits(ldev->regs, LTDC_L1CR + lofs,
  630. LXCR_LEN | LXCR_CLUTEN, val);
  631. ldev->plane_fpsi[plane->index].counter++;
  632. mutex_lock(&ldev->err_lock);
  633. if (ldev->error_status & ISR_FUIF) {
  634. DRM_DEBUG_DRIVER("Fifo underrun\n");
  635. ldev->error_status &= ~ISR_FUIF;
  636. }
  637. if (ldev->error_status & ISR_TERRIF) {
  638. DRM_DEBUG_DRIVER("Transfer error\n");
  639. ldev->error_status &= ~ISR_TERRIF;
  640. }
  641. mutex_unlock(&ldev->err_lock);
  642. }
  643. static void ltdc_plane_atomic_disable(struct drm_plane *plane,
  644. struct drm_plane_state *oldstate)
  645. {
  646. struct ltdc_device *ldev = plane_to_ltdc(plane);
  647. u32 lofs = plane->index * LAY_OFS;
  648. /* disable layer */
  649. reg_clear(ldev->regs, LTDC_L1CR + lofs, LXCR_LEN);
  650. DRM_DEBUG_DRIVER("CRTC:%d plane:%d\n",
  651. oldstate->crtc->base.id, plane->base.id);
  652. }
  653. static void ltdc_plane_atomic_print_state(struct drm_printer *p,
  654. const struct drm_plane_state *state)
  655. {
  656. struct drm_plane *plane = state->plane;
  657. struct ltdc_device *ldev = plane_to_ltdc(plane);
  658. struct fps_info *fpsi = &ldev->plane_fpsi[plane->index];
  659. int ms_since_last;
  660. ktime_t now;
  661. now = ktime_get();
  662. ms_since_last = ktime_to_ms(ktime_sub(now, fpsi->last_timestamp));
  663. drm_printf(p, "\tuser_updates=%dfps\n",
  664. DIV_ROUND_CLOSEST(fpsi->counter * 1000, ms_since_last));
  665. fpsi->last_timestamp = now;
  666. fpsi->counter = 0;
  667. }
  668. static const struct drm_plane_funcs ltdc_plane_funcs = {
  669. .update_plane = drm_atomic_helper_update_plane,
  670. .disable_plane = drm_atomic_helper_disable_plane,
  671. .destroy = drm_plane_cleanup,
  672. .reset = drm_atomic_helper_plane_reset,
  673. .atomic_duplicate_state = drm_atomic_helper_plane_duplicate_state,
  674. .atomic_destroy_state = drm_atomic_helper_plane_destroy_state,
  675. .atomic_print_state = ltdc_plane_atomic_print_state,
  676. };
  677. static const struct drm_plane_helper_funcs ltdc_plane_helper_funcs = {
  678. .prepare_fb = drm_gem_fb_prepare_fb,
  679. .atomic_check = ltdc_plane_atomic_check,
  680. .atomic_update = ltdc_plane_atomic_update,
  681. .atomic_disable = ltdc_plane_atomic_disable,
  682. };
  683. static struct drm_plane *ltdc_plane_create(struct drm_device *ddev,
  684. enum drm_plane_type type)
  685. {
  686. unsigned long possible_crtcs = CRTC_MASK;
  687. struct ltdc_device *ldev = ddev->dev_private;
  688. struct device *dev = ddev->dev;
  689. struct drm_plane *plane;
  690. unsigned int i, nb_fmt = 0;
  691. u32 formats[NB_PF * 2];
  692. u32 drm_fmt, drm_fmt_no_alpha;
  693. int ret;
  694. /* Get supported pixel formats */
  695. for (i = 0; i < NB_PF; i++) {
  696. drm_fmt = to_drm_pixelformat(ldev->caps.pix_fmt_hw[i]);
  697. if (!drm_fmt)
  698. continue;
  699. formats[nb_fmt++] = drm_fmt;
  700. /* Add the no-alpha related format if any & supported */
  701. drm_fmt_no_alpha = get_pixelformat_without_alpha(drm_fmt);
  702. if (!drm_fmt_no_alpha)
  703. continue;
  704. /* Manage hw-specific capabilities */
  705. if (ldev->caps.non_alpha_only_l1 &&
  706. type != DRM_PLANE_TYPE_PRIMARY)
  707. continue;
  708. formats[nb_fmt++] = drm_fmt_no_alpha;
  709. }
  710. plane = devm_kzalloc(dev, sizeof(*plane), GFP_KERNEL);
  711. if (!plane)
  712. return NULL;
  713. ret = drm_universal_plane_init(ddev, plane, possible_crtcs,
  714. &ltdc_plane_funcs, formats, nb_fmt,
  715. NULL, type, NULL);
  716. if (ret < 0)
  717. return NULL;
  718. drm_plane_helper_add(plane, &ltdc_plane_helper_funcs);
  719. DRM_DEBUG_DRIVER("plane:%d created\n", plane->base.id);
  720. return plane;
  721. }
  722. static void ltdc_plane_destroy_all(struct drm_device *ddev)
  723. {
  724. struct drm_plane *plane, *plane_temp;
  725. list_for_each_entry_safe(plane, plane_temp,
  726. &ddev->mode_config.plane_list, head)
  727. drm_plane_cleanup(plane);
  728. }
  729. static int ltdc_crtc_init(struct drm_device *ddev, struct drm_crtc *crtc)
  730. {
  731. struct ltdc_device *ldev = ddev->dev_private;
  732. struct drm_plane *primary, *overlay;
  733. unsigned int i;
  734. int ret;
  735. primary = ltdc_plane_create(ddev, DRM_PLANE_TYPE_PRIMARY);
  736. if (!primary) {
  737. DRM_ERROR("Can not create primary plane\n");
  738. return -EINVAL;
  739. }
  740. ret = drm_crtc_init_with_planes(ddev, crtc, primary, NULL,
  741. &ltdc_crtc_funcs, NULL);
  742. if (ret) {
  743. DRM_ERROR("Can not initialize CRTC\n");
  744. goto cleanup;
  745. }
  746. drm_crtc_helper_add(crtc, &ltdc_crtc_helper_funcs);
  747. drm_mode_crtc_set_gamma_size(crtc, CLUT_SIZE);
  748. drm_crtc_enable_color_mgmt(crtc, 0, false, CLUT_SIZE);
  749. DRM_DEBUG_DRIVER("CRTC:%d created\n", crtc->base.id);
  750. /* Add planes. Note : the first layer is used by primary plane */
  751. for (i = 1; i < ldev->caps.nb_layers; i++) {
  752. overlay = ltdc_plane_create(ddev, DRM_PLANE_TYPE_OVERLAY);
  753. if (!overlay) {
  754. ret = -ENOMEM;
  755. DRM_ERROR("Can not create overlay plane %d\n", i);
  756. goto cleanup;
  757. }
  758. }
  759. return 0;
  760. cleanup:
  761. ltdc_plane_destroy_all(ddev);
  762. return ret;
  763. }
  764. /*
  765. * DRM_ENCODER
  766. */
  767. static const struct drm_encoder_funcs ltdc_encoder_funcs = {
  768. .destroy = drm_encoder_cleanup,
  769. };
  770. static int ltdc_encoder_init(struct drm_device *ddev, struct drm_bridge *bridge)
  771. {
  772. struct drm_encoder *encoder;
  773. int ret;
  774. encoder = devm_kzalloc(ddev->dev, sizeof(*encoder), GFP_KERNEL);
  775. if (!encoder)
  776. return -ENOMEM;
  777. encoder->possible_crtcs = CRTC_MASK;
  778. encoder->possible_clones = 0; /* No cloning support */
  779. drm_encoder_init(ddev, encoder, &ltdc_encoder_funcs,
  780. DRM_MODE_ENCODER_DPI, NULL);
  781. ret = drm_bridge_attach(encoder, bridge, NULL);
  782. if (ret) {
  783. drm_encoder_cleanup(encoder);
  784. return -EINVAL;
  785. }
  786. DRM_DEBUG_DRIVER("Bridge encoder:%d created\n", encoder->base.id);
  787. return 0;
  788. }
  789. static int ltdc_get_caps(struct drm_device *ddev)
  790. {
  791. struct ltdc_device *ldev = ddev->dev_private;
  792. u32 bus_width_log2, lcr, gc2r;
  793. /* at least 1 layer must be managed */
  794. lcr = reg_read(ldev->regs, LTDC_LCR);
  795. ldev->caps.nb_layers = max_t(int, lcr, 1);
  796. /* set data bus width */
  797. gc2r = reg_read(ldev->regs, LTDC_GC2R);
  798. bus_width_log2 = (gc2r & GC2R_BW) >> 4;
  799. ldev->caps.bus_width = 8 << bus_width_log2;
  800. ldev->caps.hw_version = reg_read(ldev->regs, LTDC_IDR);
  801. switch (ldev->caps.hw_version) {
  802. case HWVER_10200:
  803. case HWVER_10300:
  804. ldev->caps.reg_ofs = REG_OFS_NONE;
  805. ldev->caps.pix_fmt_hw = ltdc_pix_fmt_a0;
  806. /*
  807. * Hw older versions support non-alpha color formats derived
  808. * from native alpha color formats only on the primary layer.
  809. * For instance, RG16 native format without alpha works fine
  810. * on 2nd layer but XR24 (derived color format from AR24)
  811. * does not work on 2nd layer.
  812. */
  813. ldev->caps.non_alpha_only_l1 = true;
  814. ldev->caps.pad_max_freq_hz = 90000000;
  815. if (ldev->caps.hw_version == HWVER_10200)
  816. ldev->caps.pad_max_freq_hz = 65000000;
  817. break;
  818. case HWVER_20101:
  819. ldev->caps.reg_ofs = REG_OFS_4;
  820. ldev->caps.pix_fmt_hw = ltdc_pix_fmt_a1;
  821. ldev->caps.non_alpha_only_l1 = false;
  822. ldev->caps.pad_max_freq_hz = 150000000;
  823. break;
  824. default:
  825. return -ENODEV;
  826. }
  827. return 0;
  828. }
  829. int ltdc_load(struct drm_device *ddev)
  830. {
  831. struct platform_device *pdev = to_platform_device(ddev->dev);
  832. struct ltdc_device *ldev = ddev->dev_private;
  833. struct device *dev = ddev->dev;
  834. struct device_node *np = dev->of_node;
  835. struct drm_bridge *bridge[MAX_ENDPOINTS] = {NULL};
  836. struct drm_panel *panel[MAX_ENDPOINTS] = {NULL};
  837. struct drm_crtc *crtc;
  838. struct reset_control *rstc;
  839. struct resource *res;
  840. int irq, ret, i, endpoint_not_ready = -ENODEV;
  841. DRM_DEBUG_DRIVER("\n");
  842. /* Get endpoints if any */
  843. for (i = 0; i < MAX_ENDPOINTS; i++) {
  844. ret = drm_of_find_panel_or_bridge(np, 0, i, &panel[i],
  845. &bridge[i]);
  846. /*
  847. * If at least one endpoint is -EPROBE_DEFER, defer probing,
  848. * else if at least one endpoint is ready, continue probing.
  849. */
  850. if (ret == -EPROBE_DEFER)
  851. return ret;
  852. else if (!ret)
  853. endpoint_not_ready = 0;
  854. }
  855. if (endpoint_not_ready)
  856. return endpoint_not_ready;
  857. rstc = devm_reset_control_get_exclusive(dev, NULL);
  858. mutex_init(&ldev->err_lock);
  859. ldev->pixel_clk = devm_clk_get(dev, "lcd");
  860. if (IS_ERR(ldev->pixel_clk)) {
  861. DRM_ERROR("Unable to get lcd clock\n");
  862. return -ENODEV;
  863. }
  864. if (clk_prepare_enable(ldev->pixel_clk)) {
  865. DRM_ERROR("Unable to prepare pixel clock\n");
  866. return -ENODEV;
  867. }
  868. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  869. ldev->regs = devm_ioremap_resource(dev, res);
  870. if (IS_ERR(ldev->regs)) {
  871. DRM_ERROR("Unable to get ltdc registers\n");
  872. ret = PTR_ERR(ldev->regs);
  873. goto err;
  874. }
  875. for (i = 0; i < MAX_IRQ; i++) {
  876. irq = platform_get_irq(pdev, i);
  877. if (irq < 0)
  878. continue;
  879. ret = devm_request_threaded_irq(dev, irq, ltdc_irq,
  880. ltdc_irq_thread, IRQF_ONESHOT,
  881. dev_name(dev), ddev);
  882. if (ret) {
  883. DRM_ERROR("Failed to register LTDC interrupt\n");
  884. goto err;
  885. }
  886. }
  887. if (!IS_ERR(rstc)) {
  888. reset_control_assert(rstc);
  889. usleep_range(10, 20);
  890. reset_control_deassert(rstc);
  891. }
  892. /* Disable interrupts */
  893. reg_clear(ldev->regs, LTDC_IER,
  894. IER_LIE | IER_RRIE | IER_FUIE | IER_TERRIE);
  895. ret = ltdc_get_caps(ddev);
  896. if (ret) {
  897. DRM_ERROR("hardware identifier (0x%08x) not supported!\n",
  898. ldev->caps.hw_version);
  899. goto err;
  900. }
  901. DRM_INFO("ltdc hw version 0x%08x - ready\n", ldev->caps.hw_version);
  902. /* Add endpoints panels or bridges if any */
  903. for (i = 0; i < MAX_ENDPOINTS; i++) {
  904. if (panel[i]) {
  905. bridge[i] = drm_panel_bridge_add(panel[i],
  906. DRM_MODE_CONNECTOR_DPI);
  907. if (IS_ERR(bridge[i])) {
  908. DRM_ERROR("panel-bridge endpoint %d\n", i);
  909. ret = PTR_ERR(bridge[i]);
  910. goto err;
  911. }
  912. }
  913. if (bridge[i]) {
  914. ret = ltdc_encoder_init(ddev, bridge[i]);
  915. if (ret) {
  916. DRM_ERROR("init encoder endpoint %d\n", i);
  917. goto err;
  918. }
  919. }
  920. }
  921. crtc = devm_kzalloc(dev, sizeof(*crtc), GFP_KERNEL);
  922. if (!crtc) {
  923. DRM_ERROR("Failed to allocate crtc\n");
  924. ret = -ENOMEM;
  925. goto err;
  926. }
  927. ret = ltdc_crtc_init(ddev, crtc);
  928. if (ret) {
  929. DRM_ERROR("Failed to init crtc\n");
  930. goto err;
  931. }
  932. ret = drm_vblank_init(ddev, NB_CRTC);
  933. if (ret) {
  934. DRM_ERROR("Failed calling drm_vblank_init()\n");
  935. goto err;
  936. }
  937. /* Allow usage of vblank without having to call drm_irq_install */
  938. ddev->irq_enabled = 1;
  939. return 0;
  940. err:
  941. for (i = 0; i < MAX_ENDPOINTS; i++)
  942. drm_panel_bridge_remove(bridge[i]);
  943. clk_disable_unprepare(ldev->pixel_clk);
  944. return ret;
  945. }
  946. void ltdc_unload(struct drm_device *ddev)
  947. {
  948. struct ltdc_device *ldev = ddev->dev_private;
  949. int i;
  950. DRM_DEBUG_DRIVER("\n");
  951. for (i = 0; i < MAX_ENDPOINTS; i++)
  952. drm_of_panel_bridge_remove(ddev->dev->of_node, 0, i);
  953. clk_disable_unprepare(ldev->pixel_clk);
  954. }
  955. MODULE_AUTHOR("Philippe Cornu <philippe.cornu@st.com>");
  956. MODULE_AUTHOR("Yannick Fertre <yannick.fertre@st.com>");
  957. MODULE_AUTHOR("Fabien Dessenne <fabien.dessenne@st.com>");
  958. MODULE_AUTHOR("Mickael Reulier <mickael.reulier@st.com>");
  959. MODULE_DESCRIPTION("STMicroelectronics ST DRM LTDC driver");
  960. MODULE_LICENSE("GPL v2");