hdmi.c 54 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595159615971598159916001601160216031604160516061607160816091610161116121613161416151616161716181619162016211622162316241625162616271628162916301631163216331634163516361637163816391640164116421643164416451646164716481649165016511652165316541655165616571658165916601661166216631664166516661667166816691670167116721673167416751676167716781679168016811682168316841685168616871688168916901691169216931694169516961697169816991700170117021703170417051706170717081709171017111712171317141715171617171718171917201721172217231724172517261727172817291730173117321733173417351736173717381739174017411742174317441745174617471748174917501751175217531754175517561757175817591760176117621763176417651766176717681769177017711772177317741775177617771778177917801781178217831784178517861787178817891790179117921793179417951796179717981799180018011802180318041805180618071808180918101811181218131814181518161817181818191820182118221823182418251826182718281829183018311832183318341835
  1. /*
  2. * Copyright (C) 2012 Avionic Design GmbH
  3. * Copyright (C) 2012 NVIDIA CORPORATION. All rights reserved.
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. */
  9. #include <linux/clk.h>
  10. #include <linux/debugfs.h>
  11. #include <linux/gpio.h>
  12. #include <linux/hdmi.h>
  13. #include <linux/of_device.h>
  14. #include <linux/pm_runtime.h>
  15. #include <linux/regulator/consumer.h>
  16. #include <linux/reset.h>
  17. #include <drm/drm_atomic_helper.h>
  18. #include <drm/drm_crtc.h>
  19. #include <drm/drm_crtc_helper.h>
  20. #include <sound/hda_verbs.h>
  21. #include <media/cec-notifier.h>
  22. #include "hdmi.h"
  23. #include "drm.h"
  24. #include "dc.h"
  25. #include "trace.h"
  26. #define HDMI_ELD_BUFFER_SIZE 96
  27. struct tmds_config {
  28. unsigned int pclk;
  29. u32 pll0;
  30. u32 pll1;
  31. u32 pe_current;
  32. u32 drive_current;
  33. u32 peak_current;
  34. };
  35. struct tegra_hdmi_config {
  36. const struct tmds_config *tmds;
  37. unsigned int num_tmds;
  38. unsigned long fuse_override_offset;
  39. u32 fuse_override_value;
  40. bool has_sor_io_peak_current;
  41. bool has_hda;
  42. bool has_hbr;
  43. };
  44. struct tegra_hdmi {
  45. struct host1x_client client;
  46. struct tegra_output output;
  47. struct device *dev;
  48. struct regulator *hdmi;
  49. struct regulator *pll;
  50. struct regulator *vdd;
  51. void __iomem *regs;
  52. unsigned int irq;
  53. struct clk *clk_parent;
  54. struct clk *clk;
  55. struct reset_control *rst;
  56. const struct tegra_hdmi_config *config;
  57. unsigned int audio_source;
  58. unsigned int audio_sample_rate;
  59. unsigned int audio_channels;
  60. unsigned int pixel_clock;
  61. bool stereo;
  62. bool dvi;
  63. struct drm_info_list *debugfs_files;
  64. };
  65. static inline struct tegra_hdmi *
  66. host1x_client_to_hdmi(struct host1x_client *client)
  67. {
  68. return container_of(client, struct tegra_hdmi, client);
  69. }
  70. static inline struct tegra_hdmi *to_hdmi(struct tegra_output *output)
  71. {
  72. return container_of(output, struct tegra_hdmi, output);
  73. }
  74. #define HDMI_AUDIOCLK_FREQ 216000000
  75. #define HDMI_REKEY_DEFAULT 56
  76. enum {
  77. AUTO = 0,
  78. SPDIF,
  79. HDA,
  80. };
  81. static inline u32 tegra_hdmi_readl(struct tegra_hdmi *hdmi,
  82. unsigned int offset)
  83. {
  84. u32 value = readl(hdmi->regs + (offset << 2));
  85. trace_hdmi_readl(hdmi->dev, offset, value);
  86. return value;
  87. }
  88. static inline void tegra_hdmi_writel(struct tegra_hdmi *hdmi, u32 value,
  89. unsigned int offset)
  90. {
  91. trace_hdmi_writel(hdmi->dev, offset, value);
  92. writel(value, hdmi->regs + (offset << 2));
  93. }
  94. struct tegra_hdmi_audio_config {
  95. unsigned int pclk;
  96. unsigned int n;
  97. unsigned int cts;
  98. unsigned int aval;
  99. };
  100. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_32k[] = {
  101. { 25200000, 4096, 25200, 24000 },
  102. { 27000000, 4096, 27000, 24000 },
  103. { 74250000, 4096, 74250, 24000 },
  104. { 148500000, 4096, 148500, 24000 },
  105. { 0, 0, 0, 0 },
  106. };
  107. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_44_1k[] = {
  108. { 25200000, 5880, 26250, 25000 },
  109. { 27000000, 5880, 28125, 25000 },
  110. { 74250000, 4704, 61875, 20000 },
  111. { 148500000, 4704, 123750, 20000 },
  112. { 0, 0, 0, 0 },
  113. };
  114. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_48k[] = {
  115. { 25200000, 6144, 25200, 24000 },
  116. { 27000000, 6144, 27000, 24000 },
  117. { 74250000, 6144, 74250, 24000 },
  118. { 148500000, 6144, 148500, 24000 },
  119. { 0, 0, 0, 0 },
  120. };
  121. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_88_2k[] = {
  122. { 25200000, 11760, 26250, 25000 },
  123. { 27000000, 11760, 28125, 25000 },
  124. { 74250000, 9408, 61875, 20000 },
  125. { 148500000, 9408, 123750, 20000 },
  126. { 0, 0, 0, 0 },
  127. };
  128. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_96k[] = {
  129. { 25200000, 12288, 25200, 24000 },
  130. { 27000000, 12288, 27000, 24000 },
  131. { 74250000, 12288, 74250, 24000 },
  132. { 148500000, 12288, 148500, 24000 },
  133. { 0, 0, 0, 0 },
  134. };
  135. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_176_4k[] = {
  136. { 25200000, 23520, 26250, 25000 },
  137. { 27000000, 23520, 28125, 25000 },
  138. { 74250000, 18816, 61875, 20000 },
  139. { 148500000, 18816, 123750, 20000 },
  140. { 0, 0, 0, 0 },
  141. };
  142. static const struct tegra_hdmi_audio_config tegra_hdmi_audio_192k[] = {
  143. { 25200000, 24576, 25200, 24000 },
  144. { 27000000, 24576, 27000, 24000 },
  145. { 74250000, 24576, 74250, 24000 },
  146. { 148500000, 24576, 148500, 24000 },
  147. { 0, 0, 0, 0 },
  148. };
  149. static const struct tmds_config tegra20_tmds_config[] = {
  150. { /* slow pixel clock modes */
  151. .pclk = 27000000,
  152. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  153. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
  154. SOR_PLL_TX_REG_LOAD(3),
  155. .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
  156. .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
  157. PE_CURRENT1(PE_CURRENT_0_0_mA) |
  158. PE_CURRENT2(PE_CURRENT_0_0_mA) |
  159. PE_CURRENT3(PE_CURRENT_0_0_mA),
  160. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  161. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  162. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  163. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  164. },
  165. { /* high pixel clock modes */
  166. .pclk = UINT_MAX,
  167. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  168. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  169. SOR_PLL_TX_REG_LOAD(3),
  170. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  171. .pe_current = PE_CURRENT0(PE_CURRENT_6_0_mA) |
  172. PE_CURRENT1(PE_CURRENT_6_0_mA) |
  173. PE_CURRENT2(PE_CURRENT_6_0_mA) |
  174. PE_CURRENT3(PE_CURRENT_6_0_mA),
  175. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_7_125_mA) |
  176. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_7_125_mA) |
  177. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_7_125_mA) |
  178. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_7_125_mA),
  179. },
  180. };
  181. static const struct tmds_config tegra30_tmds_config[] = {
  182. { /* 480p modes */
  183. .pclk = 27000000,
  184. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  185. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(0) |
  186. SOR_PLL_TX_REG_LOAD(0),
  187. .pll1 = SOR_PLL_TMDS_TERM_ENABLE,
  188. .pe_current = PE_CURRENT0(PE_CURRENT_0_0_mA) |
  189. PE_CURRENT1(PE_CURRENT_0_0_mA) |
  190. PE_CURRENT2(PE_CURRENT_0_0_mA) |
  191. PE_CURRENT3(PE_CURRENT_0_0_mA),
  192. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  193. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  194. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  195. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  196. }, { /* 720p modes */
  197. .pclk = 74250000,
  198. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  199. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(1) |
  200. SOR_PLL_TX_REG_LOAD(0),
  201. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  202. .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
  203. PE_CURRENT1(PE_CURRENT_5_0_mA) |
  204. PE_CURRENT2(PE_CURRENT_5_0_mA) |
  205. PE_CURRENT3(PE_CURRENT_5_0_mA),
  206. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  207. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  208. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  209. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  210. }, { /* 1080p modes */
  211. .pclk = UINT_MAX,
  212. .pll0 = SOR_PLL_BG_V17_S(3) | SOR_PLL_ICHPMP(1) |
  213. SOR_PLL_RESISTORSEL | SOR_PLL_VCOCAP(3) |
  214. SOR_PLL_TX_REG_LOAD(0),
  215. .pll1 = SOR_PLL_TMDS_TERM_ENABLE | SOR_PLL_PE_EN,
  216. .pe_current = PE_CURRENT0(PE_CURRENT_5_0_mA) |
  217. PE_CURRENT1(PE_CURRENT_5_0_mA) |
  218. PE_CURRENT2(PE_CURRENT_5_0_mA) |
  219. PE_CURRENT3(PE_CURRENT_5_0_mA),
  220. .drive_current = DRIVE_CURRENT_LANE0(DRIVE_CURRENT_5_250_mA) |
  221. DRIVE_CURRENT_LANE1(DRIVE_CURRENT_5_250_mA) |
  222. DRIVE_CURRENT_LANE2(DRIVE_CURRENT_5_250_mA) |
  223. DRIVE_CURRENT_LANE3(DRIVE_CURRENT_5_250_mA),
  224. },
  225. };
  226. static const struct tmds_config tegra114_tmds_config[] = {
  227. { /* 480p/576p / 25.2MHz/27MHz modes */
  228. .pclk = 27000000,
  229. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  230. SOR_PLL_VCOCAP(0) | SOR_PLL_RESISTORSEL,
  231. .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(0),
  232. .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
  233. PE_CURRENT1(PE_CURRENT_0_mA_T114) |
  234. PE_CURRENT2(PE_CURRENT_0_mA_T114) |
  235. PE_CURRENT3(PE_CURRENT_0_mA_T114),
  236. .drive_current =
  237. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
  238. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
  239. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
  240. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
  241. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  242. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  243. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  244. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  245. }, { /* 720p / 74.25MHz modes */
  246. .pclk = 74250000,
  247. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  248. SOR_PLL_VCOCAP(1) | SOR_PLL_RESISTORSEL,
  249. .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
  250. SOR_PLL_TMDS_TERMADJ(0),
  251. .pe_current = PE_CURRENT0(PE_CURRENT_15_mA_T114) |
  252. PE_CURRENT1(PE_CURRENT_15_mA_T114) |
  253. PE_CURRENT2(PE_CURRENT_15_mA_T114) |
  254. PE_CURRENT3(PE_CURRENT_15_mA_T114),
  255. .drive_current =
  256. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
  257. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
  258. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
  259. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
  260. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  261. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  262. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  263. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  264. }, { /* 1080p / 148.5MHz modes */
  265. .pclk = 148500000,
  266. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  267. SOR_PLL_VCOCAP(3) | SOR_PLL_RESISTORSEL,
  268. .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
  269. SOR_PLL_TMDS_TERMADJ(0),
  270. .pe_current = PE_CURRENT0(PE_CURRENT_10_mA_T114) |
  271. PE_CURRENT1(PE_CURRENT_10_mA_T114) |
  272. PE_CURRENT2(PE_CURRENT_10_mA_T114) |
  273. PE_CURRENT3(PE_CURRENT_10_mA_T114),
  274. .drive_current =
  275. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_12_400_mA_T114) |
  276. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_12_400_mA_T114) |
  277. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_12_400_mA_T114) |
  278. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_12_400_mA_T114),
  279. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  280. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  281. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  282. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  283. }, { /* 225/297MHz modes */
  284. .pclk = UINT_MAX,
  285. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  286. SOR_PLL_VCOCAP(0xf) | SOR_PLL_RESISTORSEL,
  287. .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(7)
  288. | SOR_PLL_TMDS_TERM_ENABLE,
  289. .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
  290. PE_CURRENT1(PE_CURRENT_0_mA_T114) |
  291. PE_CURRENT2(PE_CURRENT_0_mA_T114) |
  292. PE_CURRENT3(PE_CURRENT_0_mA_T114),
  293. .drive_current =
  294. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_25_200_mA_T114) |
  295. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_25_200_mA_T114) |
  296. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_25_200_mA_T114) |
  297. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_19_200_mA_T114),
  298. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_3_000_mA) |
  299. PEAK_CURRENT_LANE1(PEAK_CURRENT_3_000_mA) |
  300. PEAK_CURRENT_LANE2(PEAK_CURRENT_3_000_mA) |
  301. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_800_mA),
  302. },
  303. };
  304. static const struct tmds_config tegra124_tmds_config[] = {
  305. { /* 480p/576p / 25.2MHz/27MHz modes */
  306. .pclk = 27000000,
  307. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  308. SOR_PLL_VCOCAP(0) | SOR_PLL_RESISTORSEL,
  309. .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(0),
  310. .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
  311. PE_CURRENT1(PE_CURRENT_0_mA_T114) |
  312. PE_CURRENT2(PE_CURRENT_0_mA_T114) |
  313. PE_CURRENT3(PE_CURRENT_0_mA_T114),
  314. .drive_current =
  315. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
  316. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
  317. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
  318. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
  319. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  320. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  321. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  322. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  323. }, { /* 720p / 74.25MHz modes */
  324. .pclk = 74250000,
  325. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  326. SOR_PLL_VCOCAP(1) | SOR_PLL_RESISTORSEL,
  327. .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
  328. SOR_PLL_TMDS_TERMADJ(0),
  329. .pe_current = PE_CURRENT0(PE_CURRENT_15_mA_T114) |
  330. PE_CURRENT1(PE_CURRENT_15_mA_T114) |
  331. PE_CURRENT2(PE_CURRENT_15_mA_T114) |
  332. PE_CURRENT3(PE_CURRENT_15_mA_T114),
  333. .drive_current =
  334. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_10_400_mA_T114) |
  335. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_10_400_mA_T114) |
  336. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_10_400_mA_T114) |
  337. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_10_400_mA_T114),
  338. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  339. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  340. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  341. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  342. }, { /* 1080p / 148.5MHz modes */
  343. .pclk = 148500000,
  344. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  345. SOR_PLL_VCOCAP(3) | SOR_PLL_RESISTORSEL,
  346. .pll1 = SOR_PLL_PE_EN | SOR_PLL_LOADADJ(3) |
  347. SOR_PLL_TMDS_TERMADJ(0),
  348. .pe_current = PE_CURRENT0(PE_CURRENT_10_mA_T114) |
  349. PE_CURRENT1(PE_CURRENT_10_mA_T114) |
  350. PE_CURRENT2(PE_CURRENT_10_mA_T114) |
  351. PE_CURRENT3(PE_CURRENT_10_mA_T114),
  352. .drive_current =
  353. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_12_400_mA_T114) |
  354. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_12_400_mA_T114) |
  355. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_12_400_mA_T114) |
  356. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_12_400_mA_T114),
  357. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_0_000_mA) |
  358. PEAK_CURRENT_LANE1(PEAK_CURRENT_0_000_mA) |
  359. PEAK_CURRENT_LANE2(PEAK_CURRENT_0_000_mA) |
  360. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_000_mA),
  361. }, { /* 225/297MHz modes */
  362. .pclk = UINT_MAX,
  363. .pll0 = SOR_PLL_ICHPMP(1) | SOR_PLL_BG_V17_S(3) |
  364. SOR_PLL_VCOCAP(0xf) | SOR_PLL_RESISTORSEL,
  365. .pll1 = SOR_PLL_LOADADJ(3) | SOR_PLL_TMDS_TERMADJ(7)
  366. | SOR_PLL_TMDS_TERM_ENABLE,
  367. .pe_current = PE_CURRENT0(PE_CURRENT_0_mA_T114) |
  368. PE_CURRENT1(PE_CURRENT_0_mA_T114) |
  369. PE_CURRENT2(PE_CURRENT_0_mA_T114) |
  370. PE_CURRENT3(PE_CURRENT_0_mA_T114),
  371. .drive_current =
  372. DRIVE_CURRENT_LANE0_T114(DRIVE_CURRENT_25_200_mA_T114) |
  373. DRIVE_CURRENT_LANE1_T114(DRIVE_CURRENT_25_200_mA_T114) |
  374. DRIVE_CURRENT_LANE2_T114(DRIVE_CURRENT_25_200_mA_T114) |
  375. DRIVE_CURRENT_LANE3_T114(DRIVE_CURRENT_19_200_mA_T114),
  376. .peak_current = PEAK_CURRENT_LANE0(PEAK_CURRENT_3_000_mA) |
  377. PEAK_CURRENT_LANE1(PEAK_CURRENT_3_000_mA) |
  378. PEAK_CURRENT_LANE2(PEAK_CURRENT_3_000_mA) |
  379. PEAK_CURRENT_LANE3(PEAK_CURRENT_0_800_mA),
  380. },
  381. };
  382. static const struct tegra_hdmi_audio_config *
  383. tegra_hdmi_get_audio_config(unsigned int sample_rate, unsigned int pclk)
  384. {
  385. const struct tegra_hdmi_audio_config *table;
  386. switch (sample_rate) {
  387. case 32000:
  388. table = tegra_hdmi_audio_32k;
  389. break;
  390. case 44100:
  391. table = tegra_hdmi_audio_44_1k;
  392. break;
  393. case 48000:
  394. table = tegra_hdmi_audio_48k;
  395. break;
  396. case 88200:
  397. table = tegra_hdmi_audio_88_2k;
  398. break;
  399. case 96000:
  400. table = tegra_hdmi_audio_96k;
  401. break;
  402. case 176400:
  403. table = tegra_hdmi_audio_176_4k;
  404. break;
  405. case 192000:
  406. table = tegra_hdmi_audio_192k;
  407. break;
  408. default:
  409. return NULL;
  410. }
  411. while (table->pclk) {
  412. if (table->pclk == pclk)
  413. return table;
  414. table++;
  415. }
  416. return NULL;
  417. }
  418. static void tegra_hdmi_setup_audio_fs_tables(struct tegra_hdmi *hdmi)
  419. {
  420. const unsigned int freqs[] = {
  421. 32000, 44100, 48000, 88200, 96000, 176400, 192000
  422. };
  423. unsigned int i;
  424. for (i = 0; i < ARRAY_SIZE(freqs); i++) {
  425. unsigned int f = freqs[i];
  426. unsigned int eight_half;
  427. unsigned int delta;
  428. u32 value;
  429. if (f > 96000)
  430. delta = 2;
  431. else if (f > 48000)
  432. delta = 6;
  433. else
  434. delta = 9;
  435. eight_half = (8 * HDMI_AUDIOCLK_FREQ) / (f * 128);
  436. value = AUDIO_FS_LOW(eight_half - delta) |
  437. AUDIO_FS_HIGH(eight_half + delta);
  438. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_FS(i));
  439. }
  440. }
  441. static void tegra_hdmi_write_aval(struct tegra_hdmi *hdmi, u32 value)
  442. {
  443. static const struct {
  444. unsigned int sample_rate;
  445. unsigned int offset;
  446. } regs[] = {
  447. { 32000, HDMI_NV_PDISP_SOR_AUDIO_AVAL_0320 },
  448. { 44100, HDMI_NV_PDISP_SOR_AUDIO_AVAL_0441 },
  449. { 48000, HDMI_NV_PDISP_SOR_AUDIO_AVAL_0480 },
  450. { 88200, HDMI_NV_PDISP_SOR_AUDIO_AVAL_0882 },
  451. { 96000, HDMI_NV_PDISP_SOR_AUDIO_AVAL_0960 },
  452. { 176400, HDMI_NV_PDISP_SOR_AUDIO_AVAL_1764 },
  453. { 192000, HDMI_NV_PDISP_SOR_AUDIO_AVAL_1920 },
  454. };
  455. unsigned int i;
  456. for (i = 0; i < ARRAY_SIZE(regs); i++) {
  457. if (regs[i].sample_rate == hdmi->audio_sample_rate) {
  458. tegra_hdmi_writel(hdmi, value, regs[i].offset);
  459. break;
  460. }
  461. }
  462. }
  463. static int tegra_hdmi_setup_audio(struct tegra_hdmi *hdmi)
  464. {
  465. const struct tegra_hdmi_audio_config *config;
  466. u32 source, value;
  467. switch (hdmi->audio_source) {
  468. case HDA:
  469. if (hdmi->config->has_hda)
  470. source = SOR_AUDIO_CNTRL0_SOURCE_SELECT_HDAL;
  471. else
  472. return -EINVAL;
  473. break;
  474. case SPDIF:
  475. if (hdmi->config->has_hda)
  476. source = SOR_AUDIO_CNTRL0_SOURCE_SELECT_SPDIF;
  477. else
  478. source = AUDIO_CNTRL0_SOURCE_SELECT_SPDIF;
  479. break;
  480. default:
  481. if (hdmi->config->has_hda)
  482. source = SOR_AUDIO_CNTRL0_SOURCE_SELECT_AUTO;
  483. else
  484. source = AUDIO_CNTRL0_SOURCE_SELECT_AUTO;
  485. break;
  486. }
  487. /*
  488. * Tegra30 and later use a slightly modified version of the register
  489. * layout to accomodate for changes related to supporting HDA as the
  490. * audio input source for HDMI. The source select field has moved to
  491. * the SOR_AUDIO_CNTRL0 register, but the error tolerance and frames
  492. * per block fields remain in the AUDIO_CNTRL0 register.
  493. */
  494. if (hdmi->config->has_hda) {
  495. /*
  496. * Inject null samples into the audio FIFO for every frame in
  497. * which the codec did not receive any samples. This applies
  498. * to stereo LPCM only.
  499. *
  500. * XXX: This seems to be a remnant of MCP days when this was
  501. * used to work around issues with monitors not being able to
  502. * play back system startup sounds early. It is possibly not
  503. * needed on Linux at all.
  504. */
  505. if (hdmi->audio_channels == 2)
  506. value = SOR_AUDIO_CNTRL0_INJECT_NULLSMPL;
  507. else
  508. value = 0;
  509. value |= source;
  510. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_CNTRL0);
  511. }
  512. /*
  513. * On Tegra20, HDA is not a supported audio source and the source
  514. * select field is part of the AUDIO_CNTRL0 register.
  515. */
  516. value = AUDIO_CNTRL0_FRAMES_PER_BLOCK(0xc0) |
  517. AUDIO_CNTRL0_ERROR_TOLERANCE(6);
  518. if (!hdmi->config->has_hda)
  519. value |= source;
  520. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_CNTRL0);
  521. /*
  522. * Advertise support for High Bit-Rate on Tegra114 and later.
  523. */
  524. if (hdmi->config->has_hbr) {
  525. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_AUDIO_SPARE0);
  526. value |= SOR_AUDIO_SPARE0_HBR_ENABLE;
  527. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_SPARE0);
  528. }
  529. config = tegra_hdmi_get_audio_config(hdmi->audio_sample_rate,
  530. hdmi->pixel_clock);
  531. if (!config) {
  532. dev_err(hdmi->dev,
  533. "cannot set audio to %u Hz at %u Hz pixel clock\n",
  534. hdmi->audio_sample_rate, hdmi->pixel_clock);
  535. return -EINVAL;
  536. }
  537. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_HDMI_ACR_CTRL);
  538. value = AUDIO_N_RESETF | AUDIO_N_GENERATE_ALTERNATE |
  539. AUDIO_N_VALUE(config->n - 1);
  540. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
  541. tegra_hdmi_writel(hdmi, ACR_SUBPACK_N(config->n) | ACR_ENABLE,
  542. HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH);
  543. tegra_hdmi_writel(hdmi, ACR_SUBPACK_CTS(config->cts),
  544. HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW);
  545. value = SPARE_HW_CTS | SPARE_FORCE_SW_CTS | SPARE_CTS_RESET_VAL(1);
  546. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_SPARE);
  547. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_AUDIO_N);
  548. value &= ~AUDIO_N_RESETF;
  549. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_AUDIO_N);
  550. if (hdmi->config->has_hda)
  551. tegra_hdmi_write_aval(hdmi, config->aval);
  552. tegra_hdmi_setup_audio_fs_tables(hdmi);
  553. return 0;
  554. }
  555. static void tegra_hdmi_disable_audio(struct tegra_hdmi *hdmi)
  556. {
  557. u32 value;
  558. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  559. value &= ~GENERIC_CTRL_AUDIO;
  560. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  561. }
  562. static void tegra_hdmi_enable_audio(struct tegra_hdmi *hdmi)
  563. {
  564. u32 value;
  565. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  566. value |= GENERIC_CTRL_AUDIO;
  567. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  568. }
  569. static void tegra_hdmi_write_eld(struct tegra_hdmi *hdmi)
  570. {
  571. size_t length = drm_eld_size(hdmi->output.connector.eld), i;
  572. u32 value;
  573. for (i = 0; i < length; i++)
  574. tegra_hdmi_writel(hdmi, i << 8 | hdmi->output.connector.eld[i],
  575. HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR);
  576. /*
  577. * The HDA codec will always report an ELD buffer size of 96 bytes and
  578. * the HDA codec driver will check that each byte read from the buffer
  579. * is valid. Therefore every byte must be written, even if no 96 bytes
  580. * were parsed from EDID.
  581. */
  582. for (i = length; i < HDMI_ELD_BUFFER_SIZE; i++)
  583. tegra_hdmi_writel(hdmi, i << 8 | 0,
  584. HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR);
  585. value = SOR_AUDIO_HDA_PRESENSE_VALID | SOR_AUDIO_HDA_PRESENSE_PRESENT;
  586. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE);
  587. }
  588. static inline u32 tegra_hdmi_subpack(const u8 *ptr, size_t size)
  589. {
  590. u32 value = 0;
  591. size_t i;
  592. for (i = size; i > 0; i--)
  593. value = (value << 8) | ptr[i - 1];
  594. return value;
  595. }
  596. static void tegra_hdmi_write_infopack(struct tegra_hdmi *hdmi, const void *data,
  597. size_t size)
  598. {
  599. const u8 *ptr = data;
  600. unsigned long offset;
  601. size_t i, j;
  602. u32 value;
  603. switch (ptr[0]) {
  604. case HDMI_INFOFRAME_TYPE_AVI:
  605. offset = HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER;
  606. break;
  607. case HDMI_INFOFRAME_TYPE_AUDIO:
  608. offset = HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER;
  609. break;
  610. case HDMI_INFOFRAME_TYPE_VENDOR:
  611. offset = HDMI_NV_PDISP_HDMI_GENERIC_HEADER;
  612. break;
  613. default:
  614. dev_err(hdmi->dev, "unsupported infoframe type: %02x\n",
  615. ptr[0]);
  616. return;
  617. }
  618. value = INFOFRAME_HEADER_TYPE(ptr[0]) |
  619. INFOFRAME_HEADER_VERSION(ptr[1]) |
  620. INFOFRAME_HEADER_LEN(ptr[2]);
  621. tegra_hdmi_writel(hdmi, value, offset);
  622. offset++;
  623. /*
  624. * Each subpack contains 7 bytes, divided into:
  625. * - subpack_low: bytes 0 - 3
  626. * - subpack_high: bytes 4 - 6 (with byte 7 padded to 0x00)
  627. */
  628. for (i = 3, j = 0; i < size; i += 7, j += 8) {
  629. size_t rem = size - i, num = min_t(size_t, rem, 4);
  630. value = tegra_hdmi_subpack(&ptr[i], num);
  631. tegra_hdmi_writel(hdmi, value, offset++);
  632. num = min_t(size_t, rem - num, 3);
  633. value = tegra_hdmi_subpack(&ptr[i + 4], num);
  634. tegra_hdmi_writel(hdmi, value, offset++);
  635. }
  636. }
  637. static void tegra_hdmi_setup_avi_infoframe(struct tegra_hdmi *hdmi,
  638. struct drm_display_mode *mode)
  639. {
  640. struct hdmi_avi_infoframe frame;
  641. u8 buffer[17];
  642. ssize_t err;
  643. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, mode, false);
  644. if (err < 0) {
  645. dev_err(hdmi->dev, "failed to setup AVI infoframe: %zd\n", err);
  646. return;
  647. }
  648. err = hdmi_avi_infoframe_pack(&frame, buffer, sizeof(buffer));
  649. if (err < 0) {
  650. dev_err(hdmi->dev, "failed to pack AVI infoframe: %zd\n", err);
  651. return;
  652. }
  653. tegra_hdmi_write_infopack(hdmi, buffer, err);
  654. }
  655. static void tegra_hdmi_disable_avi_infoframe(struct tegra_hdmi *hdmi)
  656. {
  657. u32 value;
  658. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  659. value &= ~INFOFRAME_CTRL_ENABLE;
  660. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  661. }
  662. static void tegra_hdmi_enable_avi_infoframe(struct tegra_hdmi *hdmi)
  663. {
  664. u32 value;
  665. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  666. value |= INFOFRAME_CTRL_ENABLE;
  667. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL);
  668. }
  669. static void tegra_hdmi_setup_audio_infoframe(struct tegra_hdmi *hdmi)
  670. {
  671. struct hdmi_audio_infoframe frame;
  672. u8 buffer[14];
  673. ssize_t err;
  674. err = hdmi_audio_infoframe_init(&frame);
  675. if (err < 0) {
  676. dev_err(hdmi->dev, "failed to setup audio infoframe: %zd\n",
  677. err);
  678. return;
  679. }
  680. frame.channels = hdmi->audio_channels;
  681. err = hdmi_audio_infoframe_pack(&frame, buffer, sizeof(buffer));
  682. if (err < 0) {
  683. dev_err(hdmi->dev, "failed to pack audio infoframe: %zd\n",
  684. err);
  685. return;
  686. }
  687. /*
  688. * The audio infoframe has only one set of subpack registers, so the
  689. * infoframe needs to be truncated. One set of subpack registers can
  690. * contain 7 bytes. Including the 3 byte header only the first 10
  691. * bytes can be programmed.
  692. */
  693. tegra_hdmi_write_infopack(hdmi, buffer, min_t(size_t, 10, err));
  694. }
  695. static void tegra_hdmi_disable_audio_infoframe(struct tegra_hdmi *hdmi)
  696. {
  697. u32 value;
  698. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  699. value &= ~INFOFRAME_CTRL_ENABLE;
  700. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  701. }
  702. static void tegra_hdmi_enable_audio_infoframe(struct tegra_hdmi *hdmi)
  703. {
  704. u32 value;
  705. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  706. value |= INFOFRAME_CTRL_ENABLE;
  707. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL);
  708. }
  709. static void tegra_hdmi_setup_stereo_infoframe(struct tegra_hdmi *hdmi)
  710. {
  711. struct hdmi_vendor_infoframe frame;
  712. u8 buffer[10];
  713. ssize_t err;
  714. hdmi_vendor_infoframe_init(&frame);
  715. frame.s3d_struct = HDMI_3D_STRUCTURE_FRAME_PACKING;
  716. err = hdmi_vendor_infoframe_pack(&frame, buffer, sizeof(buffer));
  717. if (err < 0) {
  718. dev_err(hdmi->dev, "failed to pack vendor infoframe: %zd\n",
  719. err);
  720. return;
  721. }
  722. tegra_hdmi_write_infopack(hdmi, buffer, err);
  723. }
  724. static void tegra_hdmi_disable_stereo_infoframe(struct tegra_hdmi *hdmi)
  725. {
  726. u32 value;
  727. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  728. value &= ~GENERIC_CTRL_ENABLE;
  729. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  730. }
  731. static void tegra_hdmi_enable_stereo_infoframe(struct tegra_hdmi *hdmi)
  732. {
  733. u32 value;
  734. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  735. value |= GENERIC_CTRL_ENABLE;
  736. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_GENERIC_CTRL);
  737. }
  738. static void tegra_hdmi_setup_tmds(struct tegra_hdmi *hdmi,
  739. const struct tmds_config *tmds)
  740. {
  741. u32 value;
  742. tegra_hdmi_writel(hdmi, tmds->pll0, HDMI_NV_PDISP_SOR_PLL0);
  743. tegra_hdmi_writel(hdmi, tmds->pll1, HDMI_NV_PDISP_SOR_PLL1);
  744. tegra_hdmi_writel(hdmi, tmds->pe_current, HDMI_NV_PDISP_PE_CURRENT);
  745. tegra_hdmi_writel(hdmi, tmds->drive_current,
  746. HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT);
  747. value = tegra_hdmi_readl(hdmi, hdmi->config->fuse_override_offset);
  748. value |= hdmi->config->fuse_override_value;
  749. tegra_hdmi_writel(hdmi, value, hdmi->config->fuse_override_offset);
  750. if (hdmi->config->has_sor_io_peak_current)
  751. tegra_hdmi_writel(hdmi, tmds->peak_current,
  752. HDMI_NV_PDISP_SOR_IO_PEAK_CURRENT);
  753. }
  754. static bool tegra_output_is_hdmi(struct tegra_output *output)
  755. {
  756. struct edid *edid;
  757. if (!output->connector.edid_blob_ptr)
  758. return false;
  759. edid = (struct edid *)output->connector.edid_blob_ptr->data;
  760. return drm_detect_hdmi_monitor(edid);
  761. }
  762. static enum drm_connector_status
  763. tegra_hdmi_connector_detect(struct drm_connector *connector, bool force)
  764. {
  765. struct tegra_output *output = connector_to_output(connector);
  766. struct tegra_hdmi *hdmi = to_hdmi(output);
  767. enum drm_connector_status status;
  768. status = tegra_output_connector_detect(connector, force);
  769. if (status == connector_status_connected)
  770. return status;
  771. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE);
  772. return status;
  773. }
  774. #define DEBUGFS_REG32(_name) { .name = #_name, .offset = _name }
  775. static const struct debugfs_reg32 tegra_hdmi_regs[] = {
  776. DEBUGFS_REG32(HDMI_CTXSW),
  777. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_STATE0),
  778. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_STATE1),
  779. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_STATE2),
  780. DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_AN_MSB),
  781. DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_AN_LSB),
  782. DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_CN_MSB),
  783. DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_CN_LSB),
  784. DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_AKSV_MSB),
  785. DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_AKSV_LSB),
  786. DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_BKSV_MSB),
  787. DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_BKSV_LSB),
  788. DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_CKSV_MSB),
  789. DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_CKSV_LSB),
  790. DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_DKSV_MSB),
  791. DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_DKSV_LSB),
  792. DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_CTRL),
  793. DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_CMODE),
  794. DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_MPRIME_MSB),
  795. DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_MPRIME_LSB),
  796. DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_SPRIME_MSB),
  797. DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB2),
  798. DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_SPRIME_LSB1),
  799. DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_RI),
  800. DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_CS_MSB),
  801. DEBUGFS_REG32(HDMI_NV_PDISP_RG_HDCP_CS_LSB),
  802. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AUDIO_EMU0),
  803. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AUDIO_EMU_RDATA0),
  804. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AUDIO_EMU1),
  805. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AUDIO_EMU2),
  806. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_CTRL),
  807. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_STATUS),
  808. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_HEADER),
  809. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_LOW),
  810. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AUDIO_INFOFRAME_SUBPACK0_HIGH),
  811. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_CTRL),
  812. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_STATUS),
  813. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_HEADER),
  814. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_LOW),
  815. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK0_HIGH),
  816. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_LOW),
  817. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_AVI_INFOFRAME_SUBPACK1_HIGH),
  818. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GENERIC_CTRL),
  819. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GENERIC_STATUS),
  820. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GENERIC_HEADER),
  821. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_LOW),
  822. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK0_HIGH),
  823. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_LOW),
  824. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK1_HIGH),
  825. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_LOW),
  826. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK2_HIGH),
  827. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_LOW),
  828. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GENERIC_SUBPACK3_HIGH),
  829. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_CTRL),
  830. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_LOW),
  831. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_0320_SUBPACK_HIGH),
  832. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_LOW),
  833. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_0441_SUBPACK_HIGH),
  834. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_LOW),
  835. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_0882_SUBPACK_HIGH),
  836. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_LOW),
  837. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_1764_SUBPACK_HIGH),
  838. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_LOW),
  839. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_0480_SUBPACK_HIGH),
  840. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_LOW),
  841. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_0960_SUBPACK_HIGH),
  842. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_LOW),
  843. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_ACR_1920_SUBPACK_HIGH),
  844. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_CTRL),
  845. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_VSYNC_KEEPOUT),
  846. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_VSYNC_WINDOW),
  847. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GCP_CTRL),
  848. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GCP_STATUS),
  849. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_GCP_SUBPACK),
  850. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS1),
  851. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_CHANNEL_STATUS2),
  852. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_EMU0),
  853. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_EMU1),
  854. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_EMU1_RDATA),
  855. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_SPARE),
  856. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS1),
  857. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_SPDIF_CHN_STATUS2),
  858. DEBUGFS_REG32(HDMI_NV_PDISP_HDMI_HDCPRIF_ROM_CTRL),
  859. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_CAP),
  860. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_PWR),
  861. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_TEST),
  862. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_PLL0),
  863. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_PLL1),
  864. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_PLL2),
  865. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_CSTM),
  866. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_LVDS),
  867. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_CRCA),
  868. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_CRCB),
  869. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_BLANK),
  870. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_CTL),
  871. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(0)),
  872. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(1)),
  873. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(2)),
  874. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(3)),
  875. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(4)),
  876. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(5)),
  877. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(6)),
  878. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(7)),
  879. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(8)),
  880. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(9)),
  881. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(10)),
  882. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(11)),
  883. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(12)),
  884. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(13)),
  885. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(14)),
  886. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_SEQ_INST(15)),
  887. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_VCRCA0),
  888. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_VCRCA1),
  889. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_CCRCA0),
  890. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_CCRCA1),
  891. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_EDATAA0),
  892. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_EDATAA1),
  893. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_COUNTA0),
  894. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_COUNTA1),
  895. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_DEBUGA0),
  896. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_DEBUGA1),
  897. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_TRIG),
  898. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_MSCHECK),
  899. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT),
  900. DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_DEBUG0),
  901. DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_DEBUG1),
  902. DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_DEBUG2),
  903. DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_FS(0)),
  904. DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_FS(1)),
  905. DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_FS(2)),
  906. DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_FS(3)),
  907. DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_FS(4)),
  908. DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_FS(5)),
  909. DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_FS(6)),
  910. DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_PULSE_WIDTH),
  911. DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_THRESHOLD),
  912. DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_CNTRL0),
  913. DEBUGFS_REG32(HDMI_NV_PDISP_AUDIO_N),
  914. DEBUGFS_REG32(HDMI_NV_PDISP_HDCPRIF_ROM_TIMING),
  915. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_REFCLK),
  916. DEBUGFS_REG32(HDMI_NV_PDISP_CRC_CONTROL),
  917. DEBUGFS_REG32(HDMI_NV_PDISP_INPUT_CONTROL),
  918. DEBUGFS_REG32(HDMI_NV_PDISP_SCRATCH),
  919. DEBUGFS_REG32(HDMI_NV_PDISP_PE_CURRENT),
  920. DEBUGFS_REG32(HDMI_NV_PDISP_KEY_CTRL),
  921. DEBUGFS_REG32(HDMI_NV_PDISP_KEY_DEBUG0),
  922. DEBUGFS_REG32(HDMI_NV_PDISP_KEY_DEBUG1),
  923. DEBUGFS_REG32(HDMI_NV_PDISP_KEY_DEBUG2),
  924. DEBUGFS_REG32(HDMI_NV_PDISP_KEY_HDCP_KEY_0),
  925. DEBUGFS_REG32(HDMI_NV_PDISP_KEY_HDCP_KEY_1),
  926. DEBUGFS_REG32(HDMI_NV_PDISP_KEY_HDCP_KEY_2),
  927. DEBUGFS_REG32(HDMI_NV_PDISP_KEY_HDCP_KEY_3),
  928. DEBUGFS_REG32(HDMI_NV_PDISP_KEY_HDCP_KEY_TRIG),
  929. DEBUGFS_REG32(HDMI_NV_PDISP_KEY_SKEY_INDEX),
  930. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_AUDIO_CNTRL0),
  931. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_AUDIO_SPARE0),
  932. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_AUDIO_HDA_CODEC_SCRATCH0),
  933. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_AUDIO_HDA_CODEC_SCRATCH1),
  934. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_AUDIO_HDA_ELD_BUFWR),
  935. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_AUDIO_HDA_PRESENSE),
  936. DEBUGFS_REG32(HDMI_NV_PDISP_INT_STATUS),
  937. DEBUGFS_REG32(HDMI_NV_PDISP_INT_MASK),
  938. DEBUGFS_REG32(HDMI_NV_PDISP_INT_ENABLE),
  939. DEBUGFS_REG32(HDMI_NV_PDISP_SOR_IO_PEAK_CURRENT),
  940. };
  941. static int tegra_hdmi_show_regs(struct seq_file *s, void *data)
  942. {
  943. struct drm_info_node *node = s->private;
  944. struct tegra_hdmi *hdmi = node->info_ent->data;
  945. struct drm_crtc *crtc = hdmi->output.encoder.crtc;
  946. struct drm_device *drm = node->minor->dev;
  947. unsigned int i;
  948. int err = 0;
  949. drm_modeset_lock_all(drm);
  950. if (!crtc || !crtc->state->active) {
  951. err = -EBUSY;
  952. goto unlock;
  953. }
  954. for (i = 0; i < ARRAY_SIZE(tegra_hdmi_regs); i++) {
  955. unsigned int offset = tegra_hdmi_regs[i].offset;
  956. seq_printf(s, "%-56s %#05x %08x\n", tegra_hdmi_regs[i].name,
  957. offset, tegra_hdmi_readl(hdmi, offset));
  958. }
  959. unlock:
  960. drm_modeset_unlock_all(drm);
  961. return err;
  962. }
  963. static struct drm_info_list debugfs_files[] = {
  964. { "regs", tegra_hdmi_show_regs, 0, NULL },
  965. };
  966. static int tegra_hdmi_late_register(struct drm_connector *connector)
  967. {
  968. struct tegra_output *output = connector_to_output(connector);
  969. unsigned int i, count = ARRAY_SIZE(debugfs_files);
  970. struct drm_minor *minor = connector->dev->primary;
  971. struct dentry *root = connector->debugfs_entry;
  972. struct tegra_hdmi *hdmi = to_hdmi(output);
  973. int err;
  974. hdmi->debugfs_files = kmemdup(debugfs_files, sizeof(debugfs_files),
  975. GFP_KERNEL);
  976. if (!hdmi->debugfs_files)
  977. return -ENOMEM;
  978. for (i = 0; i < count; i++)
  979. hdmi->debugfs_files[i].data = hdmi;
  980. err = drm_debugfs_create_files(hdmi->debugfs_files, count, root, minor);
  981. if (err < 0)
  982. goto free;
  983. return 0;
  984. free:
  985. kfree(hdmi->debugfs_files);
  986. hdmi->debugfs_files = NULL;
  987. return err;
  988. }
  989. static void tegra_hdmi_early_unregister(struct drm_connector *connector)
  990. {
  991. struct tegra_output *output = connector_to_output(connector);
  992. struct drm_minor *minor = connector->dev->primary;
  993. unsigned int count = ARRAY_SIZE(debugfs_files);
  994. struct tegra_hdmi *hdmi = to_hdmi(output);
  995. drm_debugfs_remove_files(hdmi->debugfs_files, count, minor);
  996. kfree(hdmi->debugfs_files);
  997. hdmi->debugfs_files = NULL;
  998. }
  999. static const struct drm_connector_funcs tegra_hdmi_connector_funcs = {
  1000. .reset = drm_atomic_helper_connector_reset,
  1001. .detect = tegra_hdmi_connector_detect,
  1002. .fill_modes = drm_helper_probe_single_connector_modes,
  1003. .destroy = tegra_output_connector_destroy,
  1004. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  1005. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  1006. .late_register = tegra_hdmi_late_register,
  1007. .early_unregister = tegra_hdmi_early_unregister,
  1008. };
  1009. static enum drm_mode_status
  1010. tegra_hdmi_connector_mode_valid(struct drm_connector *connector,
  1011. struct drm_display_mode *mode)
  1012. {
  1013. struct tegra_output *output = connector_to_output(connector);
  1014. struct tegra_hdmi *hdmi = to_hdmi(output);
  1015. unsigned long pclk = mode->clock * 1000;
  1016. enum drm_mode_status status = MODE_OK;
  1017. struct clk *parent;
  1018. long err;
  1019. parent = clk_get_parent(hdmi->clk_parent);
  1020. err = clk_round_rate(parent, pclk * 4);
  1021. if (err <= 0)
  1022. status = MODE_NOCLOCK;
  1023. return status;
  1024. }
  1025. static const struct drm_connector_helper_funcs
  1026. tegra_hdmi_connector_helper_funcs = {
  1027. .get_modes = tegra_output_connector_get_modes,
  1028. .mode_valid = tegra_hdmi_connector_mode_valid,
  1029. };
  1030. static const struct drm_encoder_funcs tegra_hdmi_encoder_funcs = {
  1031. .destroy = tegra_output_encoder_destroy,
  1032. };
  1033. static void tegra_hdmi_encoder_disable(struct drm_encoder *encoder)
  1034. {
  1035. struct tegra_output *output = encoder_to_output(encoder);
  1036. struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
  1037. struct tegra_hdmi *hdmi = to_hdmi(output);
  1038. u32 value;
  1039. /*
  1040. * The following accesses registers of the display controller, so make
  1041. * sure it's only executed when the output is attached to one.
  1042. */
  1043. if (dc) {
  1044. value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
  1045. value &= ~HDMI_ENABLE;
  1046. tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
  1047. tegra_dc_commit(dc);
  1048. }
  1049. if (!hdmi->dvi) {
  1050. if (hdmi->stereo)
  1051. tegra_hdmi_disable_stereo_infoframe(hdmi);
  1052. tegra_hdmi_disable_audio_infoframe(hdmi);
  1053. tegra_hdmi_disable_avi_infoframe(hdmi);
  1054. tegra_hdmi_disable_audio(hdmi);
  1055. }
  1056. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_INT_ENABLE);
  1057. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_INT_MASK);
  1058. pm_runtime_put(hdmi->dev);
  1059. }
  1060. static void tegra_hdmi_encoder_enable(struct drm_encoder *encoder)
  1061. {
  1062. struct drm_display_mode *mode = &encoder->crtc->state->adjusted_mode;
  1063. unsigned int h_sync_width, h_front_porch, h_back_porch, i, rekey;
  1064. struct tegra_output *output = encoder_to_output(encoder);
  1065. struct tegra_dc *dc = to_tegra_dc(encoder->crtc);
  1066. struct tegra_hdmi *hdmi = to_hdmi(output);
  1067. unsigned int pulse_start, div82;
  1068. int retries = 1000;
  1069. u32 value;
  1070. int err;
  1071. pm_runtime_get_sync(hdmi->dev);
  1072. /*
  1073. * Enable and unmask the HDA codec SCRATCH0 register interrupt. This
  1074. * is used for interoperability between the HDA codec driver and the
  1075. * HDMI driver.
  1076. */
  1077. tegra_hdmi_writel(hdmi, INT_CODEC_SCRATCH0, HDMI_NV_PDISP_INT_ENABLE);
  1078. tegra_hdmi_writel(hdmi, INT_CODEC_SCRATCH0, HDMI_NV_PDISP_INT_MASK);
  1079. hdmi->pixel_clock = mode->clock * 1000;
  1080. h_sync_width = mode->hsync_end - mode->hsync_start;
  1081. h_back_porch = mode->htotal - mode->hsync_end;
  1082. h_front_porch = mode->hsync_start - mode->hdisplay;
  1083. err = clk_set_rate(hdmi->clk, hdmi->pixel_clock);
  1084. if (err < 0) {
  1085. dev_err(hdmi->dev, "failed to set HDMI clock frequency: %d\n",
  1086. err);
  1087. }
  1088. DRM_DEBUG_KMS("HDMI clock rate: %lu Hz\n", clk_get_rate(hdmi->clk));
  1089. /* power up sequence */
  1090. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PLL0);
  1091. value &= ~SOR_PLL_PDBG;
  1092. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_PLL0);
  1093. usleep_range(10, 20);
  1094. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PLL0);
  1095. value &= ~SOR_PLL_PWR;
  1096. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_PLL0);
  1097. tegra_dc_writel(dc, VSYNC_H_POSITION(1),
  1098. DC_DISP_DISP_TIMING_OPTIONS);
  1099. tegra_dc_writel(dc, DITHER_CONTROL_DISABLE | BASE_COLOR_SIZE_888,
  1100. DC_DISP_DISP_COLOR_CONTROL);
  1101. /* video_preamble uses h_pulse2 */
  1102. pulse_start = 1 + h_sync_width + h_back_porch - 10;
  1103. tegra_dc_writel(dc, H_PULSE2_ENABLE, DC_DISP_DISP_SIGNAL_OPTIONS0);
  1104. value = PULSE_MODE_NORMAL | PULSE_POLARITY_HIGH | PULSE_QUAL_VACTIVE |
  1105. PULSE_LAST_END_A;
  1106. tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_CONTROL);
  1107. value = PULSE_START(pulse_start) | PULSE_END(pulse_start + 8);
  1108. tegra_dc_writel(dc, value, DC_DISP_H_PULSE2_POSITION_A);
  1109. value = VSYNC_WINDOW_END(0x210) | VSYNC_WINDOW_START(0x200) |
  1110. VSYNC_WINDOW_ENABLE;
  1111. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_VSYNC_WINDOW);
  1112. if (dc->pipe)
  1113. value = HDMI_SRC_DISPLAYB;
  1114. else
  1115. value = HDMI_SRC_DISPLAYA;
  1116. if ((mode->hdisplay == 720) && ((mode->vdisplay == 480) ||
  1117. (mode->vdisplay == 576)))
  1118. tegra_hdmi_writel(hdmi,
  1119. value | ARM_VIDEO_RANGE_FULL,
  1120. HDMI_NV_PDISP_INPUT_CONTROL);
  1121. else
  1122. tegra_hdmi_writel(hdmi,
  1123. value | ARM_VIDEO_RANGE_LIMITED,
  1124. HDMI_NV_PDISP_INPUT_CONTROL);
  1125. div82 = clk_get_rate(hdmi->clk) / 1000000 * 4;
  1126. value = SOR_REFCLK_DIV_INT(div82 >> 2) | SOR_REFCLK_DIV_FRAC(div82);
  1127. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_REFCLK);
  1128. hdmi->dvi = !tegra_output_is_hdmi(output);
  1129. if (!hdmi->dvi) {
  1130. err = tegra_hdmi_setup_audio(hdmi);
  1131. if (err < 0)
  1132. hdmi->dvi = true;
  1133. }
  1134. if (hdmi->config->has_hda)
  1135. tegra_hdmi_write_eld(hdmi);
  1136. rekey = HDMI_REKEY_DEFAULT;
  1137. value = HDMI_CTRL_REKEY(rekey);
  1138. value |= HDMI_CTRL_MAX_AC_PACKET((h_sync_width + h_back_porch +
  1139. h_front_porch - rekey - 18) / 32);
  1140. if (!hdmi->dvi)
  1141. value |= HDMI_CTRL_ENABLE;
  1142. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_HDMI_CTRL);
  1143. if (!hdmi->dvi) {
  1144. tegra_hdmi_setup_avi_infoframe(hdmi, mode);
  1145. tegra_hdmi_setup_audio_infoframe(hdmi);
  1146. if (hdmi->stereo)
  1147. tegra_hdmi_setup_stereo_infoframe(hdmi);
  1148. }
  1149. /* TMDS CONFIG */
  1150. for (i = 0; i < hdmi->config->num_tmds; i++) {
  1151. if (hdmi->pixel_clock <= hdmi->config->tmds[i].pclk) {
  1152. tegra_hdmi_setup_tmds(hdmi, &hdmi->config->tmds[i]);
  1153. break;
  1154. }
  1155. }
  1156. tegra_hdmi_writel(hdmi,
  1157. SOR_SEQ_PU_PC(0) |
  1158. SOR_SEQ_PU_PC_ALT(0) |
  1159. SOR_SEQ_PD_PC(8) |
  1160. SOR_SEQ_PD_PC_ALT(8),
  1161. HDMI_NV_PDISP_SOR_SEQ_CTL);
  1162. value = SOR_SEQ_INST_WAIT_TIME(1) |
  1163. SOR_SEQ_INST_WAIT_UNITS_VSYNC |
  1164. SOR_SEQ_INST_HALT |
  1165. SOR_SEQ_INST_PIN_A_LOW |
  1166. SOR_SEQ_INST_PIN_B_LOW |
  1167. SOR_SEQ_INST_DRIVE_PWM_OUT_LO;
  1168. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(0));
  1169. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_SEQ_INST(8));
  1170. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_CSTM);
  1171. value &= ~SOR_CSTM_ROTCLK(~0);
  1172. value |= SOR_CSTM_ROTCLK(2);
  1173. value |= SOR_CSTM_PLLDIV;
  1174. value &= ~SOR_CSTM_LVDS_ENABLE;
  1175. value &= ~SOR_CSTM_MODE_MASK;
  1176. value |= SOR_CSTM_MODE_TMDS;
  1177. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_CSTM);
  1178. /* start SOR */
  1179. tegra_hdmi_writel(hdmi,
  1180. SOR_PWR_NORMAL_STATE_PU |
  1181. SOR_PWR_NORMAL_START_NORMAL |
  1182. SOR_PWR_SAFE_STATE_PD |
  1183. SOR_PWR_SETTING_NEW_TRIGGER,
  1184. HDMI_NV_PDISP_SOR_PWR);
  1185. tegra_hdmi_writel(hdmi,
  1186. SOR_PWR_NORMAL_STATE_PU |
  1187. SOR_PWR_NORMAL_START_NORMAL |
  1188. SOR_PWR_SAFE_STATE_PD |
  1189. SOR_PWR_SETTING_NEW_DONE,
  1190. HDMI_NV_PDISP_SOR_PWR);
  1191. do {
  1192. BUG_ON(--retries < 0);
  1193. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_PWR);
  1194. } while (value & SOR_PWR_SETTING_NEW_PENDING);
  1195. value = SOR_STATE_ASY_CRCMODE_COMPLETE |
  1196. SOR_STATE_ASY_OWNER_HEAD0 |
  1197. SOR_STATE_ASY_SUBOWNER_BOTH |
  1198. SOR_STATE_ASY_PROTOCOL_SINGLE_TMDS_A |
  1199. SOR_STATE_ASY_DEPOL_POS;
  1200. /* setup sync polarities */
  1201. if (mode->flags & DRM_MODE_FLAG_PHSYNC)
  1202. value |= SOR_STATE_ASY_HSYNCPOL_POS;
  1203. if (mode->flags & DRM_MODE_FLAG_NHSYNC)
  1204. value |= SOR_STATE_ASY_HSYNCPOL_NEG;
  1205. if (mode->flags & DRM_MODE_FLAG_PVSYNC)
  1206. value |= SOR_STATE_ASY_VSYNCPOL_POS;
  1207. if (mode->flags & DRM_MODE_FLAG_NVSYNC)
  1208. value |= SOR_STATE_ASY_VSYNCPOL_NEG;
  1209. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE2);
  1210. value = SOR_STATE_ASY_HEAD_OPMODE_AWAKE | SOR_STATE_ASY_ORMODE_NORMAL;
  1211. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_SOR_STATE1);
  1212. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
  1213. tegra_hdmi_writel(hdmi, SOR_STATE_UPDATE, HDMI_NV_PDISP_SOR_STATE0);
  1214. tegra_hdmi_writel(hdmi, value | SOR_STATE_ATTACHED,
  1215. HDMI_NV_PDISP_SOR_STATE1);
  1216. tegra_hdmi_writel(hdmi, 0, HDMI_NV_PDISP_SOR_STATE0);
  1217. value = tegra_dc_readl(dc, DC_DISP_DISP_WIN_OPTIONS);
  1218. value |= HDMI_ENABLE;
  1219. tegra_dc_writel(dc, value, DC_DISP_DISP_WIN_OPTIONS);
  1220. tegra_dc_commit(dc);
  1221. if (!hdmi->dvi) {
  1222. tegra_hdmi_enable_avi_infoframe(hdmi);
  1223. tegra_hdmi_enable_audio_infoframe(hdmi);
  1224. tegra_hdmi_enable_audio(hdmi);
  1225. if (hdmi->stereo)
  1226. tegra_hdmi_enable_stereo_infoframe(hdmi);
  1227. }
  1228. /* TODO: add HDCP support */
  1229. }
  1230. static int
  1231. tegra_hdmi_encoder_atomic_check(struct drm_encoder *encoder,
  1232. struct drm_crtc_state *crtc_state,
  1233. struct drm_connector_state *conn_state)
  1234. {
  1235. struct tegra_output *output = encoder_to_output(encoder);
  1236. struct tegra_dc *dc = to_tegra_dc(conn_state->crtc);
  1237. unsigned long pclk = crtc_state->mode.clock * 1000;
  1238. struct tegra_hdmi *hdmi = to_hdmi(output);
  1239. int err;
  1240. err = tegra_dc_state_setup_clock(dc, crtc_state, hdmi->clk_parent,
  1241. pclk, 0);
  1242. if (err < 0) {
  1243. dev_err(output->dev, "failed to setup CRTC state: %d\n", err);
  1244. return err;
  1245. }
  1246. return err;
  1247. }
  1248. static const struct drm_encoder_helper_funcs tegra_hdmi_encoder_helper_funcs = {
  1249. .disable = tegra_hdmi_encoder_disable,
  1250. .enable = tegra_hdmi_encoder_enable,
  1251. .atomic_check = tegra_hdmi_encoder_atomic_check,
  1252. };
  1253. static int tegra_hdmi_init(struct host1x_client *client)
  1254. {
  1255. struct drm_device *drm = dev_get_drvdata(client->parent);
  1256. struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
  1257. int err;
  1258. hdmi->output.dev = client->dev;
  1259. drm_connector_init(drm, &hdmi->output.connector,
  1260. &tegra_hdmi_connector_funcs,
  1261. DRM_MODE_CONNECTOR_HDMIA);
  1262. drm_connector_helper_add(&hdmi->output.connector,
  1263. &tegra_hdmi_connector_helper_funcs);
  1264. hdmi->output.connector.dpms = DRM_MODE_DPMS_OFF;
  1265. drm_encoder_init(drm, &hdmi->output.encoder, &tegra_hdmi_encoder_funcs,
  1266. DRM_MODE_ENCODER_TMDS, NULL);
  1267. drm_encoder_helper_add(&hdmi->output.encoder,
  1268. &tegra_hdmi_encoder_helper_funcs);
  1269. drm_connector_attach_encoder(&hdmi->output.connector,
  1270. &hdmi->output.encoder);
  1271. drm_connector_register(&hdmi->output.connector);
  1272. err = tegra_output_init(drm, &hdmi->output);
  1273. if (err < 0) {
  1274. dev_err(client->dev, "failed to initialize output: %d\n", err);
  1275. return err;
  1276. }
  1277. hdmi->output.encoder.possible_crtcs = 0x3;
  1278. err = regulator_enable(hdmi->hdmi);
  1279. if (err < 0) {
  1280. dev_err(client->dev, "failed to enable HDMI regulator: %d\n",
  1281. err);
  1282. return err;
  1283. }
  1284. err = regulator_enable(hdmi->pll);
  1285. if (err < 0) {
  1286. dev_err(hdmi->dev, "failed to enable PLL regulator: %d\n", err);
  1287. return err;
  1288. }
  1289. err = regulator_enable(hdmi->vdd);
  1290. if (err < 0) {
  1291. dev_err(hdmi->dev, "failed to enable VDD regulator: %d\n", err);
  1292. return err;
  1293. }
  1294. return 0;
  1295. }
  1296. static int tegra_hdmi_exit(struct host1x_client *client)
  1297. {
  1298. struct tegra_hdmi *hdmi = host1x_client_to_hdmi(client);
  1299. tegra_output_exit(&hdmi->output);
  1300. regulator_disable(hdmi->vdd);
  1301. regulator_disable(hdmi->pll);
  1302. regulator_disable(hdmi->hdmi);
  1303. return 0;
  1304. }
  1305. static const struct host1x_client_ops hdmi_client_ops = {
  1306. .init = tegra_hdmi_init,
  1307. .exit = tegra_hdmi_exit,
  1308. };
  1309. static const struct tegra_hdmi_config tegra20_hdmi_config = {
  1310. .tmds = tegra20_tmds_config,
  1311. .num_tmds = ARRAY_SIZE(tegra20_tmds_config),
  1312. .fuse_override_offset = HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT,
  1313. .fuse_override_value = 1 << 31,
  1314. .has_sor_io_peak_current = false,
  1315. .has_hda = false,
  1316. .has_hbr = false,
  1317. };
  1318. static const struct tegra_hdmi_config tegra30_hdmi_config = {
  1319. .tmds = tegra30_tmds_config,
  1320. .num_tmds = ARRAY_SIZE(tegra30_tmds_config),
  1321. .fuse_override_offset = HDMI_NV_PDISP_SOR_LANE_DRIVE_CURRENT,
  1322. .fuse_override_value = 1 << 31,
  1323. .has_sor_io_peak_current = false,
  1324. .has_hda = true,
  1325. .has_hbr = false,
  1326. };
  1327. static const struct tegra_hdmi_config tegra114_hdmi_config = {
  1328. .tmds = tegra114_tmds_config,
  1329. .num_tmds = ARRAY_SIZE(tegra114_tmds_config),
  1330. .fuse_override_offset = HDMI_NV_PDISP_SOR_PAD_CTLS0,
  1331. .fuse_override_value = 1 << 31,
  1332. .has_sor_io_peak_current = true,
  1333. .has_hda = true,
  1334. .has_hbr = true,
  1335. };
  1336. static const struct tegra_hdmi_config tegra124_hdmi_config = {
  1337. .tmds = tegra124_tmds_config,
  1338. .num_tmds = ARRAY_SIZE(tegra124_tmds_config),
  1339. .fuse_override_offset = HDMI_NV_PDISP_SOR_PAD_CTLS0,
  1340. .fuse_override_value = 1 << 31,
  1341. .has_sor_io_peak_current = true,
  1342. .has_hda = true,
  1343. .has_hbr = true,
  1344. };
  1345. static const struct of_device_id tegra_hdmi_of_match[] = {
  1346. { .compatible = "nvidia,tegra124-hdmi", .data = &tegra124_hdmi_config },
  1347. { .compatible = "nvidia,tegra114-hdmi", .data = &tegra114_hdmi_config },
  1348. { .compatible = "nvidia,tegra30-hdmi", .data = &tegra30_hdmi_config },
  1349. { .compatible = "nvidia,tegra20-hdmi", .data = &tegra20_hdmi_config },
  1350. { },
  1351. };
  1352. MODULE_DEVICE_TABLE(of, tegra_hdmi_of_match);
  1353. static void hda_format_parse(unsigned int format, unsigned int *rate,
  1354. unsigned int *channels)
  1355. {
  1356. unsigned int mul, div;
  1357. if (format & AC_FMT_BASE_44K)
  1358. *rate = 44100;
  1359. else
  1360. *rate = 48000;
  1361. mul = (format & AC_FMT_MULT_MASK) >> AC_FMT_MULT_SHIFT;
  1362. div = (format & AC_FMT_DIV_MASK) >> AC_FMT_DIV_SHIFT;
  1363. *rate = *rate * (mul + 1) / (div + 1);
  1364. *channels = (format & AC_FMT_CHAN_MASK) >> AC_FMT_CHAN_SHIFT;
  1365. }
  1366. static irqreturn_t tegra_hdmi_irq(int irq, void *data)
  1367. {
  1368. struct tegra_hdmi *hdmi = data;
  1369. u32 value;
  1370. int err;
  1371. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_INT_STATUS);
  1372. tegra_hdmi_writel(hdmi, value, HDMI_NV_PDISP_INT_STATUS);
  1373. if (value & INT_CODEC_SCRATCH0) {
  1374. unsigned int format;
  1375. u32 value;
  1376. value = tegra_hdmi_readl(hdmi, HDMI_NV_PDISP_SOR_AUDIO_HDA_CODEC_SCRATCH0);
  1377. if (value & SOR_AUDIO_HDA_CODEC_SCRATCH0_VALID) {
  1378. unsigned int sample_rate, channels;
  1379. format = value & SOR_AUDIO_HDA_CODEC_SCRATCH0_FMT_MASK;
  1380. hda_format_parse(format, &sample_rate, &channels);
  1381. hdmi->audio_sample_rate = sample_rate;
  1382. hdmi->audio_channels = channels;
  1383. err = tegra_hdmi_setup_audio(hdmi);
  1384. if (err < 0) {
  1385. tegra_hdmi_disable_audio_infoframe(hdmi);
  1386. tegra_hdmi_disable_audio(hdmi);
  1387. } else {
  1388. tegra_hdmi_setup_audio_infoframe(hdmi);
  1389. tegra_hdmi_enable_audio_infoframe(hdmi);
  1390. tegra_hdmi_enable_audio(hdmi);
  1391. }
  1392. } else {
  1393. tegra_hdmi_disable_audio_infoframe(hdmi);
  1394. tegra_hdmi_disable_audio(hdmi);
  1395. }
  1396. }
  1397. return IRQ_HANDLED;
  1398. }
  1399. static int tegra_hdmi_probe(struct platform_device *pdev)
  1400. {
  1401. struct tegra_hdmi *hdmi;
  1402. struct resource *regs;
  1403. int err;
  1404. hdmi = devm_kzalloc(&pdev->dev, sizeof(*hdmi), GFP_KERNEL);
  1405. if (!hdmi)
  1406. return -ENOMEM;
  1407. hdmi->config = of_device_get_match_data(&pdev->dev);
  1408. hdmi->dev = &pdev->dev;
  1409. hdmi->audio_source = AUTO;
  1410. hdmi->audio_sample_rate = 48000;
  1411. hdmi->audio_channels = 2;
  1412. hdmi->stereo = false;
  1413. hdmi->dvi = false;
  1414. hdmi->clk = devm_clk_get(&pdev->dev, NULL);
  1415. if (IS_ERR(hdmi->clk)) {
  1416. dev_err(&pdev->dev, "failed to get clock\n");
  1417. return PTR_ERR(hdmi->clk);
  1418. }
  1419. hdmi->rst = devm_reset_control_get(&pdev->dev, "hdmi");
  1420. if (IS_ERR(hdmi->rst)) {
  1421. dev_err(&pdev->dev, "failed to get reset\n");
  1422. return PTR_ERR(hdmi->rst);
  1423. }
  1424. hdmi->clk_parent = devm_clk_get(&pdev->dev, "parent");
  1425. if (IS_ERR(hdmi->clk_parent))
  1426. return PTR_ERR(hdmi->clk_parent);
  1427. err = clk_set_parent(hdmi->clk, hdmi->clk_parent);
  1428. if (err < 0) {
  1429. dev_err(&pdev->dev, "failed to setup clocks: %d\n", err);
  1430. return err;
  1431. }
  1432. hdmi->hdmi = devm_regulator_get(&pdev->dev, "hdmi");
  1433. if (IS_ERR(hdmi->hdmi)) {
  1434. dev_err(&pdev->dev, "failed to get HDMI regulator\n");
  1435. return PTR_ERR(hdmi->hdmi);
  1436. }
  1437. hdmi->pll = devm_regulator_get(&pdev->dev, "pll");
  1438. if (IS_ERR(hdmi->pll)) {
  1439. dev_err(&pdev->dev, "failed to get PLL regulator\n");
  1440. return PTR_ERR(hdmi->pll);
  1441. }
  1442. hdmi->vdd = devm_regulator_get(&pdev->dev, "vdd");
  1443. if (IS_ERR(hdmi->vdd)) {
  1444. dev_err(&pdev->dev, "failed to get VDD regulator\n");
  1445. return PTR_ERR(hdmi->vdd);
  1446. }
  1447. hdmi->output.notifier = cec_notifier_get(&pdev->dev);
  1448. if (hdmi->output.notifier == NULL)
  1449. return -ENOMEM;
  1450. hdmi->output.dev = &pdev->dev;
  1451. err = tegra_output_probe(&hdmi->output);
  1452. if (err < 0)
  1453. return err;
  1454. regs = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1455. hdmi->regs = devm_ioremap_resource(&pdev->dev, regs);
  1456. if (IS_ERR(hdmi->regs))
  1457. return PTR_ERR(hdmi->regs);
  1458. err = platform_get_irq(pdev, 0);
  1459. if (err < 0)
  1460. return err;
  1461. hdmi->irq = err;
  1462. err = devm_request_irq(hdmi->dev, hdmi->irq, tegra_hdmi_irq, 0,
  1463. dev_name(hdmi->dev), hdmi);
  1464. if (err < 0) {
  1465. dev_err(&pdev->dev, "failed to request IRQ#%u: %d\n",
  1466. hdmi->irq, err);
  1467. return err;
  1468. }
  1469. platform_set_drvdata(pdev, hdmi);
  1470. pm_runtime_enable(&pdev->dev);
  1471. INIT_LIST_HEAD(&hdmi->client.list);
  1472. hdmi->client.ops = &hdmi_client_ops;
  1473. hdmi->client.dev = &pdev->dev;
  1474. err = host1x_client_register(&hdmi->client);
  1475. if (err < 0) {
  1476. dev_err(&pdev->dev, "failed to register host1x client: %d\n",
  1477. err);
  1478. return err;
  1479. }
  1480. return 0;
  1481. }
  1482. static int tegra_hdmi_remove(struct platform_device *pdev)
  1483. {
  1484. struct tegra_hdmi *hdmi = platform_get_drvdata(pdev);
  1485. int err;
  1486. pm_runtime_disable(&pdev->dev);
  1487. err = host1x_client_unregister(&hdmi->client);
  1488. if (err < 0) {
  1489. dev_err(&pdev->dev, "failed to unregister host1x client: %d\n",
  1490. err);
  1491. return err;
  1492. }
  1493. tegra_output_remove(&hdmi->output);
  1494. if (hdmi->output.notifier)
  1495. cec_notifier_put(hdmi->output.notifier);
  1496. return 0;
  1497. }
  1498. #ifdef CONFIG_PM
  1499. static int tegra_hdmi_suspend(struct device *dev)
  1500. {
  1501. struct tegra_hdmi *hdmi = dev_get_drvdata(dev);
  1502. int err;
  1503. err = reset_control_assert(hdmi->rst);
  1504. if (err < 0) {
  1505. dev_err(dev, "failed to assert reset: %d\n", err);
  1506. return err;
  1507. }
  1508. usleep_range(1000, 2000);
  1509. clk_disable_unprepare(hdmi->clk);
  1510. return 0;
  1511. }
  1512. static int tegra_hdmi_resume(struct device *dev)
  1513. {
  1514. struct tegra_hdmi *hdmi = dev_get_drvdata(dev);
  1515. int err;
  1516. err = clk_prepare_enable(hdmi->clk);
  1517. if (err < 0) {
  1518. dev_err(dev, "failed to enable clock: %d\n", err);
  1519. return err;
  1520. }
  1521. usleep_range(1000, 2000);
  1522. err = reset_control_deassert(hdmi->rst);
  1523. if (err < 0) {
  1524. dev_err(dev, "failed to deassert reset: %d\n", err);
  1525. clk_disable_unprepare(hdmi->clk);
  1526. return err;
  1527. }
  1528. return 0;
  1529. }
  1530. #endif
  1531. static const struct dev_pm_ops tegra_hdmi_pm_ops = {
  1532. SET_RUNTIME_PM_OPS(tegra_hdmi_suspend, tegra_hdmi_resume, NULL)
  1533. };
  1534. struct platform_driver tegra_hdmi_driver = {
  1535. .driver = {
  1536. .name = "tegra-hdmi",
  1537. .of_match_table = tegra_hdmi_of_match,
  1538. .pm = &tegra_hdmi_pm_ops,
  1539. },
  1540. .probe = tegra_hdmi_probe,
  1541. .remove = tegra_hdmi_remove,
  1542. };