pwm-ark.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253
  1. /*
  2. * Arkmicro pwm driver
  3. *
  4. * Licensed under GPLv2 or later.
  5. */
  6. #include <linux/clk.h>
  7. #include <linux/err.h>
  8. #include <linux/io.h>
  9. #include <linux/ioport.h>
  10. #include <linux/kernel.h>
  11. #include <linux/math64.h>
  12. #include <linux/module.h>
  13. #include <linux/of.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/pwm.h>
  16. #include <linux/slab.h>
  17. #include <linux/types.h>
  18. #define NUM_PWM 4
  19. /* PWM registers and bits definitions */
  20. #define PWM_EN 0x00
  21. #define PWM_DUTY 0x04
  22. #define PWM_CNTR 0x08
  23. #define PWM_DEFAULT_PERIOD 50000u
  24. /**
  25. * struct ark_pwm_chip - struct representing pwm chip
  26. *
  27. * @mmio_base: base address of pwm chip
  28. * @clk: pointer to clk structure of pwm chip
  29. * @chip: linux pwm chip representation
  30. */
  31. struct ark_pwm_chip {
  32. void __iomem *mmio_base;
  33. struct clk *clk;
  34. struct pwm_chip chip;
  35. };
  36. static inline struct ark_pwm_chip *to_ark_pwm_chip(struct pwm_chip *chip)
  37. {
  38. return container_of(chip, struct ark_pwm_chip, chip);
  39. }
  40. static inline u32 ark_pwm_readl(struct ark_pwm_chip *chip, unsigned int num,
  41. unsigned long offset)
  42. {
  43. return readl_relaxed(chip->mmio_base + (num << 4) + offset);
  44. }
  45. static inline void ark_pwm_writel(struct ark_pwm_chip *chip,
  46. unsigned int num, unsigned long offset,
  47. unsigned long val)
  48. {
  49. writel_relaxed(val, chip->mmio_base + (num << 4) + offset);
  50. }
  51. static int ark_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
  52. {
  53. struct ark_pwm_chip *pc = to_ark_pwm_chip(chip);
  54. u32 val;
  55. val = ark_pwm_readl(pc, pwm->hwpwm, PWM_EN);
  56. val |= 1;
  57. ark_pwm_writel(pc, pwm->hwpwm, PWM_EN, val);
  58. return 0;
  59. }
  60. static void ark_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
  61. {
  62. struct ark_pwm_chip *pc = to_ark_pwm_chip(chip);
  63. u32 val;
  64. val = ark_pwm_readl(pc, pwm->hwpwm, PWM_EN);
  65. val &= ~1;
  66. ark_pwm_writel(pc, pwm->hwpwm, PWM_EN, val);
  67. clk_disable(pc->clk);
  68. }
  69. static int ark_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
  70. int duty_ns, int period_ns)
  71. {
  72. struct ark_pwm_chip *pc = to_ark_pwm_chip(chip);
  73. u32 clk_rate = clk_get_rate(pc->clk);
  74. u32 duty, counter;
  75. /* NOTE: given that pwm clk = 24MHz,
  76. * the minimum duty_ns = 1/24 * 10^3 = 41.67ns = 42ns
  77. * the minimum period_ns = minimum duty_ns = 42ns
  78. */
  79. if (duty_ns && duty_ns < 1000000000 / clk_rate) {
  80. printk("%s %d: invalid input duty_ns %d\n",
  81. __FUNCTION__, __LINE__, duty_ns);
  82. return -EINVAL;
  83. }
  84. ark_pwm_disable(chip, pwm);
  85. /* set pwm duty register */
  86. duty = duty_ns * (clk_rate / 1000000) / 1000;
  87. ark_pwm_writel(pc, pwm->hwpwm, PWM_DUTY, duty);
  88. /* set pwm counter register */
  89. counter = period_ns * (clk_rate / 1000000) / 1000;
  90. ark_pwm_writel(pc, pwm->hwpwm, PWM_CNTR, counter);
  91. ark_pwm_enable(chip, pwm);
  92. return 0;
  93. }
  94. static void ark_pwm_get_state(struct pwm_chip *chip,
  95. struct pwm_device *pwm,
  96. struct pwm_state *state)
  97. {
  98. struct ark_pwm_chip *pc = to_ark_pwm_chip(chip);
  99. u32 clk_rate;
  100. u32 val;
  101. clk_rate = clk_get_rate(pc->clk);
  102. val = ark_pwm_readl(pc, pwm->hwpwm, PWM_EN);
  103. if (val & 1)
  104. state->enabled = true;
  105. else
  106. state->enabled = false;
  107. val = ark_pwm_readl(pc, pwm->hwpwm, PWM_DUTY);
  108. state->duty_cycle = val * 1000000 / clk_rate * 1000;
  109. val = ark_pwm_readl(pc, pwm->hwpwm, PWM_CNTR);
  110. state->period = val * 1000000 / clk_rate * 1000;
  111. }
  112. static int ark_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
  113. struct pwm_state *state)
  114. {
  115. struct pwm_state cstate;
  116. pwm_get_state(pwm, &cstate);
  117. if (state->enabled) {
  118. if (cstate.enabled &&
  119. cstate.duty_cycle == state->duty_cycle &&
  120. cstate.period == state->period) {
  121. return 0;
  122. }
  123. ark_pwm_config(chip, pwm, state->duty_cycle, state->period);
  124. } else if (cstate.enabled) {
  125. ark_pwm_disable(chip, pwm);
  126. }
  127. return 0;
  128. }
  129. static const struct pwm_ops ark_pwm_ops = {
  130. .apply = ark_pwm_apply,
  131. .get_state = ark_pwm_get_state,
  132. .owner = THIS_MODULE,
  133. };
  134. static int ark_pwm_probe(struct platform_device *pdev)
  135. {
  136. struct ark_pwm_chip *pc;
  137. struct resource *r;
  138. u32 clk_rate;
  139. u32 counter;
  140. int ret, i;
  141. pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
  142. if (!pc)
  143. return -ENOMEM;
  144. r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  145. pc->mmio_base = devm_ioremap_resource(&pdev->dev, r);
  146. if (IS_ERR(pc->mmio_base))
  147. return PTR_ERR(pc->mmio_base);
  148. pc->clk = devm_clk_get(&pdev->dev, NULL);
  149. if (IS_ERR(pc->clk))
  150. return PTR_ERR(pc->clk);
  151. platform_set_drvdata(pdev, pc);
  152. pc->chip.dev = &pdev->dev;
  153. pc->chip.ops = &ark_pwm_ops;
  154. pc->chip.base = -1;
  155. pc->chip.npwm = NUM_PWM;
  156. /* set default period */
  157. clk_rate = clk_get_rate(pc->clk);
  158. for (i = 0; i < NUM_PWM; i++) {
  159. counter = PWM_DEFAULT_PERIOD * (clk_rate / 1000000) / 1000;
  160. ark_pwm_writel(pc, i, PWM_CNTR, counter);
  161. }
  162. ret = clk_prepare(pc->clk);
  163. if (ret)
  164. return ret;
  165. ret = pwmchip_add(&pc->chip);
  166. if (ret < 0) {
  167. clk_unprepare(pc->clk);
  168. dev_err(&pdev->dev, "pwmchip_add() failed: %d\n", ret);
  169. }
  170. return ret;
  171. }
  172. static int ark_pwm_remove(struct platform_device *pdev)
  173. {
  174. struct ark_pwm_chip *pc = platform_get_drvdata(pdev);
  175. int i;
  176. for (i = 0; i < NUM_PWM; i++)
  177. pwm_disable(&pc->chip.pwms[i]);
  178. /* clk was prepared in probe, hence unprepare it here */
  179. clk_unprepare(pc->clk);
  180. return pwmchip_remove(&pc->chip);
  181. }
  182. static const struct of_device_id ark_pwm_of_match[] = {
  183. { .compatible = "arkmicro,ark-pwm" },
  184. { }
  185. };
  186. MODULE_DEVICE_TABLE(of, ark_pwm_of_match);
  187. static struct platform_driver ark_pwm_driver = {
  188. .driver = {
  189. .name = "ark-pwm",
  190. .of_match_table = ark_pwm_of_match,
  191. },
  192. .probe = ark_pwm_probe,
  193. .remove = ark_pwm_remove,
  194. };
  195. //module_platform_driver(ark_pwm_driver);
  196. static int __init ark_pwm_init(void)
  197. {
  198. return platform_driver_register(&ark_pwm_driver);
  199. }
  200. subsys_initcall(ark_pwm_init);
  201. MODULE_AUTHOR("Sim");
  202. MODULE_DESCRIPTION("Arkmicro pwm driver");
  203. MODULE_LICENSE("GPL v2");