anatop.c 4.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166
  1. /*
  2. * Copyright (C) 2013-2015 Freescale Semiconductor, Inc.
  3. * Copyright 2017-2018 NXP.
  4. *
  5. * The code contained herein is licensed under the GNU General Public
  6. * License. You may obtain a copy of the GNU General Public License
  7. * Version 2 or later at the following locations:
  8. *
  9. * http://www.opensource.org/licenses/gpl-license.html
  10. * http://www.gnu.org/copyleft/gpl.html
  11. */
  12. #include <linux/err.h>
  13. #include <linux/io.h>
  14. #include <linux/of.h>
  15. #include <linux/of_address.h>
  16. #include <linux/mfd/syscon.h>
  17. #include <linux/regmap.h>
  18. #include "common.h"
  19. #include "hardware.h"
  20. #define REG_SET 0x4
  21. #define REG_CLR 0x8
  22. #define ANADIG_REG_2P5 0x130
  23. #define ANADIG_REG_CORE 0x140
  24. #define ANADIG_ANA_MISC0 0x150
  25. #define ANADIG_USB1_CHRG_DETECT 0x1b0
  26. #define ANADIG_USB2_CHRG_DETECT 0x210
  27. #define ANADIG_DIGPROG 0x260
  28. #define ANADIG_DIGPROG_IMX6SL 0x280
  29. #define ANADIG_DIGPROG_IMX7D 0x800
  30. #define BM_ANADIG_REG_2P5_ENABLE_WEAK_LINREG 0x40000
  31. #define BM_ANADIG_REG_2P5_ENABLE_PULLDOWN 0x8
  32. #define BM_ANADIG_REG_CORE_FET_ODRIVE 0x20000000
  33. #define BM_ANADIG_ANA_MISC0_STOP_MODE_CONFIG 0x1000
  34. /* Below MISC0_DISCON_HIGH_SNVS is only for i.MX6SL */
  35. #define BM_ANADIG_ANA_MISC0_DISCON_HIGH_SNVS 0x2000
  36. #define BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B 0x80000
  37. #define BM_ANADIG_USB_CHRG_DETECT_EN_B 0x100000
  38. static struct regmap *anatop;
  39. static void imx_anatop_enable_weak2p5(bool enable)
  40. {
  41. u32 reg, val;
  42. regmap_read(anatop, ANADIG_ANA_MISC0, &val);
  43. /* can only be enabled when stop_mode_config is clear. */
  44. reg = ANADIG_REG_2P5;
  45. reg += (enable && (val & BM_ANADIG_ANA_MISC0_STOP_MODE_CONFIG) == 0) ?
  46. REG_SET : REG_CLR;
  47. regmap_write(anatop, reg, BM_ANADIG_REG_2P5_ENABLE_WEAK_LINREG);
  48. }
  49. static void imx_anatop_enable_fet_odrive(bool enable)
  50. {
  51. regmap_write(anatop, ANADIG_REG_CORE + (enable ? REG_SET : REG_CLR),
  52. BM_ANADIG_REG_CORE_FET_ODRIVE);
  53. }
  54. static inline void imx_anatop_enable_2p5_pulldown(bool enable)
  55. {
  56. regmap_write(anatop, ANADIG_REG_2P5 + (enable ? REG_SET : REG_CLR),
  57. BM_ANADIG_REG_2P5_ENABLE_PULLDOWN);
  58. }
  59. static inline void imx_anatop_disconnect_high_snvs(bool enable)
  60. {
  61. regmap_write(anatop, ANADIG_ANA_MISC0 + (enable ? REG_SET : REG_CLR),
  62. BM_ANADIG_ANA_MISC0_DISCON_HIGH_SNVS);
  63. }
  64. void imx_anatop_pre_suspend(void)
  65. {
  66. if (imx_mmdc_get_ddr_type() == IMX_DDR_TYPE_LPDDR2)
  67. imx_anatop_enable_2p5_pulldown(true);
  68. else
  69. imx_anatop_enable_weak2p5(true);
  70. imx_anatop_enable_fet_odrive(true);
  71. if (cpu_is_imx6sl())
  72. imx_anatop_disconnect_high_snvs(true);
  73. }
  74. void imx_anatop_post_resume(void)
  75. {
  76. if (imx_mmdc_get_ddr_type() == IMX_DDR_TYPE_LPDDR2)
  77. imx_anatop_enable_2p5_pulldown(false);
  78. else
  79. imx_anatop_enable_weak2p5(false);
  80. imx_anatop_enable_fet_odrive(false);
  81. if (cpu_is_imx6sl())
  82. imx_anatop_disconnect_high_snvs(false);
  83. }
  84. static void imx_anatop_usb_chrg_detect_disable(void)
  85. {
  86. regmap_write(anatop, ANADIG_USB1_CHRG_DETECT,
  87. BM_ANADIG_USB_CHRG_DETECT_EN_B
  88. | BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B);
  89. regmap_write(anatop, ANADIG_USB2_CHRG_DETECT,
  90. BM_ANADIG_USB_CHRG_DETECT_EN_B |
  91. BM_ANADIG_USB_CHRG_DETECT_CHK_CHRG_B);
  92. }
  93. void __init imx_init_revision_from_anatop(void)
  94. {
  95. struct device_node *np;
  96. void __iomem *anatop_base;
  97. unsigned int revision;
  98. u32 digprog;
  99. u16 offset = ANADIG_DIGPROG;
  100. u8 major_part, minor_part;
  101. np = of_find_compatible_node(NULL, NULL, "fsl,imx6q-anatop");
  102. anatop_base = of_iomap(np, 0);
  103. WARN_ON(!anatop_base);
  104. if (of_device_is_compatible(np, "fsl,imx6sl-anatop"))
  105. offset = ANADIG_DIGPROG_IMX6SL;
  106. if (of_device_is_compatible(np, "fsl,imx7d-anatop"))
  107. offset = ANADIG_DIGPROG_IMX7D;
  108. digprog = readl_relaxed(anatop_base + offset);
  109. iounmap(anatop_base);
  110. /*
  111. * On i.MX7D digprog value match linux version format, so
  112. * it needn't map again and we can use register value directly.
  113. */
  114. if (of_device_is_compatible(np, "fsl,imx7d-anatop")) {
  115. revision = digprog & 0xff;
  116. } else {
  117. /*
  118. * MAJOR: [15:8], the major silicon revison;
  119. * MINOR: [7: 0], the minor silicon revison;
  120. *
  121. * please refer to the i.MX RM for the detailed
  122. * silicon revison bit define.
  123. * format the major part and minor part to match the
  124. * linux kernel soc version format.
  125. */
  126. major_part = (digprog >> 8) & 0xf;
  127. minor_part = digprog & 0xf;
  128. revision = ((major_part + 1) << 4) | minor_part;
  129. }
  130. mxc_set_cpu_type(digprog >> 16 & 0xff);
  131. imx_set_soc_revision(revision);
  132. }
  133. void __init imx_anatop_init(void)
  134. {
  135. anatop = syscon_regmap_lookup_by_compatible("fsl,imx6q-anatop");
  136. if (IS_ERR(anatop)) {
  137. pr_err("%s: failed to find imx6q-anatop regmap!\n", __func__);
  138. return;
  139. }
  140. imx_anatop_usb_chrg_detect_disable();
  141. }