avic.c 6.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235
  1. /*
  2. * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
  3. * Copyright 2008 Juergen Beisert, kernel@pengutronix.de
  4. *
  5. * This program is free software; you can redistribute it and/or
  6. * modify it under the terms of the GNU General Public License
  7. * as published by the Free Software Foundation; either version 2
  8. * of the License, or (at your option) any later version.
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. *
  14. * You should have received a copy of the GNU General Public License
  15. * along with this program; if not, write to the Free Software
  16. * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston,
  17. * MA 02110-1301, USA.
  18. */
  19. #include <linux/module.h>
  20. #include <linux/irq.h>
  21. #include <linux/irqdomain.h>
  22. #include <linux/io.h>
  23. #include <linux/of.h>
  24. #include <linux/of_address.h>
  25. #include <asm/mach/irq.h>
  26. #include <asm/exception.h>
  27. #include "common.h"
  28. #include "hardware.h"
  29. #include "irq-common.h"
  30. #define AVIC_INTCNTL 0x00 /* int control reg */
  31. #define AVIC_NIMASK 0x04 /* int mask reg */
  32. #define AVIC_INTENNUM 0x08 /* int enable number reg */
  33. #define AVIC_INTDISNUM 0x0C /* int disable number reg */
  34. #define AVIC_INTENABLEH 0x10 /* int enable reg high */
  35. #define AVIC_INTENABLEL 0x14 /* int enable reg low */
  36. #define AVIC_INTTYPEH 0x18 /* int type reg high */
  37. #define AVIC_INTTYPEL 0x1C /* int type reg low */
  38. #define AVIC_NIPRIORITY(x) (0x20 + 4 * (7 - (x))) /* int priority */
  39. #define AVIC_NIVECSR 0x40 /* norm int vector/status */
  40. #define AVIC_FIVECSR 0x44 /* fast int vector/status */
  41. #define AVIC_INTSRCH 0x48 /* int source reg high */
  42. #define AVIC_INTSRCL 0x4C /* int source reg low */
  43. #define AVIC_INTFRCH 0x50 /* int force reg high */
  44. #define AVIC_INTFRCL 0x54 /* int force reg low */
  45. #define AVIC_NIPNDH 0x58 /* norm int pending high */
  46. #define AVIC_NIPNDL 0x5C /* norm int pending low */
  47. #define AVIC_FIPNDH 0x60 /* fast int pending high */
  48. #define AVIC_FIPNDL 0x64 /* fast int pending low */
  49. #define AVIC_NUM_IRQS 64
  50. /* low power interrupt mask registers */
  51. #define MX25_CCM_LPIMR0 0x68
  52. #define MX25_CCM_LPIMR1 0x6C
  53. static void __iomem *avic_base;
  54. static void __iomem *mx25_ccm_base;
  55. static struct irq_domain *domain;
  56. #ifdef CONFIG_FIQ
  57. static int avic_set_irq_fiq(unsigned int hwirq, unsigned int type)
  58. {
  59. unsigned int irqt;
  60. if (hwirq >= AVIC_NUM_IRQS)
  61. return -EINVAL;
  62. if (hwirq < AVIC_NUM_IRQS / 2) {
  63. irqt = imx_readl(avic_base + AVIC_INTTYPEL) & ~(1 << hwirq);
  64. imx_writel(irqt | (!!type << hwirq), avic_base + AVIC_INTTYPEL);
  65. } else {
  66. hwirq -= AVIC_NUM_IRQS / 2;
  67. irqt = imx_readl(avic_base + AVIC_INTTYPEH) & ~(1 << hwirq);
  68. imx_writel(irqt | (!!type << hwirq), avic_base + AVIC_INTTYPEH);
  69. }
  70. return 0;
  71. }
  72. #endif /* CONFIG_FIQ */
  73. static struct mxc_extra_irq avic_extra_irq = {
  74. #ifdef CONFIG_FIQ
  75. .set_irq_fiq = avic_set_irq_fiq,
  76. #endif
  77. };
  78. #ifdef CONFIG_PM
  79. static u32 avic_saved_mask_reg[2];
  80. static void avic_irq_suspend(struct irq_data *d)
  81. {
  82. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  83. struct irq_chip_type *ct = gc->chip_types;
  84. int idx = d->hwirq >> 5;
  85. avic_saved_mask_reg[idx] = imx_readl(avic_base + ct->regs.mask);
  86. imx_writel(gc->wake_active, avic_base + ct->regs.mask);
  87. if (mx25_ccm_base) {
  88. u8 offs = d->hwirq < AVIC_NUM_IRQS / 2 ?
  89. MX25_CCM_LPIMR0 : MX25_CCM_LPIMR1;
  90. /*
  91. * The interrupts which are still enabled will be used as wakeup
  92. * sources. Allow those interrupts in low-power mode.
  93. * The LPIMR registers use 0 to allow an interrupt, the AVIC
  94. * registers use 1.
  95. */
  96. imx_writel(~gc->wake_active, mx25_ccm_base + offs);
  97. }
  98. }
  99. static void avic_irq_resume(struct irq_data *d)
  100. {
  101. struct irq_chip_generic *gc = irq_data_get_irq_chip_data(d);
  102. struct irq_chip_type *ct = gc->chip_types;
  103. int idx = d->hwirq >> 5;
  104. imx_writel(avic_saved_mask_reg[idx], avic_base + ct->regs.mask);
  105. if (mx25_ccm_base) {
  106. u8 offs = d->hwirq < AVIC_NUM_IRQS / 2 ?
  107. MX25_CCM_LPIMR0 : MX25_CCM_LPIMR1;
  108. imx_writel(0xffffffff, mx25_ccm_base + offs);
  109. }
  110. }
  111. #else
  112. #define avic_irq_suspend NULL
  113. #define avic_irq_resume NULL
  114. #endif
  115. static __init void avic_init_gc(int idx, unsigned int irq_start)
  116. {
  117. struct irq_chip_generic *gc;
  118. struct irq_chip_type *ct;
  119. gc = irq_alloc_generic_chip("mxc-avic", 1, irq_start, avic_base,
  120. handle_level_irq);
  121. gc->private = &avic_extra_irq;
  122. gc->wake_enabled = IRQ_MSK(32);
  123. ct = gc->chip_types;
  124. ct->chip.irq_mask = irq_gc_mask_clr_bit;
  125. ct->chip.irq_unmask = irq_gc_mask_set_bit;
  126. ct->chip.irq_ack = irq_gc_mask_clr_bit;
  127. ct->chip.irq_set_wake = irq_gc_set_wake;
  128. ct->chip.irq_suspend = avic_irq_suspend;
  129. ct->chip.irq_resume = avic_irq_resume;
  130. ct->regs.mask = !idx ? AVIC_INTENABLEL : AVIC_INTENABLEH;
  131. ct->regs.ack = ct->regs.mask;
  132. irq_setup_generic_chip(gc, IRQ_MSK(32), 0, IRQ_NOREQUEST, 0);
  133. }
  134. static void __exception_irq_entry avic_handle_irq(struct pt_regs *regs)
  135. {
  136. u32 nivector;
  137. do {
  138. nivector = imx_readl(avic_base + AVIC_NIVECSR) >> 16;
  139. if (nivector == 0xffff)
  140. break;
  141. handle_domain_irq(domain, nivector, regs);
  142. } while (1);
  143. }
  144. /*
  145. * This function initializes the AVIC hardware and disables all the
  146. * interrupts. It registers the interrupt enable and disable functions
  147. * to the kernel for each interrupt source.
  148. */
  149. void __init mxc_init_irq(void __iomem *irqbase)
  150. {
  151. struct device_node *np;
  152. int irq_base;
  153. int i;
  154. avic_base = irqbase;
  155. np = of_find_compatible_node(NULL, NULL, "fsl,imx25-ccm");
  156. mx25_ccm_base = of_iomap(np, 0);
  157. if (mx25_ccm_base) {
  158. /*
  159. * By default, we mask all interrupts. We set the actual mask
  160. * before we go into low-power mode.
  161. */
  162. imx_writel(0xffffffff, mx25_ccm_base + MX25_CCM_LPIMR0);
  163. imx_writel(0xffffffff, mx25_ccm_base + MX25_CCM_LPIMR1);
  164. }
  165. /* put the AVIC into the reset value with
  166. * all interrupts disabled
  167. */
  168. imx_writel(0, avic_base + AVIC_INTCNTL);
  169. imx_writel(0x1f, avic_base + AVIC_NIMASK);
  170. /* disable all interrupts */
  171. imx_writel(0, avic_base + AVIC_INTENABLEH);
  172. imx_writel(0, avic_base + AVIC_INTENABLEL);
  173. /* all IRQ no FIQ */
  174. imx_writel(0, avic_base + AVIC_INTTYPEH);
  175. imx_writel(0, avic_base + AVIC_INTTYPEL);
  176. irq_base = irq_alloc_descs(-1, 0, AVIC_NUM_IRQS, numa_node_id());
  177. WARN_ON(irq_base < 0);
  178. np = of_find_compatible_node(NULL, NULL, "fsl,avic");
  179. domain = irq_domain_add_legacy(np, AVIC_NUM_IRQS, irq_base, 0,
  180. &irq_domain_simple_ops, NULL);
  181. WARN_ON(!domain);
  182. for (i = 0; i < AVIC_NUM_IRQS / 32; i++, irq_base += 32)
  183. avic_init_gc(i, irq_base);
  184. /* Set default priority value (0) for all IRQ's */
  185. for (i = 0; i < 8; i++)
  186. imx_writel(0, avic_base + AVIC_NIPRIORITY(i));
  187. set_handle_irq(avic_handle_irq);
  188. #ifdef CONFIG_FIQ
  189. /* Initialize FIQ */
  190. init_FIQ(FIQ_START);
  191. #endif
  192. printk(KERN_INFO "MXC IRQ initialized\n");
  193. }