intel-gtt.c 37 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463
  1. /*
  2. * Intel GTT (Graphics Translation Table) routines
  3. *
  4. * Caveat: This driver implements the linux agp interface, but this is far from
  5. * a agp driver! GTT support ended up here for purely historical reasons: The
  6. * old userspace intel graphics drivers needed an interface to map memory into
  7. * the GTT. And the drm provides a default interface for graphic devices sitting
  8. * on an agp port. So it made sense to fake the GTT support as an agp port to
  9. * avoid having to create a new api.
  10. *
  11. * With gem this does not make much sense anymore, just needlessly complicates
  12. * the code. But as long as the old graphics stack is still support, it's stuck
  13. * here.
  14. *
  15. * /fairy-tale-mode off
  16. */
  17. #include <linux/module.h>
  18. #include <linux/pci.h>
  19. #include <linux/kernel.h>
  20. #include <linux/pagemap.h>
  21. #include <linux/agp_backend.h>
  22. #include <linux/delay.h>
  23. #include <asm/smp.h>
  24. #include "agp.h"
  25. #include "intel-agp.h"
  26. #include <drm/intel-gtt.h>
  27. #include <asm/set_memory.h>
  28. /*
  29. * If we have Intel graphics, we're not going to have anything other than
  30. * an Intel IOMMU. So make the correct use of the PCI DMA API contingent
  31. * on the Intel IOMMU support (CONFIG_INTEL_IOMMU).
  32. * Only newer chipsets need to bother with this, of course.
  33. */
  34. #ifdef CONFIG_INTEL_IOMMU
  35. #define USE_PCI_DMA_API 1
  36. #else
  37. #define USE_PCI_DMA_API 0
  38. #endif
  39. struct intel_gtt_driver {
  40. unsigned int gen : 8;
  41. unsigned int is_g33 : 1;
  42. unsigned int is_pineview : 1;
  43. unsigned int is_ironlake : 1;
  44. unsigned int has_pgtbl_enable : 1;
  45. unsigned int dma_mask_size : 8;
  46. /* Chipset specific GTT setup */
  47. int (*setup)(void);
  48. /* This should undo anything done in ->setup() save the unmapping
  49. * of the mmio register file, that's done in the generic code. */
  50. void (*cleanup)(void);
  51. void (*write_entry)(dma_addr_t addr, unsigned int entry, unsigned int flags);
  52. /* Flags is a more or less chipset specific opaque value.
  53. * For chipsets that need to support old ums (non-gem) code, this
  54. * needs to be identical to the various supported agp memory types! */
  55. bool (*check_flags)(unsigned int flags);
  56. void (*chipset_flush)(void);
  57. };
  58. static struct _intel_private {
  59. const struct intel_gtt_driver *driver;
  60. struct pci_dev *pcidev; /* device one */
  61. struct pci_dev *bridge_dev;
  62. u8 __iomem *registers;
  63. phys_addr_t gtt_phys_addr;
  64. u32 PGETBL_save;
  65. u32 __iomem *gtt; /* I915G */
  66. bool clear_fake_agp; /* on first access via agp, fill with scratch */
  67. int num_dcache_entries;
  68. void __iomem *i9xx_flush_page;
  69. char *i81x_gtt_table;
  70. struct resource ifp_resource;
  71. int resource_valid;
  72. struct page *scratch_page;
  73. phys_addr_t scratch_page_dma;
  74. int refcount;
  75. /* Whether i915 needs to use the dmar apis or not. */
  76. unsigned int needs_dmar : 1;
  77. phys_addr_t gma_bus_addr;
  78. /* Size of memory reserved for graphics by the BIOS */
  79. resource_size_t stolen_size;
  80. /* Total number of gtt entries. */
  81. unsigned int gtt_total_entries;
  82. /* Part of the gtt that is mappable by the cpu, for those chips where
  83. * this is not the full gtt. */
  84. unsigned int gtt_mappable_entries;
  85. } intel_private;
  86. #define INTEL_GTT_GEN intel_private.driver->gen
  87. #define IS_G33 intel_private.driver->is_g33
  88. #define IS_PINEVIEW intel_private.driver->is_pineview
  89. #define IS_IRONLAKE intel_private.driver->is_ironlake
  90. #define HAS_PGTBL_EN intel_private.driver->has_pgtbl_enable
  91. #if IS_ENABLED(CONFIG_AGP_INTEL)
  92. static int intel_gtt_map_memory(struct page **pages,
  93. unsigned int num_entries,
  94. struct sg_table *st)
  95. {
  96. struct scatterlist *sg;
  97. int i;
  98. DBG("try mapping %lu pages\n", (unsigned long)num_entries);
  99. if (sg_alloc_table(st, num_entries, GFP_KERNEL))
  100. goto err;
  101. for_each_sg(st->sgl, sg, num_entries, i)
  102. sg_set_page(sg, pages[i], PAGE_SIZE, 0);
  103. if (!pci_map_sg(intel_private.pcidev,
  104. st->sgl, st->nents, PCI_DMA_BIDIRECTIONAL))
  105. goto err;
  106. return 0;
  107. err:
  108. sg_free_table(st);
  109. return -ENOMEM;
  110. }
  111. static void intel_gtt_unmap_memory(struct scatterlist *sg_list, int num_sg)
  112. {
  113. struct sg_table st;
  114. DBG("try unmapping %lu pages\n", (unsigned long)mem->page_count);
  115. pci_unmap_sg(intel_private.pcidev, sg_list,
  116. num_sg, PCI_DMA_BIDIRECTIONAL);
  117. st.sgl = sg_list;
  118. st.orig_nents = st.nents = num_sg;
  119. sg_free_table(&st);
  120. }
  121. static void intel_fake_agp_enable(struct agp_bridge_data *bridge, u32 mode)
  122. {
  123. return;
  124. }
  125. /* Exists to support ARGB cursors */
  126. static struct page *i8xx_alloc_pages(void)
  127. {
  128. struct page *page;
  129. page = alloc_pages(GFP_KERNEL | GFP_DMA32, 2);
  130. if (page == NULL)
  131. return NULL;
  132. if (set_pages_uc(page, 4) < 0) {
  133. set_pages_wb(page, 4);
  134. __free_pages(page, 2);
  135. return NULL;
  136. }
  137. atomic_inc(&agp_bridge->current_memory_agp);
  138. return page;
  139. }
  140. static void i8xx_destroy_pages(struct page *page)
  141. {
  142. if (page == NULL)
  143. return;
  144. set_pages_wb(page, 4);
  145. __free_pages(page, 2);
  146. atomic_dec(&agp_bridge->current_memory_agp);
  147. }
  148. #endif
  149. #define I810_GTT_ORDER 4
  150. static int i810_setup(void)
  151. {
  152. phys_addr_t reg_addr;
  153. char *gtt_table;
  154. /* i81x does not preallocate the gtt. It's always 64kb in size. */
  155. gtt_table = alloc_gatt_pages(I810_GTT_ORDER);
  156. if (gtt_table == NULL)
  157. return -ENOMEM;
  158. intel_private.i81x_gtt_table = gtt_table;
  159. reg_addr = pci_resource_start(intel_private.pcidev, I810_MMADR_BAR);
  160. intel_private.registers = ioremap(reg_addr, KB(64));
  161. if (!intel_private.registers)
  162. return -ENOMEM;
  163. writel(virt_to_phys(gtt_table) | I810_PGETBL_ENABLED,
  164. intel_private.registers+I810_PGETBL_CTL);
  165. intel_private.gtt_phys_addr = reg_addr + I810_PTE_BASE;
  166. if ((readl(intel_private.registers+I810_DRAM_CTL)
  167. & I810_DRAM_ROW_0) == I810_DRAM_ROW_0_SDRAM) {
  168. dev_info(&intel_private.pcidev->dev,
  169. "detected 4MB dedicated video ram\n");
  170. intel_private.num_dcache_entries = 1024;
  171. }
  172. return 0;
  173. }
  174. static void i810_cleanup(void)
  175. {
  176. writel(0, intel_private.registers+I810_PGETBL_CTL);
  177. free_gatt_pages(intel_private.i81x_gtt_table, I810_GTT_ORDER);
  178. }
  179. #if IS_ENABLED(CONFIG_AGP_INTEL)
  180. static int i810_insert_dcache_entries(struct agp_memory *mem, off_t pg_start,
  181. int type)
  182. {
  183. int i;
  184. if ((pg_start + mem->page_count)
  185. > intel_private.num_dcache_entries)
  186. return -EINVAL;
  187. if (!mem->is_flushed)
  188. global_cache_flush();
  189. for (i = pg_start; i < (pg_start + mem->page_count); i++) {
  190. dma_addr_t addr = i << PAGE_SHIFT;
  191. intel_private.driver->write_entry(addr,
  192. i, type);
  193. }
  194. wmb();
  195. return 0;
  196. }
  197. /*
  198. * The i810/i830 requires a physical address to program its mouse
  199. * pointer into hardware.
  200. * However the Xserver still writes to it through the agp aperture.
  201. */
  202. static struct agp_memory *alloc_agpphysmem_i8xx(size_t pg_count, int type)
  203. {
  204. struct agp_memory *new;
  205. struct page *page;
  206. switch (pg_count) {
  207. case 1: page = agp_bridge->driver->agp_alloc_page(agp_bridge);
  208. break;
  209. case 4:
  210. /* kludge to get 4 physical pages for ARGB cursor */
  211. page = i8xx_alloc_pages();
  212. break;
  213. default:
  214. return NULL;
  215. }
  216. if (page == NULL)
  217. return NULL;
  218. new = agp_create_memory(pg_count);
  219. if (new == NULL)
  220. return NULL;
  221. new->pages[0] = page;
  222. if (pg_count == 4) {
  223. /* kludge to get 4 physical pages for ARGB cursor */
  224. new->pages[1] = new->pages[0] + 1;
  225. new->pages[2] = new->pages[1] + 1;
  226. new->pages[3] = new->pages[2] + 1;
  227. }
  228. new->page_count = pg_count;
  229. new->num_scratch_pages = pg_count;
  230. new->type = AGP_PHYS_MEMORY;
  231. new->physical = page_to_phys(new->pages[0]);
  232. return new;
  233. }
  234. static void intel_i810_free_by_type(struct agp_memory *curr)
  235. {
  236. agp_free_key(curr->key);
  237. if (curr->type == AGP_PHYS_MEMORY) {
  238. if (curr->page_count == 4)
  239. i8xx_destroy_pages(curr->pages[0]);
  240. else {
  241. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  242. AGP_PAGE_DESTROY_UNMAP);
  243. agp_bridge->driver->agp_destroy_page(curr->pages[0],
  244. AGP_PAGE_DESTROY_FREE);
  245. }
  246. agp_free_page_array(curr);
  247. }
  248. kfree(curr);
  249. }
  250. #endif
  251. static int intel_gtt_setup_scratch_page(void)
  252. {
  253. struct page *page;
  254. dma_addr_t dma_addr;
  255. page = alloc_page(GFP_KERNEL | GFP_DMA32 | __GFP_ZERO);
  256. if (page == NULL)
  257. return -ENOMEM;
  258. set_pages_uc(page, 1);
  259. if (intel_private.needs_dmar) {
  260. dma_addr = pci_map_page(intel_private.pcidev, page, 0,
  261. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  262. if (pci_dma_mapping_error(intel_private.pcidev, dma_addr)) {
  263. __free_page(page);
  264. return -EINVAL;
  265. }
  266. intel_private.scratch_page_dma = dma_addr;
  267. } else
  268. intel_private.scratch_page_dma = page_to_phys(page);
  269. intel_private.scratch_page = page;
  270. return 0;
  271. }
  272. static void i810_write_entry(dma_addr_t addr, unsigned int entry,
  273. unsigned int flags)
  274. {
  275. u32 pte_flags = I810_PTE_VALID;
  276. switch (flags) {
  277. case AGP_DCACHE_MEMORY:
  278. pte_flags |= I810_PTE_LOCAL;
  279. break;
  280. case AGP_USER_CACHED_MEMORY:
  281. pte_flags |= I830_PTE_SYSTEM_CACHED;
  282. break;
  283. }
  284. writel_relaxed(addr | pte_flags, intel_private.gtt + entry);
  285. }
  286. static resource_size_t intel_gtt_stolen_size(void)
  287. {
  288. u16 gmch_ctrl;
  289. u8 rdct;
  290. int local = 0;
  291. static const int ddt[4] = { 0, 16, 32, 64 };
  292. resource_size_t stolen_size = 0;
  293. if (INTEL_GTT_GEN == 1)
  294. return 0; /* no stolen mem on i81x */
  295. pci_read_config_word(intel_private.bridge_dev,
  296. I830_GMCH_CTRL, &gmch_ctrl);
  297. if (intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82830_HB ||
  298. intel_private.bridge_dev->device == PCI_DEVICE_ID_INTEL_82845G_HB) {
  299. switch (gmch_ctrl & I830_GMCH_GMS_MASK) {
  300. case I830_GMCH_GMS_STOLEN_512:
  301. stolen_size = KB(512);
  302. break;
  303. case I830_GMCH_GMS_STOLEN_1024:
  304. stolen_size = MB(1);
  305. break;
  306. case I830_GMCH_GMS_STOLEN_8192:
  307. stolen_size = MB(8);
  308. break;
  309. case I830_GMCH_GMS_LOCAL:
  310. rdct = readb(intel_private.registers+I830_RDRAM_CHANNEL_TYPE);
  311. stolen_size = (I830_RDRAM_ND(rdct) + 1) *
  312. MB(ddt[I830_RDRAM_DDT(rdct)]);
  313. local = 1;
  314. break;
  315. default:
  316. stolen_size = 0;
  317. break;
  318. }
  319. } else {
  320. switch (gmch_ctrl & I855_GMCH_GMS_MASK) {
  321. case I855_GMCH_GMS_STOLEN_1M:
  322. stolen_size = MB(1);
  323. break;
  324. case I855_GMCH_GMS_STOLEN_4M:
  325. stolen_size = MB(4);
  326. break;
  327. case I855_GMCH_GMS_STOLEN_8M:
  328. stolen_size = MB(8);
  329. break;
  330. case I855_GMCH_GMS_STOLEN_16M:
  331. stolen_size = MB(16);
  332. break;
  333. case I855_GMCH_GMS_STOLEN_32M:
  334. stolen_size = MB(32);
  335. break;
  336. case I915_GMCH_GMS_STOLEN_48M:
  337. stolen_size = MB(48);
  338. break;
  339. case I915_GMCH_GMS_STOLEN_64M:
  340. stolen_size = MB(64);
  341. break;
  342. case G33_GMCH_GMS_STOLEN_128M:
  343. stolen_size = MB(128);
  344. break;
  345. case G33_GMCH_GMS_STOLEN_256M:
  346. stolen_size = MB(256);
  347. break;
  348. case INTEL_GMCH_GMS_STOLEN_96M:
  349. stolen_size = MB(96);
  350. break;
  351. case INTEL_GMCH_GMS_STOLEN_160M:
  352. stolen_size = MB(160);
  353. break;
  354. case INTEL_GMCH_GMS_STOLEN_224M:
  355. stolen_size = MB(224);
  356. break;
  357. case INTEL_GMCH_GMS_STOLEN_352M:
  358. stolen_size = MB(352);
  359. break;
  360. default:
  361. stolen_size = 0;
  362. break;
  363. }
  364. }
  365. if (stolen_size > 0) {
  366. dev_info(&intel_private.bridge_dev->dev, "detected %lluK %s memory\n",
  367. (u64)stolen_size / KB(1), local ? "local" : "stolen");
  368. } else {
  369. dev_info(&intel_private.bridge_dev->dev,
  370. "no pre-allocated video memory detected\n");
  371. stolen_size = 0;
  372. }
  373. return stolen_size;
  374. }
  375. static void i965_adjust_pgetbl_size(unsigned int size_flag)
  376. {
  377. u32 pgetbl_ctl, pgetbl_ctl2;
  378. /* ensure that ppgtt is disabled */
  379. pgetbl_ctl2 = readl(intel_private.registers+I965_PGETBL_CTL2);
  380. pgetbl_ctl2 &= ~I810_PGETBL_ENABLED;
  381. writel(pgetbl_ctl2, intel_private.registers+I965_PGETBL_CTL2);
  382. /* write the new ggtt size */
  383. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  384. pgetbl_ctl &= ~I965_PGETBL_SIZE_MASK;
  385. pgetbl_ctl |= size_flag;
  386. writel(pgetbl_ctl, intel_private.registers+I810_PGETBL_CTL);
  387. }
  388. static unsigned int i965_gtt_total_entries(void)
  389. {
  390. int size;
  391. u32 pgetbl_ctl;
  392. u16 gmch_ctl;
  393. pci_read_config_word(intel_private.bridge_dev,
  394. I830_GMCH_CTRL, &gmch_ctl);
  395. if (INTEL_GTT_GEN == 5) {
  396. switch (gmch_ctl & G4x_GMCH_SIZE_MASK) {
  397. case G4x_GMCH_SIZE_1M:
  398. case G4x_GMCH_SIZE_VT_1M:
  399. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1MB);
  400. break;
  401. case G4x_GMCH_SIZE_VT_1_5M:
  402. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_1_5MB);
  403. break;
  404. case G4x_GMCH_SIZE_2M:
  405. case G4x_GMCH_SIZE_VT_2M:
  406. i965_adjust_pgetbl_size(I965_PGETBL_SIZE_2MB);
  407. break;
  408. }
  409. }
  410. pgetbl_ctl = readl(intel_private.registers+I810_PGETBL_CTL);
  411. switch (pgetbl_ctl & I965_PGETBL_SIZE_MASK) {
  412. case I965_PGETBL_SIZE_128KB:
  413. size = KB(128);
  414. break;
  415. case I965_PGETBL_SIZE_256KB:
  416. size = KB(256);
  417. break;
  418. case I965_PGETBL_SIZE_512KB:
  419. size = KB(512);
  420. break;
  421. /* GTT pagetable sizes bigger than 512KB are not possible on G33! */
  422. case I965_PGETBL_SIZE_1MB:
  423. size = KB(1024);
  424. break;
  425. case I965_PGETBL_SIZE_2MB:
  426. size = KB(2048);
  427. break;
  428. case I965_PGETBL_SIZE_1_5MB:
  429. size = KB(1024 + 512);
  430. break;
  431. default:
  432. dev_info(&intel_private.pcidev->dev,
  433. "unknown page table size, assuming 512KB\n");
  434. size = KB(512);
  435. }
  436. return size/4;
  437. }
  438. static unsigned int intel_gtt_total_entries(void)
  439. {
  440. if (IS_G33 || INTEL_GTT_GEN == 4 || INTEL_GTT_GEN == 5)
  441. return i965_gtt_total_entries();
  442. else {
  443. /* On previous hardware, the GTT size was just what was
  444. * required to map the aperture.
  445. */
  446. return intel_private.gtt_mappable_entries;
  447. }
  448. }
  449. static unsigned int intel_gtt_mappable_entries(void)
  450. {
  451. unsigned int aperture_size;
  452. if (INTEL_GTT_GEN == 1) {
  453. u32 smram_miscc;
  454. pci_read_config_dword(intel_private.bridge_dev,
  455. I810_SMRAM_MISCC, &smram_miscc);
  456. if ((smram_miscc & I810_GFX_MEM_WIN_SIZE)
  457. == I810_GFX_MEM_WIN_32M)
  458. aperture_size = MB(32);
  459. else
  460. aperture_size = MB(64);
  461. } else if (INTEL_GTT_GEN == 2) {
  462. u16 gmch_ctrl;
  463. pci_read_config_word(intel_private.bridge_dev,
  464. I830_GMCH_CTRL, &gmch_ctrl);
  465. if ((gmch_ctrl & I830_GMCH_MEM_MASK) == I830_GMCH_MEM_64M)
  466. aperture_size = MB(64);
  467. else
  468. aperture_size = MB(128);
  469. } else {
  470. /* 9xx supports large sizes, just look at the length */
  471. aperture_size = pci_resource_len(intel_private.pcidev, 2);
  472. }
  473. return aperture_size >> PAGE_SHIFT;
  474. }
  475. static void intel_gtt_teardown_scratch_page(void)
  476. {
  477. set_pages_wb(intel_private.scratch_page, 1);
  478. if (intel_private.needs_dmar)
  479. pci_unmap_page(intel_private.pcidev,
  480. intel_private.scratch_page_dma,
  481. PAGE_SIZE, PCI_DMA_BIDIRECTIONAL);
  482. __free_page(intel_private.scratch_page);
  483. }
  484. static void intel_gtt_cleanup(void)
  485. {
  486. intel_private.driver->cleanup();
  487. iounmap(intel_private.gtt);
  488. iounmap(intel_private.registers);
  489. intel_gtt_teardown_scratch_page();
  490. }
  491. /* Certain Gen5 chipsets require require idling the GPU before
  492. * unmapping anything from the GTT when VT-d is enabled.
  493. */
  494. static inline int needs_ilk_vtd_wa(void)
  495. {
  496. #ifdef CONFIG_INTEL_IOMMU
  497. const unsigned short gpu_devid = intel_private.pcidev->device;
  498. /* Query intel_iommu to see if we need the workaround. Presumably that
  499. * was loaded first.
  500. */
  501. if ((gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG ||
  502. gpu_devid == PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG) &&
  503. intel_iommu_gfx_mapped)
  504. return 1;
  505. #endif
  506. return 0;
  507. }
  508. static bool intel_gtt_can_wc(void)
  509. {
  510. if (INTEL_GTT_GEN <= 2)
  511. return false;
  512. if (INTEL_GTT_GEN >= 6)
  513. return false;
  514. /* Reports of major corruption with ILK vt'd enabled */
  515. if (needs_ilk_vtd_wa())
  516. return false;
  517. return true;
  518. }
  519. static int intel_gtt_init(void)
  520. {
  521. u32 gtt_map_size;
  522. int ret, bar;
  523. ret = intel_private.driver->setup();
  524. if (ret != 0)
  525. return ret;
  526. intel_private.gtt_mappable_entries = intel_gtt_mappable_entries();
  527. intel_private.gtt_total_entries = intel_gtt_total_entries();
  528. /* save the PGETBL reg for resume */
  529. intel_private.PGETBL_save =
  530. readl(intel_private.registers+I810_PGETBL_CTL)
  531. & ~I810_PGETBL_ENABLED;
  532. /* we only ever restore the register when enabling the PGTBL... */
  533. if (HAS_PGTBL_EN)
  534. intel_private.PGETBL_save |= I810_PGETBL_ENABLED;
  535. dev_info(&intel_private.bridge_dev->dev,
  536. "detected gtt size: %dK total, %dK mappable\n",
  537. intel_private.gtt_total_entries * 4,
  538. intel_private.gtt_mappable_entries * 4);
  539. gtt_map_size = intel_private.gtt_total_entries * 4;
  540. intel_private.gtt = NULL;
  541. if (intel_gtt_can_wc())
  542. intel_private.gtt = ioremap_wc(intel_private.gtt_phys_addr,
  543. gtt_map_size);
  544. if (intel_private.gtt == NULL)
  545. intel_private.gtt = ioremap(intel_private.gtt_phys_addr,
  546. gtt_map_size);
  547. if (intel_private.gtt == NULL) {
  548. intel_private.driver->cleanup();
  549. iounmap(intel_private.registers);
  550. return -ENOMEM;
  551. }
  552. #if IS_ENABLED(CONFIG_AGP_INTEL)
  553. global_cache_flush(); /* FIXME: ? */
  554. #endif
  555. intel_private.stolen_size = intel_gtt_stolen_size();
  556. intel_private.needs_dmar = USE_PCI_DMA_API && INTEL_GTT_GEN > 2;
  557. ret = intel_gtt_setup_scratch_page();
  558. if (ret != 0) {
  559. intel_gtt_cleanup();
  560. return ret;
  561. }
  562. if (INTEL_GTT_GEN <= 2)
  563. bar = I810_GMADR_BAR;
  564. else
  565. bar = I915_GMADR_BAR;
  566. intel_private.gma_bus_addr = pci_bus_address(intel_private.pcidev, bar);
  567. return 0;
  568. }
  569. #if IS_ENABLED(CONFIG_AGP_INTEL)
  570. static const struct aper_size_info_fixed intel_fake_agp_sizes[] = {
  571. {32, 8192, 3},
  572. {64, 16384, 4},
  573. {128, 32768, 5},
  574. {256, 65536, 6},
  575. {512, 131072, 7},
  576. };
  577. static int intel_fake_agp_fetch_size(void)
  578. {
  579. int num_sizes = ARRAY_SIZE(intel_fake_agp_sizes);
  580. unsigned int aper_size;
  581. int i;
  582. aper_size = (intel_private.gtt_mappable_entries << PAGE_SHIFT) / MB(1);
  583. for (i = 0; i < num_sizes; i++) {
  584. if (aper_size == intel_fake_agp_sizes[i].size) {
  585. agp_bridge->current_size =
  586. (void *) (intel_fake_agp_sizes + i);
  587. return aper_size;
  588. }
  589. }
  590. return 0;
  591. }
  592. #endif
  593. static void i830_cleanup(void)
  594. {
  595. }
  596. /* The chipset_flush interface needs to get data that has already been
  597. * flushed out of the CPU all the way out to main memory, because the GPU
  598. * doesn't snoop those buffers.
  599. *
  600. * The 8xx series doesn't have the same lovely interface for flushing the
  601. * chipset write buffers that the later chips do. According to the 865
  602. * specs, it's 64 octwords, or 1KB. So, to get those previous things in
  603. * that buffer out, we just fill 1KB and clflush it out, on the assumption
  604. * that it'll push whatever was in there out. It appears to work.
  605. */
  606. static void i830_chipset_flush(void)
  607. {
  608. unsigned long timeout = jiffies + msecs_to_jiffies(1000);
  609. /* Forcibly evict everything from the CPU write buffers.
  610. * clflush appears to be insufficient.
  611. */
  612. wbinvd_on_all_cpus();
  613. /* Now we've only seen documents for this magic bit on 855GM,
  614. * we hope it exists for the other gen2 chipsets...
  615. *
  616. * Also works as advertised on my 845G.
  617. */
  618. writel(readl(intel_private.registers+I830_HIC) | (1<<31),
  619. intel_private.registers+I830_HIC);
  620. while (readl(intel_private.registers+I830_HIC) & (1<<31)) {
  621. if (time_after(jiffies, timeout))
  622. break;
  623. udelay(50);
  624. }
  625. }
  626. static void i830_write_entry(dma_addr_t addr, unsigned int entry,
  627. unsigned int flags)
  628. {
  629. u32 pte_flags = I810_PTE_VALID;
  630. if (flags == AGP_USER_CACHED_MEMORY)
  631. pte_flags |= I830_PTE_SYSTEM_CACHED;
  632. writel_relaxed(addr | pte_flags, intel_private.gtt + entry);
  633. }
  634. bool intel_enable_gtt(void)
  635. {
  636. u8 __iomem *reg;
  637. if (INTEL_GTT_GEN == 2) {
  638. u16 gmch_ctrl;
  639. pci_read_config_word(intel_private.bridge_dev,
  640. I830_GMCH_CTRL, &gmch_ctrl);
  641. gmch_ctrl |= I830_GMCH_ENABLED;
  642. pci_write_config_word(intel_private.bridge_dev,
  643. I830_GMCH_CTRL, gmch_ctrl);
  644. pci_read_config_word(intel_private.bridge_dev,
  645. I830_GMCH_CTRL, &gmch_ctrl);
  646. if ((gmch_ctrl & I830_GMCH_ENABLED) == 0) {
  647. dev_err(&intel_private.pcidev->dev,
  648. "failed to enable the GTT: GMCH_CTRL=%x\n",
  649. gmch_ctrl);
  650. return false;
  651. }
  652. }
  653. /* On the resume path we may be adjusting the PGTBL value, so
  654. * be paranoid and flush all chipset write buffers...
  655. */
  656. if (INTEL_GTT_GEN >= 3)
  657. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  658. reg = intel_private.registers+I810_PGETBL_CTL;
  659. writel(intel_private.PGETBL_save, reg);
  660. if (HAS_PGTBL_EN && (readl(reg) & I810_PGETBL_ENABLED) == 0) {
  661. dev_err(&intel_private.pcidev->dev,
  662. "failed to enable the GTT: PGETBL=%x [expected %x]\n",
  663. readl(reg), intel_private.PGETBL_save);
  664. return false;
  665. }
  666. if (INTEL_GTT_GEN >= 3)
  667. writel(0, intel_private.registers+GFX_FLSH_CNTL);
  668. return true;
  669. }
  670. EXPORT_SYMBOL(intel_enable_gtt);
  671. static int i830_setup(void)
  672. {
  673. phys_addr_t reg_addr;
  674. reg_addr = pci_resource_start(intel_private.pcidev, I810_MMADR_BAR);
  675. intel_private.registers = ioremap(reg_addr, KB(64));
  676. if (!intel_private.registers)
  677. return -ENOMEM;
  678. intel_private.gtt_phys_addr = reg_addr + I810_PTE_BASE;
  679. return 0;
  680. }
  681. #if IS_ENABLED(CONFIG_AGP_INTEL)
  682. static int intel_fake_agp_create_gatt_table(struct agp_bridge_data *bridge)
  683. {
  684. agp_bridge->gatt_table_real = NULL;
  685. agp_bridge->gatt_table = NULL;
  686. agp_bridge->gatt_bus_addr = 0;
  687. return 0;
  688. }
  689. static int intel_fake_agp_free_gatt_table(struct agp_bridge_data *bridge)
  690. {
  691. return 0;
  692. }
  693. static int intel_fake_agp_configure(void)
  694. {
  695. if (!intel_enable_gtt())
  696. return -EIO;
  697. intel_private.clear_fake_agp = true;
  698. agp_bridge->gart_bus_addr = intel_private.gma_bus_addr;
  699. return 0;
  700. }
  701. #endif
  702. static bool i830_check_flags(unsigned int flags)
  703. {
  704. switch (flags) {
  705. case 0:
  706. case AGP_PHYS_MEMORY:
  707. case AGP_USER_CACHED_MEMORY:
  708. case AGP_USER_MEMORY:
  709. return true;
  710. }
  711. return false;
  712. }
  713. void intel_gtt_insert_page(dma_addr_t addr,
  714. unsigned int pg,
  715. unsigned int flags)
  716. {
  717. intel_private.driver->write_entry(addr, pg, flags);
  718. readl(intel_private.gtt + pg);
  719. if (intel_private.driver->chipset_flush)
  720. intel_private.driver->chipset_flush();
  721. }
  722. EXPORT_SYMBOL(intel_gtt_insert_page);
  723. void intel_gtt_insert_sg_entries(struct sg_table *st,
  724. unsigned int pg_start,
  725. unsigned int flags)
  726. {
  727. struct scatterlist *sg;
  728. unsigned int len, m;
  729. int i, j;
  730. j = pg_start;
  731. /* sg may merge pages, but we have to separate
  732. * per-page addr for GTT */
  733. for_each_sg(st->sgl, sg, st->nents, i) {
  734. len = sg_dma_len(sg) >> PAGE_SHIFT;
  735. for (m = 0; m < len; m++) {
  736. dma_addr_t addr = sg_dma_address(sg) + (m << PAGE_SHIFT);
  737. intel_private.driver->write_entry(addr, j, flags);
  738. j++;
  739. }
  740. }
  741. readl(intel_private.gtt + j - 1);
  742. if (intel_private.driver->chipset_flush)
  743. intel_private.driver->chipset_flush();
  744. }
  745. EXPORT_SYMBOL(intel_gtt_insert_sg_entries);
  746. #if IS_ENABLED(CONFIG_AGP_INTEL)
  747. static void intel_gtt_insert_pages(unsigned int first_entry,
  748. unsigned int num_entries,
  749. struct page **pages,
  750. unsigned int flags)
  751. {
  752. int i, j;
  753. for (i = 0, j = first_entry; i < num_entries; i++, j++) {
  754. dma_addr_t addr = page_to_phys(pages[i]);
  755. intel_private.driver->write_entry(addr,
  756. j, flags);
  757. }
  758. wmb();
  759. }
  760. static int intel_fake_agp_insert_entries(struct agp_memory *mem,
  761. off_t pg_start, int type)
  762. {
  763. int ret = -EINVAL;
  764. if (intel_private.clear_fake_agp) {
  765. int start = intel_private.stolen_size / PAGE_SIZE;
  766. int end = intel_private.gtt_mappable_entries;
  767. intel_gtt_clear_range(start, end - start);
  768. intel_private.clear_fake_agp = false;
  769. }
  770. if (INTEL_GTT_GEN == 1 && type == AGP_DCACHE_MEMORY)
  771. return i810_insert_dcache_entries(mem, pg_start, type);
  772. if (mem->page_count == 0)
  773. goto out;
  774. if (pg_start + mem->page_count > intel_private.gtt_total_entries)
  775. goto out_err;
  776. if (type != mem->type)
  777. goto out_err;
  778. if (!intel_private.driver->check_flags(type))
  779. goto out_err;
  780. if (!mem->is_flushed)
  781. global_cache_flush();
  782. if (intel_private.needs_dmar) {
  783. struct sg_table st;
  784. ret = intel_gtt_map_memory(mem->pages, mem->page_count, &st);
  785. if (ret != 0)
  786. return ret;
  787. intel_gtt_insert_sg_entries(&st, pg_start, type);
  788. mem->sg_list = st.sgl;
  789. mem->num_sg = st.nents;
  790. } else
  791. intel_gtt_insert_pages(pg_start, mem->page_count, mem->pages,
  792. type);
  793. out:
  794. ret = 0;
  795. out_err:
  796. mem->is_flushed = true;
  797. return ret;
  798. }
  799. #endif
  800. void intel_gtt_clear_range(unsigned int first_entry, unsigned int num_entries)
  801. {
  802. unsigned int i;
  803. for (i = first_entry; i < (first_entry + num_entries); i++) {
  804. intel_private.driver->write_entry(intel_private.scratch_page_dma,
  805. i, 0);
  806. }
  807. wmb();
  808. }
  809. EXPORT_SYMBOL(intel_gtt_clear_range);
  810. #if IS_ENABLED(CONFIG_AGP_INTEL)
  811. static int intel_fake_agp_remove_entries(struct agp_memory *mem,
  812. off_t pg_start, int type)
  813. {
  814. if (mem->page_count == 0)
  815. return 0;
  816. intel_gtt_clear_range(pg_start, mem->page_count);
  817. if (intel_private.needs_dmar) {
  818. intel_gtt_unmap_memory(mem->sg_list, mem->num_sg);
  819. mem->sg_list = NULL;
  820. mem->num_sg = 0;
  821. }
  822. return 0;
  823. }
  824. static struct agp_memory *intel_fake_agp_alloc_by_type(size_t pg_count,
  825. int type)
  826. {
  827. struct agp_memory *new;
  828. if (type == AGP_DCACHE_MEMORY && INTEL_GTT_GEN == 1) {
  829. if (pg_count != intel_private.num_dcache_entries)
  830. return NULL;
  831. new = agp_create_memory(1);
  832. if (new == NULL)
  833. return NULL;
  834. new->type = AGP_DCACHE_MEMORY;
  835. new->page_count = pg_count;
  836. new->num_scratch_pages = 0;
  837. agp_free_page_array(new);
  838. return new;
  839. }
  840. if (type == AGP_PHYS_MEMORY)
  841. return alloc_agpphysmem_i8xx(pg_count, type);
  842. /* always return NULL for other allocation types for now */
  843. return NULL;
  844. }
  845. #endif
  846. static int intel_alloc_chipset_flush_resource(void)
  847. {
  848. int ret;
  849. ret = pci_bus_alloc_resource(intel_private.bridge_dev->bus, &intel_private.ifp_resource, PAGE_SIZE,
  850. PAGE_SIZE, PCIBIOS_MIN_MEM, 0,
  851. pcibios_align_resource, intel_private.bridge_dev);
  852. return ret;
  853. }
  854. static void intel_i915_setup_chipset_flush(void)
  855. {
  856. int ret;
  857. u32 temp;
  858. pci_read_config_dword(intel_private.bridge_dev, I915_IFPADDR, &temp);
  859. if (!(temp & 0x1)) {
  860. intel_alloc_chipset_flush_resource();
  861. intel_private.resource_valid = 1;
  862. pci_write_config_dword(intel_private.bridge_dev, I915_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  863. } else {
  864. temp &= ~1;
  865. intel_private.resource_valid = 1;
  866. intel_private.ifp_resource.start = temp;
  867. intel_private.ifp_resource.end = temp + PAGE_SIZE;
  868. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  869. /* some BIOSes reserve this area in a pnp some don't */
  870. if (ret)
  871. intel_private.resource_valid = 0;
  872. }
  873. }
  874. static void intel_i965_g33_setup_chipset_flush(void)
  875. {
  876. u32 temp_hi, temp_lo;
  877. int ret;
  878. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4, &temp_hi);
  879. pci_read_config_dword(intel_private.bridge_dev, I965_IFPADDR, &temp_lo);
  880. if (!(temp_lo & 0x1)) {
  881. intel_alloc_chipset_flush_resource();
  882. intel_private.resource_valid = 1;
  883. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR + 4,
  884. upper_32_bits(intel_private.ifp_resource.start));
  885. pci_write_config_dword(intel_private.bridge_dev, I965_IFPADDR, (intel_private.ifp_resource.start & 0xffffffff) | 0x1);
  886. } else {
  887. u64 l64;
  888. temp_lo &= ~0x1;
  889. l64 = ((u64)temp_hi << 32) | temp_lo;
  890. intel_private.resource_valid = 1;
  891. intel_private.ifp_resource.start = l64;
  892. intel_private.ifp_resource.end = l64 + PAGE_SIZE;
  893. ret = request_resource(&iomem_resource, &intel_private.ifp_resource);
  894. /* some BIOSes reserve this area in a pnp some don't */
  895. if (ret)
  896. intel_private.resource_valid = 0;
  897. }
  898. }
  899. static void intel_i9xx_setup_flush(void)
  900. {
  901. /* return if already configured */
  902. if (intel_private.ifp_resource.start)
  903. return;
  904. if (INTEL_GTT_GEN == 6)
  905. return;
  906. /* setup a resource for this object */
  907. intel_private.ifp_resource.name = "Intel Flush Page";
  908. intel_private.ifp_resource.flags = IORESOURCE_MEM;
  909. /* Setup chipset flush for 915 */
  910. if (IS_G33 || INTEL_GTT_GEN >= 4) {
  911. intel_i965_g33_setup_chipset_flush();
  912. } else {
  913. intel_i915_setup_chipset_flush();
  914. }
  915. if (intel_private.ifp_resource.start)
  916. intel_private.i9xx_flush_page = ioremap_nocache(intel_private.ifp_resource.start, PAGE_SIZE);
  917. if (!intel_private.i9xx_flush_page)
  918. dev_err(&intel_private.pcidev->dev,
  919. "can't ioremap flush page - no chipset flushing\n");
  920. }
  921. static void i9xx_cleanup(void)
  922. {
  923. if (intel_private.i9xx_flush_page)
  924. iounmap(intel_private.i9xx_flush_page);
  925. if (intel_private.resource_valid)
  926. release_resource(&intel_private.ifp_resource);
  927. intel_private.ifp_resource.start = 0;
  928. intel_private.resource_valid = 0;
  929. }
  930. static void i9xx_chipset_flush(void)
  931. {
  932. wmb();
  933. if (intel_private.i9xx_flush_page)
  934. writel(1, intel_private.i9xx_flush_page);
  935. }
  936. static void i965_write_entry(dma_addr_t addr,
  937. unsigned int entry,
  938. unsigned int flags)
  939. {
  940. u32 pte_flags;
  941. pte_flags = I810_PTE_VALID;
  942. if (flags == AGP_USER_CACHED_MEMORY)
  943. pte_flags |= I830_PTE_SYSTEM_CACHED;
  944. /* Shift high bits down */
  945. addr |= (addr >> 28) & 0xf0;
  946. writel_relaxed(addr | pte_flags, intel_private.gtt + entry);
  947. }
  948. static int i9xx_setup(void)
  949. {
  950. phys_addr_t reg_addr;
  951. int size = KB(512);
  952. reg_addr = pci_resource_start(intel_private.pcidev, I915_MMADR_BAR);
  953. intel_private.registers = ioremap(reg_addr, size);
  954. if (!intel_private.registers)
  955. return -ENOMEM;
  956. switch (INTEL_GTT_GEN) {
  957. case 3:
  958. intel_private.gtt_phys_addr =
  959. pci_resource_start(intel_private.pcidev, I915_PTE_BAR);
  960. break;
  961. case 5:
  962. intel_private.gtt_phys_addr = reg_addr + MB(2);
  963. break;
  964. default:
  965. intel_private.gtt_phys_addr = reg_addr + KB(512);
  966. break;
  967. }
  968. intel_i9xx_setup_flush();
  969. return 0;
  970. }
  971. #if IS_ENABLED(CONFIG_AGP_INTEL)
  972. static const struct agp_bridge_driver intel_fake_agp_driver = {
  973. .owner = THIS_MODULE,
  974. .size_type = FIXED_APER_SIZE,
  975. .aperture_sizes = intel_fake_agp_sizes,
  976. .num_aperture_sizes = ARRAY_SIZE(intel_fake_agp_sizes),
  977. .configure = intel_fake_agp_configure,
  978. .fetch_size = intel_fake_agp_fetch_size,
  979. .cleanup = intel_gtt_cleanup,
  980. .agp_enable = intel_fake_agp_enable,
  981. .cache_flush = global_cache_flush,
  982. .create_gatt_table = intel_fake_agp_create_gatt_table,
  983. .free_gatt_table = intel_fake_agp_free_gatt_table,
  984. .insert_memory = intel_fake_agp_insert_entries,
  985. .remove_memory = intel_fake_agp_remove_entries,
  986. .alloc_by_type = intel_fake_agp_alloc_by_type,
  987. .free_by_type = intel_i810_free_by_type,
  988. .agp_alloc_page = agp_generic_alloc_page,
  989. .agp_alloc_pages = agp_generic_alloc_pages,
  990. .agp_destroy_page = agp_generic_destroy_page,
  991. .agp_destroy_pages = agp_generic_destroy_pages,
  992. };
  993. #endif
  994. static const struct intel_gtt_driver i81x_gtt_driver = {
  995. .gen = 1,
  996. .has_pgtbl_enable = 1,
  997. .dma_mask_size = 32,
  998. .setup = i810_setup,
  999. .cleanup = i810_cleanup,
  1000. .check_flags = i830_check_flags,
  1001. .write_entry = i810_write_entry,
  1002. };
  1003. static const struct intel_gtt_driver i8xx_gtt_driver = {
  1004. .gen = 2,
  1005. .has_pgtbl_enable = 1,
  1006. .setup = i830_setup,
  1007. .cleanup = i830_cleanup,
  1008. .write_entry = i830_write_entry,
  1009. .dma_mask_size = 32,
  1010. .check_flags = i830_check_flags,
  1011. .chipset_flush = i830_chipset_flush,
  1012. };
  1013. static const struct intel_gtt_driver i915_gtt_driver = {
  1014. .gen = 3,
  1015. .has_pgtbl_enable = 1,
  1016. .setup = i9xx_setup,
  1017. .cleanup = i9xx_cleanup,
  1018. /* i945 is the last gpu to need phys mem (for overlay and cursors). */
  1019. .write_entry = i830_write_entry,
  1020. .dma_mask_size = 32,
  1021. .check_flags = i830_check_flags,
  1022. .chipset_flush = i9xx_chipset_flush,
  1023. };
  1024. static const struct intel_gtt_driver g33_gtt_driver = {
  1025. .gen = 3,
  1026. .is_g33 = 1,
  1027. .setup = i9xx_setup,
  1028. .cleanup = i9xx_cleanup,
  1029. .write_entry = i965_write_entry,
  1030. .dma_mask_size = 36,
  1031. .check_flags = i830_check_flags,
  1032. .chipset_flush = i9xx_chipset_flush,
  1033. };
  1034. static const struct intel_gtt_driver pineview_gtt_driver = {
  1035. .gen = 3,
  1036. .is_pineview = 1, .is_g33 = 1,
  1037. .setup = i9xx_setup,
  1038. .cleanup = i9xx_cleanup,
  1039. .write_entry = i965_write_entry,
  1040. .dma_mask_size = 36,
  1041. .check_flags = i830_check_flags,
  1042. .chipset_flush = i9xx_chipset_flush,
  1043. };
  1044. static const struct intel_gtt_driver i965_gtt_driver = {
  1045. .gen = 4,
  1046. .has_pgtbl_enable = 1,
  1047. .setup = i9xx_setup,
  1048. .cleanup = i9xx_cleanup,
  1049. .write_entry = i965_write_entry,
  1050. .dma_mask_size = 36,
  1051. .check_flags = i830_check_flags,
  1052. .chipset_flush = i9xx_chipset_flush,
  1053. };
  1054. static const struct intel_gtt_driver g4x_gtt_driver = {
  1055. .gen = 5,
  1056. .setup = i9xx_setup,
  1057. .cleanup = i9xx_cleanup,
  1058. .write_entry = i965_write_entry,
  1059. .dma_mask_size = 36,
  1060. .check_flags = i830_check_flags,
  1061. .chipset_flush = i9xx_chipset_flush,
  1062. };
  1063. static const struct intel_gtt_driver ironlake_gtt_driver = {
  1064. .gen = 5,
  1065. .is_ironlake = 1,
  1066. .setup = i9xx_setup,
  1067. .cleanup = i9xx_cleanup,
  1068. .write_entry = i965_write_entry,
  1069. .dma_mask_size = 36,
  1070. .check_flags = i830_check_flags,
  1071. .chipset_flush = i9xx_chipset_flush,
  1072. };
  1073. /* Table to describe Intel GMCH and AGP/PCIE GART drivers. At least one of
  1074. * driver and gmch_driver must be non-null, and find_gmch will determine
  1075. * which one should be used if a gmch_chip_id is present.
  1076. */
  1077. static const struct intel_gtt_driver_description {
  1078. unsigned int gmch_chip_id;
  1079. char *name;
  1080. const struct intel_gtt_driver *gtt_driver;
  1081. } intel_gtt_chipsets[] = {
  1082. { PCI_DEVICE_ID_INTEL_82810_IG1, "i810",
  1083. &i81x_gtt_driver},
  1084. { PCI_DEVICE_ID_INTEL_82810_IG3, "i810",
  1085. &i81x_gtt_driver},
  1086. { PCI_DEVICE_ID_INTEL_82810E_IG, "i810",
  1087. &i81x_gtt_driver},
  1088. { PCI_DEVICE_ID_INTEL_82815_CGC, "i815",
  1089. &i81x_gtt_driver},
  1090. { PCI_DEVICE_ID_INTEL_82830_CGC, "830M",
  1091. &i8xx_gtt_driver},
  1092. { PCI_DEVICE_ID_INTEL_82845G_IG, "845G",
  1093. &i8xx_gtt_driver},
  1094. { PCI_DEVICE_ID_INTEL_82854_IG, "854",
  1095. &i8xx_gtt_driver},
  1096. { PCI_DEVICE_ID_INTEL_82855GM_IG, "855GM",
  1097. &i8xx_gtt_driver},
  1098. { PCI_DEVICE_ID_INTEL_82865_IG, "865",
  1099. &i8xx_gtt_driver},
  1100. { PCI_DEVICE_ID_INTEL_E7221_IG, "E7221 (i915)",
  1101. &i915_gtt_driver },
  1102. { PCI_DEVICE_ID_INTEL_82915G_IG, "915G",
  1103. &i915_gtt_driver },
  1104. { PCI_DEVICE_ID_INTEL_82915GM_IG, "915GM",
  1105. &i915_gtt_driver },
  1106. { PCI_DEVICE_ID_INTEL_82945G_IG, "945G",
  1107. &i915_gtt_driver },
  1108. { PCI_DEVICE_ID_INTEL_82945GM_IG, "945GM",
  1109. &i915_gtt_driver },
  1110. { PCI_DEVICE_ID_INTEL_82945GME_IG, "945GME",
  1111. &i915_gtt_driver },
  1112. { PCI_DEVICE_ID_INTEL_82946GZ_IG, "946GZ",
  1113. &i965_gtt_driver },
  1114. { PCI_DEVICE_ID_INTEL_82G35_IG, "G35",
  1115. &i965_gtt_driver },
  1116. { PCI_DEVICE_ID_INTEL_82965Q_IG, "965Q",
  1117. &i965_gtt_driver },
  1118. { PCI_DEVICE_ID_INTEL_82965G_IG, "965G",
  1119. &i965_gtt_driver },
  1120. { PCI_DEVICE_ID_INTEL_82965GM_IG, "965GM",
  1121. &i965_gtt_driver },
  1122. { PCI_DEVICE_ID_INTEL_82965GME_IG, "965GME/GLE",
  1123. &i965_gtt_driver },
  1124. { PCI_DEVICE_ID_INTEL_G33_IG, "G33",
  1125. &g33_gtt_driver },
  1126. { PCI_DEVICE_ID_INTEL_Q35_IG, "Q35",
  1127. &g33_gtt_driver },
  1128. { PCI_DEVICE_ID_INTEL_Q33_IG, "Q33",
  1129. &g33_gtt_driver },
  1130. { PCI_DEVICE_ID_INTEL_PINEVIEW_M_IG, "GMA3150",
  1131. &pineview_gtt_driver },
  1132. { PCI_DEVICE_ID_INTEL_PINEVIEW_IG, "GMA3150",
  1133. &pineview_gtt_driver },
  1134. { PCI_DEVICE_ID_INTEL_GM45_IG, "GM45",
  1135. &g4x_gtt_driver },
  1136. { PCI_DEVICE_ID_INTEL_EAGLELAKE_IG, "Eaglelake",
  1137. &g4x_gtt_driver },
  1138. { PCI_DEVICE_ID_INTEL_Q45_IG, "Q45/Q43",
  1139. &g4x_gtt_driver },
  1140. { PCI_DEVICE_ID_INTEL_G45_IG, "G45/G43",
  1141. &g4x_gtt_driver },
  1142. { PCI_DEVICE_ID_INTEL_B43_IG, "B43",
  1143. &g4x_gtt_driver },
  1144. { PCI_DEVICE_ID_INTEL_B43_1_IG, "B43",
  1145. &g4x_gtt_driver },
  1146. { PCI_DEVICE_ID_INTEL_G41_IG, "G41",
  1147. &g4x_gtt_driver },
  1148. { PCI_DEVICE_ID_INTEL_IRONLAKE_D_IG,
  1149. "HD Graphics", &ironlake_gtt_driver },
  1150. { PCI_DEVICE_ID_INTEL_IRONLAKE_M_IG,
  1151. "HD Graphics", &ironlake_gtt_driver },
  1152. { 0, NULL, NULL }
  1153. };
  1154. static int find_gmch(u16 device)
  1155. {
  1156. struct pci_dev *gmch_device;
  1157. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL, device, NULL);
  1158. if (gmch_device && PCI_FUNC(gmch_device->devfn) != 0) {
  1159. gmch_device = pci_get_device(PCI_VENDOR_ID_INTEL,
  1160. device, gmch_device);
  1161. }
  1162. if (!gmch_device)
  1163. return 0;
  1164. intel_private.pcidev = gmch_device;
  1165. return 1;
  1166. }
  1167. int intel_gmch_probe(struct pci_dev *bridge_pdev, struct pci_dev *gpu_pdev,
  1168. struct agp_bridge_data *bridge)
  1169. {
  1170. int i, mask;
  1171. for (i = 0; intel_gtt_chipsets[i].name != NULL; i++) {
  1172. if (gpu_pdev) {
  1173. if (gpu_pdev->device ==
  1174. intel_gtt_chipsets[i].gmch_chip_id) {
  1175. intel_private.pcidev = pci_dev_get(gpu_pdev);
  1176. intel_private.driver =
  1177. intel_gtt_chipsets[i].gtt_driver;
  1178. break;
  1179. }
  1180. } else if (find_gmch(intel_gtt_chipsets[i].gmch_chip_id)) {
  1181. intel_private.driver =
  1182. intel_gtt_chipsets[i].gtt_driver;
  1183. break;
  1184. }
  1185. }
  1186. if (!intel_private.driver)
  1187. return 0;
  1188. #if IS_ENABLED(CONFIG_AGP_INTEL)
  1189. if (bridge) {
  1190. if (INTEL_GTT_GEN > 1)
  1191. return 0;
  1192. bridge->driver = &intel_fake_agp_driver;
  1193. bridge->dev_private_data = &intel_private;
  1194. bridge->dev = bridge_pdev;
  1195. }
  1196. #endif
  1197. /*
  1198. * Can be called from the fake agp driver but also directly from
  1199. * drm/i915.ko. Hence we need to check whether everything is set up
  1200. * already.
  1201. */
  1202. if (intel_private.refcount++)
  1203. return 1;
  1204. intel_private.bridge_dev = pci_dev_get(bridge_pdev);
  1205. dev_info(&bridge_pdev->dev, "Intel %s Chipset\n", intel_gtt_chipsets[i].name);
  1206. mask = intel_private.driver->dma_mask_size;
  1207. if (pci_set_dma_mask(intel_private.pcidev, DMA_BIT_MASK(mask)))
  1208. dev_err(&intel_private.pcidev->dev,
  1209. "set gfx device dma mask %d-bit failed!\n", mask);
  1210. else
  1211. pci_set_consistent_dma_mask(intel_private.pcidev,
  1212. DMA_BIT_MASK(mask));
  1213. if (intel_gtt_init() != 0) {
  1214. intel_gmch_remove();
  1215. return 0;
  1216. }
  1217. return 1;
  1218. }
  1219. EXPORT_SYMBOL(intel_gmch_probe);
  1220. void intel_gtt_get(u64 *gtt_total,
  1221. phys_addr_t *mappable_base,
  1222. resource_size_t *mappable_end)
  1223. {
  1224. *gtt_total = intel_private.gtt_total_entries << PAGE_SHIFT;
  1225. *mappable_base = intel_private.gma_bus_addr;
  1226. *mappable_end = intel_private.gtt_mappable_entries << PAGE_SHIFT;
  1227. }
  1228. EXPORT_SYMBOL(intel_gtt_get);
  1229. void intel_gtt_chipset_flush(void)
  1230. {
  1231. if (intel_private.driver->chipset_flush)
  1232. intel_private.driver->chipset_flush();
  1233. }
  1234. EXPORT_SYMBOL(intel_gtt_chipset_flush);
  1235. void intel_gmch_remove(void)
  1236. {
  1237. if (--intel_private.refcount)
  1238. return;
  1239. if (intel_private.scratch_page)
  1240. intel_gtt_teardown_scratch_page();
  1241. if (intel_private.pcidev)
  1242. pci_dev_put(intel_private.pcidev);
  1243. if (intel_private.bridge_dev)
  1244. pci_dev_put(intel_private.bridge_dev);
  1245. intel_private.driver = NULL;
  1246. }
  1247. EXPORT_SYMBOL(intel_gmch_remove);
  1248. MODULE_AUTHOR("Dave Jones, Various @Intel");
  1249. MODULE_LICENSE("GPL and additional rights");