mtk-pmic-wrap.c 42 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684
  1. /*
  2. * Copyright (c) 2014 MediaTek Inc.
  3. * Author: Flora Fu, MediaTek
  4. *
  5. * This program is free software; you can redistribute it and/or modify
  6. * it under the terms of the GNU General Public License version 2 as
  7. * published by the Free Software Foundation.
  8. *
  9. * This program is distributed in the hope that it will be useful,
  10. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  11. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  12. * GNU General Public License for more details.
  13. */
  14. #include <linux/clk.h>
  15. #include <linux/interrupt.h>
  16. #include <linux/io.h>
  17. #include <linux/kernel.h>
  18. #include <linux/module.h>
  19. #include <linux/of_device.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/regmap.h>
  22. #include <linux/reset.h>
  23. #define PWRAP_MT8135_BRIDGE_IORD_ARB_EN 0x4
  24. #define PWRAP_MT8135_BRIDGE_WACS3_EN 0x10
  25. #define PWRAP_MT8135_BRIDGE_INIT_DONE3 0x14
  26. #define PWRAP_MT8135_BRIDGE_WACS4_EN 0x24
  27. #define PWRAP_MT8135_BRIDGE_INIT_DONE4 0x28
  28. #define PWRAP_MT8135_BRIDGE_INT_EN 0x38
  29. #define PWRAP_MT8135_BRIDGE_TIMER_EN 0x48
  30. #define PWRAP_MT8135_BRIDGE_WDT_UNIT 0x50
  31. #define PWRAP_MT8135_BRIDGE_WDT_SRC_EN 0x54
  32. /* macro for wrapper status */
  33. #define PWRAP_GET_WACS_RDATA(x) (((x) >> 0) & 0x0000ffff)
  34. #define PWRAP_GET_WACS_FSM(x) (((x) >> 16) & 0x00000007)
  35. #define PWRAP_GET_WACS_REQ(x) (((x) >> 19) & 0x00000001)
  36. #define PWRAP_STATE_SYNC_IDLE0 (1 << 20)
  37. #define PWRAP_STATE_INIT_DONE0 (1 << 21)
  38. /* macro for WACS FSM */
  39. #define PWRAP_WACS_FSM_IDLE 0x00
  40. #define PWRAP_WACS_FSM_REQ 0x02
  41. #define PWRAP_WACS_FSM_WFDLE 0x04
  42. #define PWRAP_WACS_FSM_WFVLDCLR 0x06
  43. #define PWRAP_WACS_INIT_DONE 0x01
  44. #define PWRAP_WACS_WACS_SYNC_IDLE 0x01
  45. #define PWRAP_WACS_SYNC_BUSY 0x00
  46. /* macro for device wrapper default value */
  47. #define PWRAP_DEW_READ_TEST_VAL 0x5aa5
  48. #define PWRAP_DEW_WRITE_TEST_VAL 0xa55a
  49. /* macro for manual command */
  50. #define PWRAP_MAN_CMD_SPI_WRITE_NEW (1 << 14)
  51. #define PWRAP_MAN_CMD_SPI_WRITE (1 << 13)
  52. #define PWRAP_MAN_CMD_OP_CSH (0x0 << 8)
  53. #define PWRAP_MAN_CMD_OP_CSL (0x1 << 8)
  54. #define PWRAP_MAN_CMD_OP_CK (0x2 << 8)
  55. #define PWRAP_MAN_CMD_OP_OUTS (0x8 << 8)
  56. #define PWRAP_MAN_CMD_OP_OUTD (0x9 << 8)
  57. #define PWRAP_MAN_CMD_OP_OUTQ (0xa << 8)
  58. /* macro for Watch Dog Timer Source */
  59. #define PWRAP_WDT_SRC_EN_STAUPD_TRIG (1 << 25)
  60. #define PWRAP_WDT_SRC_EN_HARB_STAUPD_DLE (1 << 20)
  61. #define PWRAP_WDT_SRC_EN_HARB_STAUPD_ALE (1 << 6)
  62. #define PWRAP_WDT_SRC_MASK_ALL 0xffffffff
  63. #define PWRAP_WDT_SRC_MASK_NO_STAUPD ~(PWRAP_WDT_SRC_EN_STAUPD_TRIG | \
  64. PWRAP_WDT_SRC_EN_HARB_STAUPD_DLE | \
  65. PWRAP_WDT_SRC_EN_HARB_STAUPD_ALE)
  66. /* Group of bits used for shown slave capability */
  67. #define PWRAP_SLV_CAP_SPI BIT(0)
  68. #define PWRAP_SLV_CAP_DUALIO BIT(1)
  69. #define PWRAP_SLV_CAP_SECURITY BIT(2)
  70. #define HAS_CAP(_c, _x) (((_c) & (_x)) == (_x))
  71. /* defines for slave device wrapper registers */
  72. enum dew_regs {
  73. PWRAP_DEW_BASE,
  74. PWRAP_DEW_DIO_EN,
  75. PWRAP_DEW_READ_TEST,
  76. PWRAP_DEW_WRITE_TEST,
  77. PWRAP_DEW_CRC_EN,
  78. PWRAP_DEW_CRC_VAL,
  79. PWRAP_DEW_MON_GRP_SEL,
  80. PWRAP_DEW_CIPHER_KEY_SEL,
  81. PWRAP_DEW_CIPHER_IV_SEL,
  82. PWRAP_DEW_CIPHER_RDY,
  83. PWRAP_DEW_CIPHER_MODE,
  84. PWRAP_DEW_CIPHER_SWRST,
  85. /* MT6397 only regs */
  86. PWRAP_DEW_EVENT_OUT_EN,
  87. PWRAP_DEW_EVENT_SRC_EN,
  88. PWRAP_DEW_EVENT_SRC,
  89. PWRAP_DEW_EVENT_FLAG,
  90. PWRAP_DEW_MON_FLAG_SEL,
  91. PWRAP_DEW_EVENT_TEST,
  92. PWRAP_DEW_CIPHER_LOAD,
  93. PWRAP_DEW_CIPHER_START,
  94. /* MT6323 only regs */
  95. PWRAP_DEW_CIPHER_EN,
  96. PWRAP_DEW_RDDMY_NO,
  97. };
  98. static const u32 mt6323_regs[] = {
  99. [PWRAP_DEW_BASE] = 0x0000,
  100. [PWRAP_DEW_DIO_EN] = 0x018a,
  101. [PWRAP_DEW_READ_TEST] = 0x018c,
  102. [PWRAP_DEW_WRITE_TEST] = 0x018e,
  103. [PWRAP_DEW_CRC_EN] = 0x0192,
  104. [PWRAP_DEW_CRC_VAL] = 0x0194,
  105. [PWRAP_DEW_MON_GRP_SEL] = 0x0196,
  106. [PWRAP_DEW_CIPHER_KEY_SEL] = 0x0198,
  107. [PWRAP_DEW_CIPHER_IV_SEL] = 0x019a,
  108. [PWRAP_DEW_CIPHER_EN] = 0x019c,
  109. [PWRAP_DEW_CIPHER_RDY] = 0x019e,
  110. [PWRAP_DEW_CIPHER_MODE] = 0x01a0,
  111. [PWRAP_DEW_CIPHER_SWRST] = 0x01a2,
  112. [PWRAP_DEW_RDDMY_NO] = 0x01a4,
  113. };
  114. static const u32 mt6397_regs[] = {
  115. [PWRAP_DEW_BASE] = 0xbc00,
  116. [PWRAP_DEW_EVENT_OUT_EN] = 0xbc00,
  117. [PWRAP_DEW_DIO_EN] = 0xbc02,
  118. [PWRAP_DEW_EVENT_SRC_EN] = 0xbc04,
  119. [PWRAP_DEW_EVENT_SRC] = 0xbc06,
  120. [PWRAP_DEW_EVENT_FLAG] = 0xbc08,
  121. [PWRAP_DEW_READ_TEST] = 0xbc0a,
  122. [PWRAP_DEW_WRITE_TEST] = 0xbc0c,
  123. [PWRAP_DEW_CRC_EN] = 0xbc0e,
  124. [PWRAP_DEW_CRC_VAL] = 0xbc10,
  125. [PWRAP_DEW_MON_GRP_SEL] = 0xbc12,
  126. [PWRAP_DEW_MON_FLAG_SEL] = 0xbc14,
  127. [PWRAP_DEW_EVENT_TEST] = 0xbc16,
  128. [PWRAP_DEW_CIPHER_KEY_SEL] = 0xbc18,
  129. [PWRAP_DEW_CIPHER_IV_SEL] = 0xbc1a,
  130. [PWRAP_DEW_CIPHER_LOAD] = 0xbc1c,
  131. [PWRAP_DEW_CIPHER_START] = 0xbc1e,
  132. [PWRAP_DEW_CIPHER_RDY] = 0xbc20,
  133. [PWRAP_DEW_CIPHER_MODE] = 0xbc22,
  134. [PWRAP_DEW_CIPHER_SWRST] = 0xbc24,
  135. };
  136. static const u32 mt6351_regs[] = {
  137. [PWRAP_DEW_DIO_EN] = 0x02F2,
  138. [PWRAP_DEW_READ_TEST] = 0x02F4,
  139. [PWRAP_DEW_WRITE_TEST] = 0x02F6,
  140. [PWRAP_DEW_CRC_EN] = 0x02FA,
  141. [PWRAP_DEW_CRC_VAL] = 0x02FC,
  142. [PWRAP_DEW_CIPHER_KEY_SEL] = 0x0300,
  143. [PWRAP_DEW_CIPHER_IV_SEL] = 0x0302,
  144. [PWRAP_DEW_CIPHER_EN] = 0x0304,
  145. [PWRAP_DEW_CIPHER_RDY] = 0x0306,
  146. [PWRAP_DEW_CIPHER_MODE] = 0x0308,
  147. [PWRAP_DEW_CIPHER_SWRST] = 0x030A,
  148. [PWRAP_DEW_RDDMY_NO] = 0x030C,
  149. };
  150. enum pwrap_regs {
  151. PWRAP_MUX_SEL,
  152. PWRAP_WRAP_EN,
  153. PWRAP_DIO_EN,
  154. PWRAP_SIDLY,
  155. PWRAP_CSHEXT_WRITE,
  156. PWRAP_CSHEXT_READ,
  157. PWRAP_CSLEXT_START,
  158. PWRAP_CSLEXT_END,
  159. PWRAP_STAUPD_PRD,
  160. PWRAP_STAUPD_GRPEN,
  161. PWRAP_STAUPD_MAN_TRIG,
  162. PWRAP_STAUPD_STA,
  163. PWRAP_WRAP_STA,
  164. PWRAP_HARB_INIT,
  165. PWRAP_HARB_HPRIO,
  166. PWRAP_HIPRIO_ARB_EN,
  167. PWRAP_HARB_STA0,
  168. PWRAP_HARB_STA1,
  169. PWRAP_MAN_EN,
  170. PWRAP_MAN_CMD,
  171. PWRAP_MAN_RDATA,
  172. PWRAP_MAN_VLDCLR,
  173. PWRAP_WACS0_EN,
  174. PWRAP_INIT_DONE0,
  175. PWRAP_WACS0_CMD,
  176. PWRAP_WACS0_RDATA,
  177. PWRAP_WACS0_VLDCLR,
  178. PWRAP_WACS1_EN,
  179. PWRAP_INIT_DONE1,
  180. PWRAP_WACS1_CMD,
  181. PWRAP_WACS1_RDATA,
  182. PWRAP_WACS1_VLDCLR,
  183. PWRAP_WACS2_EN,
  184. PWRAP_INIT_DONE2,
  185. PWRAP_WACS2_CMD,
  186. PWRAP_WACS2_RDATA,
  187. PWRAP_WACS2_VLDCLR,
  188. PWRAP_INT_EN,
  189. PWRAP_INT_FLG_RAW,
  190. PWRAP_INT_FLG,
  191. PWRAP_INT_CLR,
  192. PWRAP_SIG_ADR,
  193. PWRAP_SIG_MODE,
  194. PWRAP_SIG_VALUE,
  195. PWRAP_SIG_ERRVAL,
  196. PWRAP_CRC_EN,
  197. PWRAP_TIMER_EN,
  198. PWRAP_TIMER_STA,
  199. PWRAP_WDT_UNIT,
  200. PWRAP_WDT_SRC_EN,
  201. PWRAP_WDT_FLG,
  202. PWRAP_DEBUG_INT_SEL,
  203. PWRAP_CIPHER_KEY_SEL,
  204. PWRAP_CIPHER_IV_SEL,
  205. PWRAP_CIPHER_RDY,
  206. PWRAP_CIPHER_MODE,
  207. PWRAP_CIPHER_SWRST,
  208. PWRAP_DCM_EN,
  209. PWRAP_DCM_DBC_PRD,
  210. /* MT2701 only regs */
  211. PWRAP_ADC_CMD_ADDR,
  212. PWRAP_PWRAP_ADC_CMD,
  213. PWRAP_ADC_RDY_ADDR,
  214. PWRAP_ADC_RDATA_ADDR1,
  215. PWRAP_ADC_RDATA_ADDR2,
  216. /* MT7622 only regs */
  217. PWRAP_EINT_STA0_ADR,
  218. PWRAP_EINT_STA1_ADR,
  219. PWRAP_STA,
  220. PWRAP_CLR,
  221. PWRAP_DVFS_ADR8,
  222. PWRAP_DVFS_WDATA8,
  223. PWRAP_DVFS_ADR9,
  224. PWRAP_DVFS_WDATA9,
  225. PWRAP_DVFS_ADR10,
  226. PWRAP_DVFS_WDATA10,
  227. PWRAP_DVFS_ADR11,
  228. PWRAP_DVFS_WDATA11,
  229. PWRAP_DVFS_ADR12,
  230. PWRAP_DVFS_WDATA12,
  231. PWRAP_DVFS_ADR13,
  232. PWRAP_DVFS_WDATA13,
  233. PWRAP_DVFS_ADR14,
  234. PWRAP_DVFS_WDATA14,
  235. PWRAP_DVFS_ADR15,
  236. PWRAP_DVFS_WDATA15,
  237. PWRAP_EXT_CK,
  238. PWRAP_ADC_RDATA_ADDR,
  239. PWRAP_GPS_STA,
  240. PWRAP_SW_RST,
  241. PWRAP_DVFS_STEP_CTRL0,
  242. PWRAP_DVFS_STEP_CTRL1,
  243. PWRAP_DVFS_STEP_CTRL2,
  244. PWRAP_SPI2_CTRL,
  245. /* MT8135 only regs */
  246. PWRAP_CSHEXT,
  247. PWRAP_EVENT_IN_EN,
  248. PWRAP_EVENT_DST_EN,
  249. PWRAP_RRARB_INIT,
  250. PWRAP_RRARB_EN,
  251. PWRAP_RRARB_STA0,
  252. PWRAP_RRARB_STA1,
  253. PWRAP_EVENT_STA,
  254. PWRAP_EVENT_STACLR,
  255. PWRAP_CIPHER_LOAD,
  256. PWRAP_CIPHER_START,
  257. /* MT8173 only regs */
  258. PWRAP_RDDMY,
  259. PWRAP_SI_CK_CON,
  260. PWRAP_DVFS_ADR0,
  261. PWRAP_DVFS_WDATA0,
  262. PWRAP_DVFS_ADR1,
  263. PWRAP_DVFS_WDATA1,
  264. PWRAP_DVFS_ADR2,
  265. PWRAP_DVFS_WDATA2,
  266. PWRAP_DVFS_ADR3,
  267. PWRAP_DVFS_WDATA3,
  268. PWRAP_DVFS_ADR4,
  269. PWRAP_DVFS_WDATA4,
  270. PWRAP_DVFS_ADR5,
  271. PWRAP_DVFS_WDATA5,
  272. PWRAP_DVFS_ADR6,
  273. PWRAP_DVFS_WDATA6,
  274. PWRAP_DVFS_ADR7,
  275. PWRAP_DVFS_WDATA7,
  276. PWRAP_SPMINF_STA,
  277. PWRAP_CIPHER_EN,
  278. };
  279. static int mt2701_regs[] = {
  280. [PWRAP_MUX_SEL] = 0x0,
  281. [PWRAP_WRAP_EN] = 0x4,
  282. [PWRAP_DIO_EN] = 0x8,
  283. [PWRAP_SIDLY] = 0xc,
  284. [PWRAP_RDDMY] = 0x18,
  285. [PWRAP_SI_CK_CON] = 0x1c,
  286. [PWRAP_CSHEXT_WRITE] = 0x20,
  287. [PWRAP_CSHEXT_READ] = 0x24,
  288. [PWRAP_CSLEXT_START] = 0x28,
  289. [PWRAP_CSLEXT_END] = 0x2c,
  290. [PWRAP_STAUPD_PRD] = 0x30,
  291. [PWRAP_STAUPD_GRPEN] = 0x34,
  292. [PWRAP_STAUPD_MAN_TRIG] = 0x38,
  293. [PWRAP_STAUPD_STA] = 0x3c,
  294. [PWRAP_WRAP_STA] = 0x44,
  295. [PWRAP_HARB_INIT] = 0x48,
  296. [PWRAP_HARB_HPRIO] = 0x4c,
  297. [PWRAP_HIPRIO_ARB_EN] = 0x50,
  298. [PWRAP_HARB_STA0] = 0x54,
  299. [PWRAP_HARB_STA1] = 0x58,
  300. [PWRAP_MAN_EN] = 0x5c,
  301. [PWRAP_MAN_CMD] = 0x60,
  302. [PWRAP_MAN_RDATA] = 0x64,
  303. [PWRAP_MAN_VLDCLR] = 0x68,
  304. [PWRAP_WACS0_EN] = 0x6c,
  305. [PWRAP_INIT_DONE0] = 0x70,
  306. [PWRAP_WACS0_CMD] = 0x74,
  307. [PWRAP_WACS0_RDATA] = 0x78,
  308. [PWRAP_WACS0_VLDCLR] = 0x7c,
  309. [PWRAP_WACS1_EN] = 0x80,
  310. [PWRAP_INIT_DONE1] = 0x84,
  311. [PWRAP_WACS1_CMD] = 0x88,
  312. [PWRAP_WACS1_RDATA] = 0x8c,
  313. [PWRAP_WACS1_VLDCLR] = 0x90,
  314. [PWRAP_WACS2_EN] = 0x94,
  315. [PWRAP_INIT_DONE2] = 0x98,
  316. [PWRAP_WACS2_CMD] = 0x9c,
  317. [PWRAP_WACS2_RDATA] = 0xa0,
  318. [PWRAP_WACS2_VLDCLR] = 0xa4,
  319. [PWRAP_INT_EN] = 0xa8,
  320. [PWRAP_INT_FLG_RAW] = 0xac,
  321. [PWRAP_INT_FLG] = 0xb0,
  322. [PWRAP_INT_CLR] = 0xb4,
  323. [PWRAP_SIG_ADR] = 0xb8,
  324. [PWRAP_SIG_MODE] = 0xbc,
  325. [PWRAP_SIG_VALUE] = 0xc0,
  326. [PWRAP_SIG_ERRVAL] = 0xc4,
  327. [PWRAP_CRC_EN] = 0xc8,
  328. [PWRAP_TIMER_EN] = 0xcc,
  329. [PWRAP_TIMER_STA] = 0xd0,
  330. [PWRAP_WDT_UNIT] = 0xd4,
  331. [PWRAP_WDT_SRC_EN] = 0xd8,
  332. [PWRAP_WDT_FLG] = 0xdc,
  333. [PWRAP_DEBUG_INT_SEL] = 0xe0,
  334. [PWRAP_DVFS_ADR0] = 0xe4,
  335. [PWRAP_DVFS_WDATA0] = 0xe8,
  336. [PWRAP_DVFS_ADR1] = 0xec,
  337. [PWRAP_DVFS_WDATA1] = 0xf0,
  338. [PWRAP_DVFS_ADR2] = 0xf4,
  339. [PWRAP_DVFS_WDATA2] = 0xf8,
  340. [PWRAP_DVFS_ADR3] = 0xfc,
  341. [PWRAP_DVFS_WDATA3] = 0x100,
  342. [PWRAP_DVFS_ADR4] = 0x104,
  343. [PWRAP_DVFS_WDATA4] = 0x108,
  344. [PWRAP_DVFS_ADR5] = 0x10c,
  345. [PWRAP_DVFS_WDATA5] = 0x110,
  346. [PWRAP_DVFS_ADR6] = 0x114,
  347. [PWRAP_DVFS_WDATA6] = 0x118,
  348. [PWRAP_DVFS_ADR7] = 0x11c,
  349. [PWRAP_DVFS_WDATA7] = 0x120,
  350. [PWRAP_CIPHER_KEY_SEL] = 0x124,
  351. [PWRAP_CIPHER_IV_SEL] = 0x128,
  352. [PWRAP_CIPHER_EN] = 0x12c,
  353. [PWRAP_CIPHER_RDY] = 0x130,
  354. [PWRAP_CIPHER_MODE] = 0x134,
  355. [PWRAP_CIPHER_SWRST] = 0x138,
  356. [PWRAP_DCM_EN] = 0x13c,
  357. [PWRAP_DCM_DBC_PRD] = 0x140,
  358. [PWRAP_ADC_CMD_ADDR] = 0x144,
  359. [PWRAP_PWRAP_ADC_CMD] = 0x148,
  360. [PWRAP_ADC_RDY_ADDR] = 0x14c,
  361. [PWRAP_ADC_RDATA_ADDR1] = 0x150,
  362. [PWRAP_ADC_RDATA_ADDR2] = 0x154,
  363. };
  364. static int mt6797_regs[] = {
  365. [PWRAP_MUX_SEL] = 0x0,
  366. [PWRAP_WRAP_EN] = 0x4,
  367. [PWRAP_DIO_EN] = 0x8,
  368. [PWRAP_SIDLY] = 0xC,
  369. [PWRAP_RDDMY] = 0x10,
  370. [PWRAP_CSHEXT_WRITE] = 0x18,
  371. [PWRAP_CSHEXT_READ] = 0x1C,
  372. [PWRAP_CSLEXT_START] = 0x20,
  373. [PWRAP_CSLEXT_END] = 0x24,
  374. [PWRAP_STAUPD_PRD] = 0x28,
  375. [PWRAP_HARB_HPRIO] = 0x50,
  376. [PWRAP_HIPRIO_ARB_EN] = 0x54,
  377. [PWRAP_MAN_EN] = 0x60,
  378. [PWRAP_MAN_CMD] = 0x64,
  379. [PWRAP_WACS0_EN] = 0x70,
  380. [PWRAP_WACS1_EN] = 0x84,
  381. [PWRAP_WACS2_EN] = 0x98,
  382. [PWRAP_INIT_DONE2] = 0x9C,
  383. [PWRAP_WACS2_CMD] = 0xA0,
  384. [PWRAP_WACS2_RDATA] = 0xA4,
  385. [PWRAP_WACS2_VLDCLR] = 0xA8,
  386. [PWRAP_INT_EN] = 0xC0,
  387. [PWRAP_INT_FLG_RAW] = 0xC4,
  388. [PWRAP_INT_FLG] = 0xC8,
  389. [PWRAP_INT_CLR] = 0xCC,
  390. [PWRAP_TIMER_EN] = 0xF4,
  391. [PWRAP_WDT_UNIT] = 0xFC,
  392. [PWRAP_WDT_SRC_EN] = 0x100,
  393. [PWRAP_DCM_EN] = 0x1CC,
  394. [PWRAP_DCM_DBC_PRD] = 0x1D4,
  395. };
  396. static int mt7622_regs[] = {
  397. [PWRAP_MUX_SEL] = 0x0,
  398. [PWRAP_WRAP_EN] = 0x4,
  399. [PWRAP_DIO_EN] = 0x8,
  400. [PWRAP_SIDLY] = 0xC,
  401. [PWRAP_RDDMY] = 0x10,
  402. [PWRAP_SI_CK_CON] = 0x14,
  403. [PWRAP_CSHEXT_WRITE] = 0x18,
  404. [PWRAP_CSHEXT_READ] = 0x1C,
  405. [PWRAP_CSLEXT_START] = 0x20,
  406. [PWRAP_CSLEXT_END] = 0x24,
  407. [PWRAP_STAUPD_PRD] = 0x28,
  408. [PWRAP_STAUPD_GRPEN] = 0x2C,
  409. [PWRAP_EINT_STA0_ADR] = 0x30,
  410. [PWRAP_EINT_STA1_ADR] = 0x34,
  411. [PWRAP_STA] = 0x38,
  412. [PWRAP_CLR] = 0x3C,
  413. [PWRAP_STAUPD_MAN_TRIG] = 0x40,
  414. [PWRAP_STAUPD_STA] = 0x44,
  415. [PWRAP_WRAP_STA] = 0x48,
  416. [PWRAP_HARB_INIT] = 0x4C,
  417. [PWRAP_HARB_HPRIO] = 0x50,
  418. [PWRAP_HIPRIO_ARB_EN] = 0x54,
  419. [PWRAP_HARB_STA0] = 0x58,
  420. [PWRAP_HARB_STA1] = 0x5C,
  421. [PWRAP_MAN_EN] = 0x60,
  422. [PWRAP_MAN_CMD] = 0x64,
  423. [PWRAP_MAN_RDATA] = 0x68,
  424. [PWRAP_MAN_VLDCLR] = 0x6C,
  425. [PWRAP_WACS0_EN] = 0x70,
  426. [PWRAP_INIT_DONE0] = 0x74,
  427. [PWRAP_WACS0_CMD] = 0x78,
  428. [PWRAP_WACS0_RDATA] = 0x7C,
  429. [PWRAP_WACS0_VLDCLR] = 0x80,
  430. [PWRAP_WACS1_EN] = 0x84,
  431. [PWRAP_INIT_DONE1] = 0x88,
  432. [PWRAP_WACS1_CMD] = 0x8C,
  433. [PWRAP_WACS1_RDATA] = 0x90,
  434. [PWRAP_WACS1_VLDCLR] = 0x94,
  435. [PWRAP_WACS2_EN] = 0x98,
  436. [PWRAP_INIT_DONE2] = 0x9C,
  437. [PWRAP_WACS2_CMD] = 0xA0,
  438. [PWRAP_WACS2_RDATA] = 0xA4,
  439. [PWRAP_WACS2_VLDCLR] = 0xA8,
  440. [PWRAP_INT_EN] = 0xAC,
  441. [PWRAP_INT_FLG_RAW] = 0xB0,
  442. [PWRAP_INT_FLG] = 0xB4,
  443. [PWRAP_INT_CLR] = 0xB8,
  444. [PWRAP_SIG_ADR] = 0xBC,
  445. [PWRAP_SIG_MODE] = 0xC0,
  446. [PWRAP_SIG_VALUE] = 0xC4,
  447. [PWRAP_SIG_ERRVAL] = 0xC8,
  448. [PWRAP_CRC_EN] = 0xCC,
  449. [PWRAP_TIMER_EN] = 0xD0,
  450. [PWRAP_TIMER_STA] = 0xD4,
  451. [PWRAP_WDT_UNIT] = 0xD8,
  452. [PWRAP_WDT_SRC_EN] = 0xDC,
  453. [PWRAP_WDT_FLG] = 0xE0,
  454. [PWRAP_DEBUG_INT_SEL] = 0xE4,
  455. [PWRAP_DVFS_ADR0] = 0xE8,
  456. [PWRAP_DVFS_WDATA0] = 0xEC,
  457. [PWRAP_DVFS_ADR1] = 0xF0,
  458. [PWRAP_DVFS_WDATA1] = 0xF4,
  459. [PWRAP_DVFS_ADR2] = 0xF8,
  460. [PWRAP_DVFS_WDATA2] = 0xFC,
  461. [PWRAP_DVFS_ADR3] = 0x100,
  462. [PWRAP_DVFS_WDATA3] = 0x104,
  463. [PWRAP_DVFS_ADR4] = 0x108,
  464. [PWRAP_DVFS_WDATA4] = 0x10C,
  465. [PWRAP_DVFS_ADR5] = 0x110,
  466. [PWRAP_DVFS_WDATA5] = 0x114,
  467. [PWRAP_DVFS_ADR6] = 0x118,
  468. [PWRAP_DVFS_WDATA6] = 0x11C,
  469. [PWRAP_DVFS_ADR7] = 0x120,
  470. [PWRAP_DVFS_WDATA7] = 0x124,
  471. [PWRAP_DVFS_ADR8] = 0x128,
  472. [PWRAP_DVFS_WDATA8] = 0x12C,
  473. [PWRAP_DVFS_ADR9] = 0x130,
  474. [PWRAP_DVFS_WDATA9] = 0x134,
  475. [PWRAP_DVFS_ADR10] = 0x138,
  476. [PWRAP_DVFS_WDATA10] = 0x13C,
  477. [PWRAP_DVFS_ADR11] = 0x140,
  478. [PWRAP_DVFS_WDATA11] = 0x144,
  479. [PWRAP_DVFS_ADR12] = 0x148,
  480. [PWRAP_DVFS_WDATA12] = 0x14C,
  481. [PWRAP_DVFS_ADR13] = 0x150,
  482. [PWRAP_DVFS_WDATA13] = 0x154,
  483. [PWRAP_DVFS_ADR14] = 0x158,
  484. [PWRAP_DVFS_WDATA14] = 0x15C,
  485. [PWRAP_DVFS_ADR15] = 0x160,
  486. [PWRAP_DVFS_WDATA15] = 0x164,
  487. [PWRAP_SPMINF_STA] = 0x168,
  488. [PWRAP_CIPHER_KEY_SEL] = 0x16C,
  489. [PWRAP_CIPHER_IV_SEL] = 0x170,
  490. [PWRAP_CIPHER_EN] = 0x174,
  491. [PWRAP_CIPHER_RDY] = 0x178,
  492. [PWRAP_CIPHER_MODE] = 0x17C,
  493. [PWRAP_CIPHER_SWRST] = 0x180,
  494. [PWRAP_DCM_EN] = 0x184,
  495. [PWRAP_DCM_DBC_PRD] = 0x188,
  496. [PWRAP_EXT_CK] = 0x18C,
  497. [PWRAP_ADC_CMD_ADDR] = 0x190,
  498. [PWRAP_PWRAP_ADC_CMD] = 0x194,
  499. [PWRAP_ADC_RDATA_ADDR] = 0x198,
  500. [PWRAP_GPS_STA] = 0x19C,
  501. [PWRAP_SW_RST] = 0x1A0,
  502. [PWRAP_DVFS_STEP_CTRL0] = 0x238,
  503. [PWRAP_DVFS_STEP_CTRL1] = 0x23C,
  504. [PWRAP_DVFS_STEP_CTRL2] = 0x240,
  505. [PWRAP_SPI2_CTRL] = 0x244,
  506. };
  507. static int mt8173_regs[] = {
  508. [PWRAP_MUX_SEL] = 0x0,
  509. [PWRAP_WRAP_EN] = 0x4,
  510. [PWRAP_DIO_EN] = 0x8,
  511. [PWRAP_SIDLY] = 0xc,
  512. [PWRAP_RDDMY] = 0x10,
  513. [PWRAP_SI_CK_CON] = 0x14,
  514. [PWRAP_CSHEXT_WRITE] = 0x18,
  515. [PWRAP_CSHEXT_READ] = 0x1c,
  516. [PWRAP_CSLEXT_START] = 0x20,
  517. [PWRAP_CSLEXT_END] = 0x24,
  518. [PWRAP_STAUPD_PRD] = 0x28,
  519. [PWRAP_STAUPD_GRPEN] = 0x2c,
  520. [PWRAP_STAUPD_MAN_TRIG] = 0x40,
  521. [PWRAP_STAUPD_STA] = 0x44,
  522. [PWRAP_WRAP_STA] = 0x48,
  523. [PWRAP_HARB_INIT] = 0x4c,
  524. [PWRAP_HARB_HPRIO] = 0x50,
  525. [PWRAP_HIPRIO_ARB_EN] = 0x54,
  526. [PWRAP_HARB_STA0] = 0x58,
  527. [PWRAP_HARB_STA1] = 0x5c,
  528. [PWRAP_MAN_EN] = 0x60,
  529. [PWRAP_MAN_CMD] = 0x64,
  530. [PWRAP_MAN_RDATA] = 0x68,
  531. [PWRAP_MAN_VLDCLR] = 0x6c,
  532. [PWRAP_WACS0_EN] = 0x70,
  533. [PWRAP_INIT_DONE0] = 0x74,
  534. [PWRAP_WACS0_CMD] = 0x78,
  535. [PWRAP_WACS0_RDATA] = 0x7c,
  536. [PWRAP_WACS0_VLDCLR] = 0x80,
  537. [PWRAP_WACS1_EN] = 0x84,
  538. [PWRAP_INIT_DONE1] = 0x88,
  539. [PWRAP_WACS1_CMD] = 0x8c,
  540. [PWRAP_WACS1_RDATA] = 0x90,
  541. [PWRAP_WACS1_VLDCLR] = 0x94,
  542. [PWRAP_WACS2_EN] = 0x98,
  543. [PWRAP_INIT_DONE2] = 0x9c,
  544. [PWRAP_WACS2_CMD] = 0xa0,
  545. [PWRAP_WACS2_RDATA] = 0xa4,
  546. [PWRAP_WACS2_VLDCLR] = 0xa8,
  547. [PWRAP_INT_EN] = 0xac,
  548. [PWRAP_INT_FLG_RAW] = 0xb0,
  549. [PWRAP_INT_FLG] = 0xb4,
  550. [PWRAP_INT_CLR] = 0xb8,
  551. [PWRAP_SIG_ADR] = 0xbc,
  552. [PWRAP_SIG_MODE] = 0xc0,
  553. [PWRAP_SIG_VALUE] = 0xc4,
  554. [PWRAP_SIG_ERRVAL] = 0xc8,
  555. [PWRAP_CRC_EN] = 0xcc,
  556. [PWRAP_TIMER_EN] = 0xd0,
  557. [PWRAP_TIMER_STA] = 0xd4,
  558. [PWRAP_WDT_UNIT] = 0xd8,
  559. [PWRAP_WDT_SRC_EN] = 0xdc,
  560. [PWRAP_WDT_FLG] = 0xe0,
  561. [PWRAP_DEBUG_INT_SEL] = 0xe4,
  562. [PWRAP_DVFS_ADR0] = 0xe8,
  563. [PWRAP_DVFS_WDATA0] = 0xec,
  564. [PWRAP_DVFS_ADR1] = 0xf0,
  565. [PWRAP_DVFS_WDATA1] = 0xf4,
  566. [PWRAP_DVFS_ADR2] = 0xf8,
  567. [PWRAP_DVFS_WDATA2] = 0xfc,
  568. [PWRAP_DVFS_ADR3] = 0x100,
  569. [PWRAP_DVFS_WDATA3] = 0x104,
  570. [PWRAP_DVFS_ADR4] = 0x108,
  571. [PWRAP_DVFS_WDATA4] = 0x10c,
  572. [PWRAP_DVFS_ADR5] = 0x110,
  573. [PWRAP_DVFS_WDATA5] = 0x114,
  574. [PWRAP_DVFS_ADR6] = 0x118,
  575. [PWRAP_DVFS_WDATA6] = 0x11c,
  576. [PWRAP_DVFS_ADR7] = 0x120,
  577. [PWRAP_DVFS_WDATA7] = 0x124,
  578. [PWRAP_SPMINF_STA] = 0x128,
  579. [PWRAP_CIPHER_KEY_SEL] = 0x12c,
  580. [PWRAP_CIPHER_IV_SEL] = 0x130,
  581. [PWRAP_CIPHER_EN] = 0x134,
  582. [PWRAP_CIPHER_RDY] = 0x138,
  583. [PWRAP_CIPHER_MODE] = 0x13c,
  584. [PWRAP_CIPHER_SWRST] = 0x140,
  585. [PWRAP_DCM_EN] = 0x144,
  586. [PWRAP_DCM_DBC_PRD] = 0x148,
  587. };
  588. static int mt8135_regs[] = {
  589. [PWRAP_MUX_SEL] = 0x0,
  590. [PWRAP_WRAP_EN] = 0x4,
  591. [PWRAP_DIO_EN] = 0x8,
  592. [PWRAP_SIDLY] = 0xc,
  593. [PWRAP_CSHEXT] = 0x10,
  594. [PWRAP_CSHEXT_WRITE] = 0x14,
  595. [PWRAP_CSHEXT_READ] = 0x18,
  596. [PWRAP_CSLEXT_START] = 0x1c,
  597. [PWRAP_CSLEXT_END] = 0x20,
  598. [PWRAP_STAUPD_PRD] = 0x24,
  599. [PWRAP_STAUPD_GRPEN] = 0x28,
  600. [PWRAP_STAUPD_MAN_TRIG] = 0x2c,
  601. [PWRAP_STAUPD_STA] = 0x30,
  602. [PWRAP_EVENT_IN_EN] = 0x34,
  603. [PWRAP_EVENT_DST_EN] = 0x38,
  604. [PWRAP_WRAP_STA] = 0x3c,
  605. [PWRAP_RRARB_INIT] = 0x40,
  606. [PWRAP_RRARB_EN] = 0x44,
  607. [PWRAP_RRARB_STA0] = 0x48,
  608. [PWRAP_RRARB_STA1] = 0x4c,
  609. [PWRAP_HARB_INIT] = 0x50,
  610. [PWRAP_HARB_HPRIO] = 0x54,
  611. [PWRAP_HIPRIO_ARB_EN] = 0x58,
  612. [PWRAP_HARB_STA0] = 0x5c,
  613. [PWRAP_HARB_STA1] = 0x60,
  614. [PWRAP_MAN_EN] = 0x64,
  615. [PWRAP_MAN_CMD] = 0x68,
  616. [PWRAP_MAN_RDATA] = 0x6c,
  617. [PWRAP_MAN_VLDCLR] = 0x70,
  618. [PWRAP_WACS0_EN] = 0x74,
  619. [PWRAP_INIT_DONE0] = 0x78,
  620. [PWRAP_WACS0_CMD] = 0x7c,
  621. [PWRAP_WACS0_RDATA] = 0x80,
  622. [PWRAP_WACS0_VLDCLR] = 0x84,
  623. [PWRAP_WACS1_EN] = 0x88,
  624. [PWRAP_INIT_DONE1] = 0x8c,
  625. [PWRAP_WACS1_CMD] = 0x90,
  626. [PWRAP_WACS1_RDATA] = 0x94,
  627. [PWRAP_WACS1_VLDCLR] = 0x98,
  628. [PWRAP_WACS2_EN] = 0x9c,
  629. [PWRAP_INIT_DONE2] = 0xa0,
  630. [PWRAP_WACS2_CMD] = 0xa4,
  631. [PWRAP_WACS2_RDATA] = 0xa8,
  632. [PWRAP_WACS2_VLDCLR] = 0xac,
  633. [PWRAP_INT_EN] = 0xb0,
  634. [PWRAP_INT_FLG_RAW] = 0xb4,
  635. [PWRAP_INT_FLG] = 0xb8,
  636. [PWRAP_INT_CLR] = 0xbc,
  637. [PWRAP_SIG_ADR] = 0xc0,
  638. [PWRAP_SIG_MODE] = 0xc4,
  639. [PWRAP_SIG_VALUE] = 0xc8,
  640. [PWRAP_SIG_ERRVAL] = 0xcc,
  641. [PWRAP_CRC_EN] = 0xd0,
  642. [PWRAP_EVENT_STA] = 0xd4,
  643. [PWRAP_EVENT_STACLR] = 0xd8,
  644. [PWRAP_TIMER_EN] = 0xdc,
  645. [PWRAP_TIMER_STA] = 0xe0,
  646. [PWRAP_WDT_UNIT] = 0xe4,
  647. [PWRAP_WDT_SRC_EN] = 0xe8,
  648. [PWRAP_WDT_FLG] = 0xec,
  649. [PWRAP_DEBUG_INT_SEL] = 0xf0,
  650. [PWRAP_CIPHER_KEY_SEL] = 0x134,
  651. [PWRAP_CIPHER_IV_SEL] = 0x138,
  652. [PWRAP_CIPHER_LOAD] = 0x13c,
  653. [PWRAP_CIPHER_START] = 0x140,
  654. [PWRAP_CIPHER_RDY] = 0x144,
  655. [PWRAP_CIPHER_MODE] = 0x148,
  656. [PWRAP_CIPHER_SWRST] = 0x14c,
  657. [PWRAP_DCM_EN] = 0x15c,
  658. [PWRAP_DCM_DBC_PRD] = 0x160,
  659. };
  660. enum pmic_type {
  661. PMIC_MT6323,
  662. PMIC_MT6351,
  663. PMIC_MT6380,
  664. PMIC_MT6397,
  665. };
  666. enum pwrap_type {
  667. PWRAP_MT2701,
  668. PWRAP_MT6797,
  669. PWRAP_MT7622,
  670. PWRAP_MT8135,
  671. PWRAP_MT8173,
  672. };
  673. struct pmic_wrapper;
  674. struct pwrap_slv_type {
  675. const u32 *dew_regs;
  676. enum pmic_type type;
  677. const struct regmap_config *regmap;
  678. /* Flags indicating the capability for the target slave */
  679. u32 caps;
  680. /*
  681. * pwrap operations are highly associated with the PMIC types,
  682. * so the pointers added increases flexibility allowing determination
  683. * which type is used by the detection through device tree.
  684. */
  685. int (*pwrap_read)(struct pmic_wrapper *wrp, u32 adr, u32 *rdata);
  686. int (*pwrap_write)(struct pmic_wrapper *wrp, u32 adr, u32 wdata);
  687. };
  688. struct pmic_wrapper {
  689. struct device *dev;
  690. void __iomem *base;
  691. struct regmap *regmap;
  692. const struct pmic_wrapper_type *master;
  693. const struct pwrap_slv_type *slave;
  694. struct clk *clk_spi;
  695. struct clk *clk_wrap;
  696. struct reset_control *rstc;
  697. struct reset_control *rstc_bridge;
  698. void __iomem *bridge_base;
  699. };
  700. struct pmic_wrapper_type {
  701. int *regs;
  702. enum pwrap_type type;
  703. u32 arb_en_all;
  704. u32 int_en_all;
  705. u32 spi_w;
  706. u32 wdt_src;
  707. unsigned int has_bridge:1;
  708. int (*init_reg_clock)(struct pmic_wrapper *wrp);
  709. int (*init_soc_specific)(struct pmic_wrapper *wrp);
  710. };
  711. static u32 pwrap_readl(struct pmic_wrapper *wrp, enum pwrap_regs reg)
  712. {
  713. return readl(wrp->base + wrp->master->regs[reg]);
  714. }
  715. static void pwrap_writel(struct pmic_wrapper *wrp, u32 val, enum pwrap_regs reg)
  716. {
  717. writel(val, wrp->base + wrp->master->regs[reg]);
  718. }
  719. static bool pwrap_is_fsm_idle(struct pmic_wrapper *wrp)
  720. {
  721. u32 val = pwrap_readl(wrp, PWRAP_WACS2_RDATA);
  722. return PWRAP_GET_WACS_FSM(val) == PWRAP_WACS_FSM_IDLE;
  723. }
  724. static bool pwrap_is_fsm_vldclr(struct pmic_wrapper *wrp)
  725. {
  726. u32 val = pwrap_readl(wrp, PWRAP_WACS2_RDATA);
  727. return PWRAP_GET_WACS_FSM(val) == PWRAP_WACS_FSM_WFVLDCLR;
  728. }
  729. /*
  730. * Timeout issue sometimes caused by the last read command
  731. * failed because pmic wrap could not got the FSM_VLDCLR
  732. * in time after finishing WACS2_CMD. It made state machine
  733. * still on FSM_VLDCLR and timeout next time.
  734. * Check the status of FSM and clear the vldclr to recovery the
  735. * error.
  736. */
  737. static inline void pwrap_leave_fsm_vldclr(struct pmic_wrapper *wrp)
  738. {
  739. if (pwrap_is_fsm_vldclr(wrp))
  740. pwrap_writel(wrp, 1, PWRAP_WACS2_VLDCLR);
  741. }
  742. static bool pwrap_is_sync_idle(struct pmic_wrapper *wrp)
  743. {
  744. return pwrap_readl(wrp, PWRAP_WACS2_RDATA) & PWRAP_STATE_SYNC_IDLE0;
  745. }
  746. static bool pwrap_is_fsm_idle_and_sync_idle(struct pmic_wrapper *wrp)
  747. {
  748. u32 val = pwrap_readl(wrp, PWRAP_WACS2_RDATA);
  749. return (PWRAP_GET_WACS_FSM(val) == PWRAP_WACS_FSM_IDLE) &&
  750. (val & PWRAP_STATE_SYNC_IDLE0);
  751. }
  752. static int pwrap_wait_for_state(struct pmic_wrapper *wrp,
  753. bool (*fp)(struct pmic_wrapper *))
  754. {
  755. unsigned long timeout;
  756. timeout = jiffies + usecs_to_jiffies(10000);
  757. do {
  758. if (time_after(jiffies, timeout))
  759. return fp(wrp) ? 0 : -ETIMEDOUT;
  760. if (fp(wrp))
  761. return 0;
  762. } while (1);
  763. }
  764. static int pwrap_read16(struct pmic_wrapper *wrp, u32 adr, u32 *rdata)
  765. {
  766. int ret;
  767. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_idle);
  768. if (ret) {
  769. pwrap_leave_fsm_vldclr(wrp);
  770. return ret;
  771. }
  772. pwrap_writel(wrp, (adr >> 1) << 16, PWRAP_WACS2_CMD);
  773. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_vldclr);
  774. if (ret)
  775. return ret;
  776. *rdata = PWRAP_GET_WACS_RDATA(pwrap_readl(wrp, PWRAP_WACS2_RDATA));
  777. pwrap_writel(wrp, 1, PWRAP_WACS2_VLDCLR);
  778. return 0;
  779. }
  780. static int pwrap_read32(struct pmic_wrapper *wrp, u32 adr, u32 *rdata)
  781. {
  782. int ret, msb;
  783. *rdata = 0;
  784. for (msb = 0; msb < 2; msb++) {
  785. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_idle);
  786. if (ret) {
  787. pwrap_leave_fsm_vldclr(wrp);
  788. return ret;
  789. }
  790. pwrap_writel(wrp, ((msb << 30) | (adr << 16)),
  791. PWRAP_WACS2_CMD);
  792. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_vldclr);
  793. if (ret)
  794. return ret;
  795. *rdata += (PWRAP_GET_WACS_RDATA(pwrap_readl(wrp,
  796. PWRAP_WACS2_RDATA)) << (16 * msb));
  797. pwrap_writel(wrp, 1, PWRAP_WACS2_VLDCLR);
  798. }
  799. return 0;
  800. }
  801. static int pwrap_read(struct pmic_wrapper *wrp, u32 adr, u32 *rdata)
  802. {
  803. return wrp->slave->pwrap_read(wrp, adr, rdata);
  804. }
  805. static int pwrap_write16(struct pmic_wrapper *wrp, u32 adr, u32 wdata)
  806. {
  807. int ret;
  808. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_idle);
  809. if (ret) {
  810. pwrap_leave_fsm_vldclr(wrp);
  811. return ret;
  812. }
  813. pwrap_writel(wrp, (1 << 31) | ((adr >> 1) << 16) | wdata,
  814. PWRAP_WACS2_CMD);
  815. return 0;
  816. }
  817. static int pwrap_write32(struct pmic_wrapper *wrp, u32 adr, u32 wdata)
  818. {
  819. int ret, msb, rdata;
  820. for (msb = 0; msb < 2; msb++) {
  821. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_idle);
  822. if (ret) {
  823. pwrap_leave_fsm_vldclr(wrp);
  824. return ret;
  825. }
  826. pwrap_writel(wrp, (1 << 31) | (msb << 30) | (adr << 16) |
  827. ((wdata >> (msb * 16)) & 0xffff),
  828. PWRAP_WACS2_CMD);
  829. /*
  830. * The pwrap_read operation is the requirement of hardware used
  831. * for the synchronization between two successive 16-bit
  832. * pwrap_writel operations composing one 32-bit bus writing.
  833. * Otherwise, we'll find the result fails on the lower 16-bit
  834. * pwrap writing.
  835. */
  836. if (!msb)
  837. pwrap_read(wrp, adr, &rdata);
  838. }
  839. return 0;
  840. }
  841. static int pwrap_write(struct pmic_wrapper *wrp, u32 adr, u32 wdata)
  842. {
  843. return wrp->slave->pwrap_write(wrp, adr, wdata);
  844. }
  845. static int pwrap_regmap_read(void *context, u32 adr, u32 *rdata)
  846. {
  847. return pwrap_read(context, adr, rdata);
  848. }
  849. static int pwrap_regmap_write(void *context, u32 adr, u32 wdata)
  850. {
  851. return pwrap_write(context, adr, wdata);
  852. }
  853. static int pwrap_reset_spislave(struct pmic_wrapper *wrp)
  854. {
  855. int ret, i;
  856. pwrap_writel(wrp, 0, PWRAP_HIPRIO_ARB_EN);
  857. pwrap_writel(wrp, 0, PWRAP_WRAP_EN);
  858. pwrap_writel(wrp, 1, PWRAP_MUX_SEL);
  859. pwrap_writel(wrp, 1, PWRAP_MAN_EN);
  860. pwrap_writel(wrp, 0, PWRAP_DIO_EN);
  861. pwrap_writel(wrp, wrp->master->spi_w | PWRAP_MAN_CMD_OP_CSL,
  862. PWRAP_MAN_CMD);
  863. pwrap_writel(wrp, wrp->master->spi_w | PWRAP_MAN_CMD_OP_OUTS,
  864. PWRAP_MAN_CMD);
  865. pwrap_writel(wrp, wrp->master->spi_w | PWRAP_MAN_CMD_OP_CSH,
  866. PWRAP_MAN_CMD);
  867. for (i = 0; i < 4; i++)
  868. pwrap_writel(wrp, wrp->master->spi_w | PWRAP_MAN_CMD_OP_OUTS,
  869. PWRAP_MAN_CMD);
  870. ret = pwrap_wait_for_state(wrp, pwrap_is_sync_idle);
  871. if (ret) {
  872. dev_err(wrp->dev, "%s fail, ret=%d\n", __func__, ret);
  873. return ret;
  874. }
  875. pwrap_writel(wrp, 0, PWRAP_MAN_EN);
  876. pwrap_writel(wrp, 0, PWRAP_MUX_SEL);
  877. return 0;
  878. }
  879. /*
  880. * pwrap_init_sidly - configure serial input delay
  881. *
  882. * This configures the serial input delay. We can configure 0, 2, 4 or 6ns
  883. * delay. Do a read test with all possible values and chose the best delay.
  884. */
  885. static int pwrap_init_sidly(struct pmic_wrapper *wrp)
  886. {
  887. u32 rdata;
  888. u32 i;
  889. u32 pass = 0;
  890. signed char dly[16] = {
  891. -1, 0, 1, 0, 2, -1, 1, 1, 3, -1, -1, -1, 3, -1, 2, 1
  892. };
  893. for (i = 0; i < 4; i++) {
  894. pwrap_writel(wrp, i, PWRAP_SIDLY);
  895. pwrap_read(wrp, wrp->slave->dew_regs[PWRAP_DEW_READ_TEST],
  896. &rdata);
  897. if (rdata == PWRAP_DEW_READ_TEST_VAL) {
  898. dev_dbg(wrp->dev, "[Read Test] pass, SIDLY=%x\n", i);
  899. pass |= 1 << i;
  900. }
  901. }
  902. if (dly[pass] < 0) {
  903. dev_err(wrp->dev, "sidly pass range 0x%x not continuous\n",
  904. pass);
  905. return -EIO;
  906. }
  907. pwrap_writel(wrp, dly[pass], PWRAP_SIDLY);
  908. return 0;
  909. }
  910. static int pwrap_init_dual_io(struct pmic_wrapper *wrp)
  911. {
  912. int ret;
  913. u32 rdata;
  914. /* Enable dual IO mode */
  915. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_DIO_EN], 1);
  916. /* Check IDLE & INIT_DONE in advance */
  917. ret = pwrap_wait_for_state(wrp,
  918. pwrap_is_fsm_idle_and_sync_idle);
  919. if (ret) {
  920. dev_err(wrp->dev, "%s fail, ret=%d\n", __func__, ret);
  921. return ret;
  922. }
  923. pwrap_writel(wrp, 1, PWRAP_DIO_EN);
  924. /* Read Test */
  925. pwrap_read(wrp,
  926. wrp->slave->dew_regs[PWRAP_DEW_READ_TEST], &rdata);
  927. if (rdata != PWRAP_DEW_READ_TEST_VAL) {
  928. dev_err(wrp->dev,
  929. "Read failed on DIO mode: 0x%04x!=0x%04x\n",
  930. PWRAP_DEW_READ_TEST_VAL, rdata);
  931. return -EFAULT;
  932. }
  933. return 0;
  934. }
  935. /*
  936. * pwrap_init_chip_select_ext is used to configure CS extension time for each
  937. * phase during data transactions on the pwrap bus.
  938. */
  939. static void pwrap_init_chip_select_ext(struct pmic_wrapper *wrp, u8 hext_write,
  940. u8 hext_read, u8 lext_start,
  941. u8 lext_end)
  942. {
  943. /*
  944. * After finishing a write and read transaction, extends CS high time
  945. * to be at least xT of BUS CLK as hext_write and hext_read specifies
  946. * respectively.
  947. */
  948. pwrap_writel(wrp, hext_write, PWRAP_CSHEXT_WRITE);
  949. pwrap_writel(wrp, hext_read, PWRAP_CSHEXT_READ);
  950. /*
  951. * Extends CS low time after CSL and before CSH command to be at
  952. * least xT of BUS CLK as lext_start and lext_end specifies
  953. * respectively.
  954. */
  955. pwrap_writel(wrp, lext_start, PWRAP_CSLEXT_START);
  956. pwrap_writel(wrp, lext_end, PWRAP_CSLEXT_END);
  957. }
  958. static int pwrap_common_init_reg_clock(struct pmic_wrapper *wrp)
  959. {
  960. switch (wrp->master->type) {
  961. case PWRAP_MT8173:
  962. pwrap_init_chip_select_ext(wrp, 0, 4, 2, 2);
  963. break;
  964. case PWRAP_MT8135:
  965. pwrap_writel(wrp, 0x4, PWRAP_CSHEXT);
  966. pwrap_init_chip_select_ext(wrp, 0, 4, 0, 0);
  967. break;
  968. default:
  969. break;
  970. }
  971. return 0;
  972. }
  973. static int pwrap_mt2701_init_reg_clock(struct pmic_wrapper *wrp)
  974. {
  975. switch (wrp->slave->type) {
  976. case PMIC_MT6397:
  977. pwrap_writel(wrp, 0xc, PWRAP_RDDMY);
  978. pwrap_init_chip_select_ext(wrp, 4, 0, 2, 2);
  979. break;
  980. case PMIC_MT6323:
  981. pwrap_writel(wrp, 0x8, PWRAP_RDDMY);
  982. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_RDDMY_NO],
  983. 0x8);
  984. pwrap_init_chip_select_ext(wrp, 5, 0, 2, 2);
  985. break;
  986. default:
  987. break;
  988. }
  989. return 0;
  990. }
  991. static bool pwrap_is_cipher_ready(struct pmic_wrapper *wrp)
  992. {
  993. return pwrap_readl(wrp, PWRAP_CIPHER_RDY) & 1;
  994. }
  995. static bool pwrap_is_pmic_cipher_ready(struct pmic_wrapper *wrp)
  996. {
  997. u32 rdata;
  998. int ret;
  999. ret = pwrap_read(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_RDY],
  1000. &rdata);
  1001. if (ret)
  1002. return 0;
  1003. return rdata == 1;
  1004. }
  1005. static int pwrap_init_cipher(struct pmic_wrapper *wrp)
  1006. {
  1007. int ret;
  1008. u32 rdata = 0;
  1009. pwrap_writel(wrp, 0x1, PWRAP_CIPHER_SWRST);
  1010. pwrap_writel(wrp, 0x0, PWRAP_CIPHER_SWRST);
  1011. pwrap_writel(wrp, 0x1, PWRAP_CIPHER_KEY_SEL);
  1012. pwrap_writel(wrp, 0x2, PWRAP_CIPHER_IV_SEL);
  1013. switch (wrp->master->type) {
  1014. case PWRAP_MT8135:
  1015. pwrap_writel(wrp, 1, PWRAP_CIPHER_LOAD);
  1016. pwrap_writel(wrp, 1, PWRAP_CIPHER_START);
  1017. break;
  1018. case PWRAP_MT2701:
  1019. case PWRAP_MT6797:
  1020. case PWRAP_MT8173:
  1021. pwrap_writel(wrp, 1, PWRAP_CIPHER_EN);
  1022. break;
  1023. case PWRAP_MT7622:
  1024. pwrap_writel(wrp, 0, PWRAP_CIPHER_EN);
  1025. break;
  1026. }
  1027. /* Config cipher mode @PMIC */
  1028. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_SWRST], 0x1);
  1029. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_SWRST], 0x0);
  1030. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_KEY_SEL], 0x1);
  1031. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_IV_SEL], 0x2);
  1032. switch (wrp->slave->type) {
  1033. case PMIC_MT6397:
  1034. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_LOAD],
  1035. 0x1);
  1036. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_START],
  1037. 0x1);
  1038. break;
  1039. case PMIC_MT6323:
  1040. case PMIC_MT6351:
  1041. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_EN],
  1042. 0x1);
  1043. break;
  1044. default:
  1045. break;
  1046. }
  1047. /* wait for cipher data ready@AP */
  1048. ret = pwrap_wait_for_state(wrp, pwrap_is_cipher_ready);
  1049. if (ret) {
  1050. dev_err(wrp->dev, "cipher data ready@AP fail, ret=%d\n", ret);
  1051. return ret;
  1052. }
  1053. /* wait for cipher data ready@PMIC */
  1054. ret = pwrap_wait_for_state(wrp, pwrap_is_pmic_cipher_ready);
  1055. if (ret) {
  1056. dev_err(wrp->dev,
  1057. "timeout waiting for cipher data ready@PMIC\n");
  1058. return ret;
  1059. }
  1060. /* wait for cipher mode idle */
  1061. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_CIPHER_MODE], 0x1);
  1062. ret = pwrap_wait_for_state(wrp, pwrap_is_fsm_idle_and_sync_idle);
  1063. if (ret) {
  1064. dev_err(wrp->dev, "cipher mode idle fail, ret=%d\n", ret);
  1065. return ret;
  1066. }
  1067. pwrap_writel(wrp, 1, PWRAP_CIPHER_MODE);
  1068. /* Write Test */
  1069. if (pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_WRITE_TEST],
  1070. PWRAP_DEW_WRITE_TEST_VAL) ||
  1071. pwrap_read(wrp, wrp->slave->dew_regs[PWRAP_DEW_WRITE_TEST],
  1072. &rdata) ||
  1073. (rdata != PWRAP_DEW_WRITE_TEST_VAL)) {
  1074. dev_err(wrp->dev, "rdata=0x%04X\n", rdata);
  1075. return -EFAULT;
  1076. }
  1077. return 0;
  1078. }
  1079. static int pwrap_init_security(struct pmic_wrapper *wrp)
  1080. {
  1081. int ret;
  1082. /* Enable encryption */
  1083. ret = pwrap_init_cipher(wrp);
  1084. if (ret)
  1085. return ret;
  1086. /* Signature checking - using CRC */
  1087. if (pwrap_write(wrp,
  1088. wrp->slave->dew_regs[PWRAP_DEW_CRC_EN], 0x1))
  1089. return -EFAULT;
  1090. pwrap_writel(wrp, 0x1, PWRAP_CRC_EN);
  1091. pwrap_writel(wrp, 0x0, PWRAP_SIG_MODE);
  1092. pwrap_writel(wrp, wrp->slave->dew_regs[PWRAP_DEW_CRC_VAL],
  1093. PWRAP_SIG_ADR);
  1094. pwrap_writel(wrp,
  1095. wrp->master->arb_en_all, PWRAP_HIPRIO_ARB_EN);
  1096. return 0;
  1097. }
  1098. static int pwrap_mt8135_init_soc_specific(struct pmic_wrapper *wrp)
  1099. {
  1100. /* enable pwrap events and pwrap bridge in AP side */
  1101. pwrap_writel(wrp, 0x1, PWRAP_EVENT_IN_EN);
  1102. pwrap_writel(wrp, 0xffff, PWRAP_EVENT_DST_EN);
  1103. writel(0x7f, wrp->bridge_base + PWRAP_MT8135_BRIDGE_IORD_ARB_EN);
  1104. writel(0x1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_WACS3_EN);
  1105. writel(0x1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_WACS4_EN);
  1106. writel(0x1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_WDT_UNIT);
  1107. writel(0xffff, wrp->bridge_base + PWRAP_MT8135_BRIDGE_WDT_SRC_EN);
  1108. writel(0x1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_TIMER_EN);
  1109. writel(0x7ff, wrp->bridge_base + PWRAP_MT8135_BRIDGE_INT_EN);
  1110. /* enable PMIC event out and sources */
  1111. if (pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_EVENT_OUT_EN],
  1112. 0x1) ||
  1113. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_EVENT_SRC_EN],
  1114. 0xffff)) {
  1115. dev_err(wrp->dev, "enable dewrap fail\n");
  1116. return -EFAULT;
  1117. }
  1118. return 0;
  1119. }
  1120. static int pwrap_mt8173_init_soc_specific(struct pmic_wrapper *wrp)
  1121. {
  1122. /* PMIC_DEWRAP enables */
  1123. if (pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_EVENT_OUT_EN],
  1124. 0x1) ||
  1125. pwrap_write(wrp, wrp->slave->dew_regs[PWRAP_DEW_EVENT_SRC_EN],
  1126. 0xffff)) {
  1127. dev_err(wrp->dev, "enable dewrap fail\n");
  1128. return -EFAULT;
  1129. }
  1130. return 0;
  1131. }
  1132. static int pwrap_mt2701_init_soc_specific(struct pmic_wrapper *wrp)
  1133. {
  1134. /* GPS_INTF initialization */
  1135. switch (wrp->slave->type) {
  1136. case PMIC_MT6323:
  1137. pwrap_writel(wrp, 0x076c, PWRAP_ADC_CMD_ADDR);
  1138. pwrap_writel(wrp, 0x8000, PWRAP_PWRAP_ADC_CMD);
  1139. pwrap_writel(wrp, 0x072c, PWRAP_ADC_RDY_ADDR);
  1140. pwrap_writel(wrp, 0x072e, PWRAP_ADC_RDATA_ADDR1);
  1141. pwrap_writel(wrp, 0x0730, PWRAP_ADC_RDATA_ADDR2);
  1142. break;
  1143. default:
  1144. break;
  1145. }
  1146. return 0;
  1147. }
  1148. static int pwrap_mt7622_init_soc_specific(struct pmic_wrapper *wrp)
  1149. {
  1150. pwrap_writel(wrp, 0, PWRAP_STAUPD_PRD);
  1151. /* enable 2wire SPI master */
  1152. pwrap_writel(wrp, 0x8000000, PWRAP_SPI2_CTRL);
  1153. return 0;
  1154. }
  1155. static int pwrap_init(struct pmic_wrapper *wrp)
  1156. {
  1157. int ret;
  1158. reset_control_reset(wrp->rstc);
  1159. if (wrp->rstc_bridge)
  1160. reset_control_reset(wrp->rstc_bridge);
  1161. if (wrp->master->type == PWRAP_MT8173) {
  1162. /* Enable DCM */
  1163. pwrap_writel(wrp, 3, PWRAP_DCM_EN);
  1164. pwrap_writel(wrp, 0, PWRAP_DCM_DBC_PRD);
  1165. }
  1166. if (HAS_CAP(wrp->slave->caps, PWRAP_SLV_CAP_SPI)) {
  1167. /* Reset SPI slave */
  1168. ret = pwrap_reset_spislave(wrp);
  1169. if (ret)
  1170. return ret;
  1171. }
  1172. pwrap_writel(wrp, 1, PWRAP_WRAP_EN);
  1173. pwrap_writel(wrp, wrp->master->arb_en_all, PWRAP_HIPRIO_ARB_EN);
  1174. pwrap_writel(wrp, 1, PWRAP_WACS2_EN);
  1175. ret = wrp->master->init_reg_clock(wrp);
  1176. if (ret)
  1177. return ret;
  1178. if (HAS_CAP(wrp->slave->caps, PWRAP_SLV_CAP_SPI)) {
  1179. /* Setup serial input delay */
  1180. ret = pwrap_init_sidly(wrp);
  1181. if (ret)
  1182. return ret;
  1183. }
  1184. if (HAS_CAP(wrp->slave->caps, PWRAP_SLV_CAP_DUALIO)) {
  1185. /* Enable dual I/O mode */
  1186. ret = pwrap_init_dual_io(wrp);
  1187. if (ret)
  1188. return ret;
  1189. }
  1190. if (HAS_CAP(wrp->slave->caps, PWRAP_SLV_CAP_SECURITY)) {
  1191. /* Enable security on bus */
  1192. ret = pwrap_init_security(wrp);
  1193. if (ret)
  1194. return ret;
  1195. }
  1196. if (wrp->master->type == PWRAP_MT8135)
  1197. pwrap_writel(wrp, 0x7, PWRAP_RRARB_EN);
  1198. pwrap_writel(wrp, 0x1, PWRAP_WACS0_EN);
  1199. pwrap_writel(wrp, 0x1, PWRAP_WACS1_EN);
  1200. pwrap_writel(wrp, 0x1, PWRAP_WACS2_EN);
  1201. pwrap_writel(wrp, 0x5, PWRAP_STAUPD_PRD);
  1202. pwrap_writel(wrp, 0xff, PWRAP_STAUPD_GRPEN);
  1203. if (wrp->master->init_soc_specific) {
  1204. ret = wrp->master->init_soc_specific(wrp);
  1205. if (ret)
  1206. return ret;
  1207. }
  1208. /* Setup the init done registers */
  1209. pwrap_writel(wrp, 1, PWRAP_INIT_DONE2);
  1210. pwrap_writel(wrp, 1, PWRAP_INIT_DONE0);
  1211. pwrap_writel(wrp, 1, PWRAP_INIT_DONE1);
  1212. if (wrp->master->has_bridge) {
  1213. writel(1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_INIT_DONE3);
  1214. writel(1, wrp->bridge_base + PWRAP_MT8135_BRIDGE_INIT_DONE4);
  1215. }
  1216. return 0;
  1217. }
  1218. static irqreturn_t pwrap_interrupt(int irqno, void *dev_id)
  1219. {
  1220. u32 rdata;
  1221. struct pmic_wrapper *wrp = dev_id;
  1222. rdata = pwrap_readl(wrp, PWRAP_INT_FLG);
  1223. dev_err(wrp->dev, "unexpected interrupt int=0x%x\n", rdata);
  1224. pwrap_writel(wrp, 0xffffffff, PWRAP_INT_CLR);
  1225. return IRQ_HANDLED;
  1226. }
  1227. static const struct regmap_config pwrap_regmap_config16 = {
  1228. .reg_bits = 16,
  1229. .val_bits = 16,
  1230. .reg_stride = 2,
  1231. .reg_read = pwrap_regmap_read,
  1232. .reg_write = pwrap_regmap_write,
  1233. .max_register = 0xffff,
  1234. };
  1235. static const struct regmap_config pwrap_regmap_config32 = {
  1236. .reg_bits = 32,
  1237. .val_bits = 32,
  1238. .reg_stride = 4,
  1239. .reg_read = pwrap_regmap_read,
  1240. .reg_write = pwrap_regmap_write,
  1241. .max_register = 0xffff,
  1242. };
  1243. static const struct pwrap_slv_type pmic_mt6323 = {
  1244. .dew_regs = mt6323_regs,
  1245. .type = PMIC_MT6323,
  1246. .regmap = &pwrap_regmap_config16,
  1247. .caps = PWRAP_SLV_CAP_SPI | PWRAP_SLV_CAP_DUALIO |
  1248. PWRAP_SLV_CAP_SECURITY,
  1249. .pwrap_read = pwrap_read16,
  1250. .pwrap_write = pwrap_write16,
  1251. };
  1252. static const struct pwrap_slv_type pmic_mt6380 = {
  1253. .dew_regs = NULL,
  1254. .type = PMIC_MT6380,
  1255. .regmap = &pwrap_regmap_config32,
  1256. .caps = 0,
  1257. .pwrap_read = pwrap_read32,
  1258. .pwrap_write = pwrap_write32,
  1259. };
  1260. static const struct pwrap_slv_type pmic_mt6397 = {
  1261. .dew_regs = mt6397_regs,
  1262. .type = PMIC_MT6397,
  1263. .regmap = &pwrap_regmap_config16,
  1264. .caps = PWRAP_SLV_CAP_SPI | PWRAP_SLV_CAP_DUALIO |
  1265. PWRAP_SLV_CAP_SECURITY,
  1266. .pwrap_read = pwrap_read16,
  1267. .pwrap_write = pwrap_write16,
  1268. };
  1269. static const struct pwrap_slv_type pmic_mt6351 = {
  1270. .dew_regs = mt6351_regs,
  1271. .type = PMIC_MT6351,
  1272. .regmap = &pwrap_regmap_config16,
  1273. .caps = 0,
  1274. .pwrap_read = pwrap_read16,
  1275. .pwrap_write = pwrap_write16,
  1276. };
  1277. static const struct of_device_id of_slave_match_tbl[] = {
  1278. {
  1279. .compatible = "mediatek,mt6323",
  1280. .data = &pmic_mt6323,
  1281. }, {
  1282. /* The MT6380 PMIC only implements a regulator, so we bind it
  1283. * directly instead of using a MFD.
  1284. */
  1285. .compatible = "mediatek,mt6380-regulator",
  1286. .data = &pmic_mt6380,
  1287. }, {
  1288. .compatible = "mediatek,mt6397",
  1289. .data = &pmic_mt6397,
  1290. }, {
  1291. .compatible = "mediatek,mt6351",
  1292. .data = &pmic_mt6351,
  1293. }, {
  1294. /* sentinel */
  1295. }
  1296. };
  1297. MODULE_DEVICE_TABLE(of, of_slave_match_tbl);
  1298. static const struct pmic_wrapper_type pwrap_mt2701 = {
  1299. .regs = mt2701_regs,
  1300. .type = PWRAP_MT2701,
  1301. .arb_en_all = 0x3f,
  1302. .int_en_all = ~(u32)(BIT(31) | BIT(2)),
  1303. .spi_w = PWRAP_MAN_CMD_SPI_WRITE_NEW,
  1304. .wdt_src = PWRAP_WDT_SRC_MASK_ALL,
  1305. .has_bridge = 0,
  1306. .init_reg_clock = pwrap_mt2701_init_reg_clock,
  1307. .init_soc_specific = pwrap_mt2701_init_soc_specific,
  1308. };
  1309. static const struct pmic_wrapper_type pwrap_mt6797 = {
  1310. .regs = mt6797_regs,
  1311. .type = PWRAP_MT6797,
  1312. .arb_en_all = 0x01fff,
  1313. .int_en_all = 0xffffffc6,
  1314. .spi_w = PWRAP_MAN_CMD_SPI_WRITE,
  1315. .wdt_src = PWRAP_WDT_SRC_MASK_ALL,
  1316. .has_bridge = 0,
  1317. .init_reg_clock = pwrap_common_init_reg_clock,
  1318. .init_soc_specific = NULL,
  1319. };
  1320. static const struct pmic_wrapper_type pwrap_mt7622 = {
  1321. .regs = mt7622_regs,
  1322. .type = PWRAP_MT7622,
  1323. .arb_en_all = 0xff,
  1324. .int_en_all = ~(u32)BIT(31),
  1325. .spi_w = PWRAP_MAN_CMD_SPI_WRITE,
  1326. .wdt_src = PWRAP_WDT_SRC_MASK_ALL,
  1327. .has_bridge = 0,
  1328. .init_reg_clock = pwrap_common_init_reg_clock,
  1329. .init_soc_specific = pwrap_mt7622_init_soc_specific,
  1330. };
  1331. static const struct pmic_wrapper_type pwrap_mt8135 = {
  1332. .regs = mt8135_regs,
  1333. .type = PWRAP_MT8135,
  1334. .arb_en_all = 0x1ff,
  1335. .int_en_all = ~(u32)(BIT(31) | BIT(1)),
  1336. .spi_w = PWRAP_MAN_CMD_SPI_WRITE,
  1337. .wdt_src = PWRAP_WDT_SRC_MASK_ALL,
  1338. .has_bridge = 1,
  1339. .init_reg_clock = pwrap_common_init_reg_clock,
  1340. .init_soc_specific = pwrap_mt8135_init_soc_specific,
  1341. };
  1342. static const struct pmic_wrapper_type pwrap_mt8173 = {
  1343. .regs = mt8173_regs,
  1344. .type = PWRAP_MT8173,
  1345. .arb_en_all = 0x3f,
  1346. .int_en_all = ~(u32)(BIT(31) | BIT(1)),
  1347. .spi_w = PWRAP_MAN_CMD_SPI_WRITE,
  1348. .wdt_src = PWRAP_WDT_SRC_MASK_NO_STAUPD,
  1349. .has_bridge = 0,
  1350. .init_reg_clock = pwrap_common_init_reg_clock,
  1351. .init_soc_specific = pwrap_mt8173_init_soc_specific,
  1352. };
  1353. static const struct of_device_id of_pwrap_match_tbl[] = {
  1354. {
  1355. .compatible = "mediatek,mt2701-pwrap",
  1356. .data = &pwrap_mt2701,
  1357. }, {
  1358. .compatible = "mediatek,mt6797-pwrap",
  1359. .data = &pwrap_mt6797,
  1360. }, {
  1361. .compatible = "mediatek,mt7622-pwrap",
  1362. .data = &pwrap_mt7622,
  1363. }, {
  1364. .compatible = "mediatek,mt8135-pwrap",
  1365. .data = &pwrap_mt8135,
  1366. }, {
  1367. .compatible = "mediatek,mt8173-pwrap",
  1368. .data = &pwrap_mt8173,
  1369. }, {
  1370. /* sentinel */
  1371. }
  1372. };
  1373. MODULE_DEVICE_TABLE(of, of_pwrap_match_tbl);
  1374. static int pwrap_probe(struct platform_device *pdev)
  1375. {
  1376. int ret, irq;
  1377. struct pmic_wrapper *wrp;
  1378. struct device_node *np = pdev->dev.of_node;
  1379. const struct of_device_id *of_slave_id = NULL;
  1380. struct resource *res;
  1381. if (np->child)
  1382. of_slave_id = of_match_node(of_slave_match_tbl, np->child);
  1383. if (!of_slave_id) {
  1384. dev_dbg(&pdev->dev, "slave pmic should be defined in dts\n");
  1385. return -EINVAL;
  1386. }
  1387. wrp = devm_kzalloc(&pdev->dev, sizeof(*wrp), GFP_KERNEL);
  1388. if (!wrp)
  1389. return -ENOMEM;
  1390. platform_set_drvdata(pdev, wrp);
  1391. wrp->master = of_device_get_match_data(&pdev->dev);
  1392. wrp->slave = of_slave_id->data;
  1393. wrp->dev = &pdev->dev;
  1394. res = platform_get_resource_byname(pdev, IORESOURCE_MEM, "pwrap");
  1395. wrp->base = devm_ioremap_resource(wrp->dev, res);
  1396. if (IS_ERR(wrp->base))
  1397. return PTR_ERR(wrp->base);
  1398. wrp->rstc = devm_reset_control_get(wrp->dev, "pwrap");
  1399. if (IS_ERR(wrp->rstc)) {
  1400. ret = PTR_ERR(wrp->rstc);
  1401. dev_dbg(wrp->dev, "cannot get pwrap reset: %d\n", ret);
  1402. return ret;
  1403. }
  1404. if (wrp->master->has_bridge) {
  1405. res = platform_get_resource_byname(pdev, IORESOURCE_MEM,
  1406. "pwrap-bridge");
  1407. wrp->bridge_base = devm_ioremap_resource(wrp->dev, res);
  1408. if (IS_ERR(wrp->bridge_base))
  1409. return PTR_ERR(wrp->bridge_base);
  1410. wrp->rstc_bridge = devm_reset_control_get(wrp->dev,
  1411. "pwrap-bridge");
  1412. if (IS_ERR(wrp->rstc_bridge)) {
  1413. ret = PTR_ERR(wrp->rstc_bridge);
  1414. dev_dbg(wrp->dev,
  1415. "cannot get pwrap-bridge reset: %d\n", ret);
  1416. return ret;
  1417. }
  1418. }
  1419. wrp->clk_spi = devm_clk_get(wrp->dev, "spi");
  1420. if (IS_ERR(wrp->clk_spi)) {
  1421. dev_dbg(wrp->dev, "failed to get clock: %ld\n",
  1422. PTR_ERR(wrp->clk_spi));
  1423. return PTR_ERR(wrp->clk_spi);
  1424. }
  1425. wrp->clk_wrap = devm_clk_get(wrp->dev, "wrap");
  1426. if (IS_ERR(wrp->clk_wrap)) {
  1427. dev_dbg(wrp->dev, "failed to get clock: %ld\n",
  1428. PTR_ERR(wrp->clk_wrap));
  1429. return PTR_ERR(wrp->clk_wrap);
  1430. }
  1431. ret = clk_prepare_enable(wrp->clk_spi);
  1432. if (ret)
  1433. return ret;
  1434. ret = clk_prepare_enable(wrp->clk_wrap);
  1435. if (ret)
  1436. goto err_out1;
  1437. /* Enable internal dynamic clock */
  1438. pwrap_writel(wrp, 1, PWRAP_DCM_EN);
  1439. pwrap_writel(wrp, 0, PWRAP_DCM_DBC_PRD);
  1440. /*
  1441. * The PMIC could already be initialized by the bootloader.
  1442. * Skip initialization here in this case.
  1443. */
  1444. if (!pwrap_readl(wrp, PWRAP_INIT_DONE2)) {
  1445. ret = pwrap_init(wrp);
  1446. if (ret) {
  1447. dev_dbg(wrp->dev, "init failed with %d\n", ret);
  1448. goto err_out2;
  1449. }
  1450. }
  1451. if (!(pwrap_readl(wrp, PWRAP_WACS2_RDATA) & PWRAP_STATE_INIT_DONE0)) {
  1452. dev_dbg(wrp->dev, "initialization isn't finished\n");
  1453. ret = -ENODEV;
  1454. goto err_out2;
  1455. }
  1456. /* Initialize watchdog, may not be done by the bootloader */
  1457. pwrap_writel(wrp, 0xf, PWRAP_WDT_UNIT);
  1458. /*
  1459. * Since STAUPD was not used on mt8173 platform,
  1460. * so STAUPD of WDT_SRC which should be turned off
  1461. */
  1462. pwrap_writel(wrp, wrp->master->wdt_src, PWRAP_WDT_SRC_EN);
  1463. pwrap_writel(wrp, 0x1, PWRAP_TIMER_EN);
  1464. pwrap_writel(wrp, wrp->master->int_en_all, PWRAP_INT_EN);
  1465. irq = platform_get_irq(pdev, 0);
  1466. ret = devm_request_irq(wrp->dev, irq, pwrap_interrupt,
  1467. IRQF_TRIGGER_HIGH,
  1468. "mt-pmic-pwrap", wrp);
  1469. if (ret)
  1470. goto err_out2;
  1471. wrp->regmap = devm_regmap_init(wrp->dev, NULL, wrp, wrp->slave->regmap);
  1472. if (IS_ERR(wrp->regmap)) {
  1473. ret = PTR_ERR(wrp->regmap);
  1474. goto err_out2;
  1475. }
  1476. ret = of_platform_populate(np, NULL, NULL, wrp->dev);
  1477. if (ret) {
  1478. dev_dbg(wrp->dev, "failed to create child devices at %pOF\n",
  1479. np);
  1480. goto err_out2;
  1481. }
  1482. return 0;
  1483. err_out2:
  1484. clk_disable_unprepare(wrp->clk_wrap);
  1485. err_out1:
  1486. clk_disable_unprepare(wrp->clk_spi);
  1487. return ret;
  1488. }
  1489. static struct platform_driver pwrap_drv = {
  1490. .driver = {
  1491. .name = "mt-pmic-pwrap",
  1492. .of_match_table = of_match_ptr(of_pwrap_match_tbl),
  1493. },
  1494. .probe = pwrap_probe,
  1495. };
  1496. module_platform_driver(pwrap_drv);
  1497. MODULE_AUTHOR("Flora Fu, MediaTek");
  1498. MODULE_DESCRIPTION("MediaTek MT8135 PMIC Wrapper Driver");
  1499. MODULE_LICENSE("GPL v2");