broadcom.c 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Broadcom PHY drivers
  4. *
  5. * Copyright 2010-2011 Freescale Semiconductor, Inc.
  6. * author Andy Fleming
  7. */
  8. #include <config.h>
  9. #include <common.h>
  10. #include <phy.h>
  11. /* Broadcom BCM54xx -- taken from linux sungem_phy */
  12. #define MIIM_BCM54xx_AUXCNTL 0x18
  13. #define MIIM_BCM54xx_AUXCNTL_ENCODE(val) (((val & 0x7) << 12)|(val & 0x7))
  14. #define MIIM_BCM54xx_AUXSTATUS 0x19
  15. #define MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK 0x0700
  16. #define MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT 8
  17. #define MIIM_BCM54XX_SHD 0x1c
  18. #define MIIM_BCM54XX_SHD_WRITE 0x8000
  19. #define MIIM_BCM54XX_SHD_VAL(x) ((x & 0x1f) << 10)
  20. #define MIIM_BCM54XX_SHD_DATA(x) ((x & 0x3ff) << 0)
  21. #define MIIM_BCM54XX_SHD_WR_ENCODE(val, data) \
  22. (MIIM_BCM54XX_SHD_WRITE | MIIM_BCM54XX_SHD_VAL(val) | \
  23. MIIM_BCM54XX_SHD_DATA(data))
  24. #define MIIM_BCM54XX_EXP_DATA 0x15 /* Expansion register data */
  25. #define MIIM_BCM54XX_EXP_SEL 0x17 /* Expansion register select */
  26. #define MIIM_BCM54XX_EXP_SEL_SSD 0x0e00 /* Secondary SerDes select */
  27. #define MIIM_BCM54XX_EXP_SEL_ER 0x0f00 /* Expansion register select */
  28. #define MIIM_BCM_AUXCNTL_SHDWSEL_MISC 0x0007
  29. #define MIIM_BCM_AUXCNTL_ACTL_SMDSP_EN 0x0800
  30. #define MIIM_BCM_CHANNEL_WIDTH 0x2000
  31. static void bcm_phy_write_misc(struct phy_device *phydev,
  32. u16 reg, u16 chl, u16 value)
  33. {
  34. int reg_val;
  35. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL,
  36. MIIM_BCM_AUXCNTL_SHDWSEL_MISC);
  37. reg_val = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL);
  38. reg_val |= MIIM_BCM_AUXCNTL_ACTL_SMDSP_EN;
  39. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL, reg_val);
  40. reg_val = (chl * MIIM_BCM_CHANNEL_WIDTH) | reg;
  41. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL, reg_val);
  42. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA, value);
  43. }
  44. /* Broadcom BCM5461S */
  45. static int bcm5461_config(struct phy_device *phydev)
  46. {
  47. genphy_config_aneg(phydev);
  48. phy_reset(phydev);
  49. return 0;
  50. }
  51. static int bcm54xx_parse_status(struct phy_device *phydev)
  52. {
  53. unsigned int mii_reg;
  54. mii_reg = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXSTATUS);
  55. switch ((mii_reg & MIIM_BCM54xx_AUXSTATUS_LINKMODE_MASK) >>
  56. MIIM_BCM54xx_AUXSTATUS_LINKMODE_SHIFT) {
  57. case 1:
  58. phydev->duplex = DUPLEX_HALF;
  59. phydev->speed = SPEED_10;
  60. break;
  61. case 2:
  62. phydev->duplex = DUPLEX_FULL;
  63. phydev->speed = SPEED_10;
  64. break;
  65. case 3:
  66. phydev->duplex = DUPLEX_HALF;
  67. phydev->speed = SPEED_100;
  68. break;
  69. case 5:
  70. phydev->duplex = DUPLEX_FULL;
  71. phydev->speed = SPEED_100;
  72. break;
  73. case 6:
  74. phydev->duplex = DUPLEX_HALF;
  75. phydev->speed = SPEED_1000;
  76. break;
  77. case 7:
  78. phydev->duplex = DUPLEX_FULL;
  79. phydev->speed = SPEED_1000;
  80. break;
  81. default:
  82. printf("Auto-neg error, defaulting to 10BT/HD\n");
  83. phydev->duplex = DUPLEX_HALF;
  84. phydev->speed = SPEED_10;
  85. break;
  86. }
  87. return 0;
  88. }
  89. static int bcm54xx_startup(struct phy_device *phydev)
  90. {
  91. int ret;
  92. /* Read the Status (2x to make sure link is right) */
  93. ret = genphy_update_link(phydev);
  94. if (ret)
  95. return ret;
  96. return bcm54xx_parse_status(phydev);
  97. }
  98. /* Broadcom BCM5482S */
  99. /*
  100. * "Ethernet@Wirespeed" needs to be enabled to achieve link in certain
  101. * circumstances. eg a gigabit TSEC connected to a gigabit switch with
  102. * a 4-wire ethernet cable. Both ends advertise gigabit, but can't
  103. * link. "Ethernet@Wirespeed" reduces advertised speed until link
  104. * can be achieved.
  105. */
  106. static u32 bcm5482_read_wirespeed(struct phy_device *phydev, u32 reg)
  107. {
  108. return (phy_read(phydev, MDIO_DEVAD_NONE, reg) & 0x8FFF) | 0x8010;
  109. }
  110. static int bcm5482_config(struct phy_device *phydev)
  111. {
  112. unsigned int reg;
  113. /* reset the PHY */
  114. reg = phy_read(phydev, MDIO_DEVAD_NONE, MII_BMCR);
  115. reg |= BMCR_RESET;
  116. phy_write(phydev, MDIO_DEVAD_NONE, MII_BMCR, reg);
  117. /* Setup read from auxilary control shadow register 7 */
  118. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL,
  119. MIIM_BCM54xx_AUXCNTL_ENCODE(7));
  120. /* Read Misc Control register and or in Ethernet@Wirespeed */
  121. reg = bcm5482_read_wirespeed(phydev, MIIM_BCM54xx_AUXCNTL);
  122. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL, reg);
  123. /* Initial config/enable of secondary SerDes interface */
  124. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_SHD,
  125. MIIM_BCM54XX_SHD_WR_ENCODE(0x14, 0xf));
  126. /* Write intial value to secondary SerDes Contol */
  127. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL,
  128. MIIM_BCM54XX_EXP_SEL_SSD | 0);
  129. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA,
  130. BMCR_ANRESTART);
  131. /* Enable copper/fiber auto-detect */
  132. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_SHD,
  133. MIIM_BCM54XX_SHD_WR_ENCODE(0x1e, 0x201));
  134. genphy_config_aneg(phydev);
  135. return 0;
  136. }
  137. static int bcm_cygnus_startup(struct phy_device *phydev)
  138. {
  139. int ret;
  140. /* Read the Status (2x to make sure link is right) */
  141. ret = genphy_update_link(phydev);
  142. if (ret)
  143. return ret;
  144. return genphy_parse_link(phydev);
  145. }
  146. static void bcm_cygnus_afe(struct phy_device *phydev)
  147. {
  148. /* ensures smdspclk is enabled */
  149. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54xx_AUXCNTL, 0x0c30);
  150. /* AFE_VDAC_ICTRL_0 bit 7:4 Iq=1100 for 1g 10bt, normal modes */
  151. bcm_phy_write_misc(phydev, 0x39, 0x01, 0xA7C8);
  152. /* AFE_HPF_TRIM_OTHERS bit11=1, short cascode for all modes*/
  153. bcm_phy_write_misc(phydev, 0x3A, 0x00, 0x0803);
  154. /* AFE_TX_CONFIG_1 bit 7:4 Iq=1100 for test modes */
  155. bcm_phy_write_misc(phydev, 0x3A, 0x01, 0xA740);
  156. /* AFE TEMPSEN_OTHERS rcal_HT, rcal_LT 10000 */
  157. bcm_phy_write_misc(phydev, 0x3A, 0x03, 0x8400);
  158. /* AFE_FUTURE_RSV bit 2:0 rccal <2:0>=100 */
  159. bcm_phy_write_misc(phydev, 0x3B, 0x00, 0x0004);
  160. /* Adjust bias current trim to overcome digital offSet */
  161. phy_write(phydev, MDIO_DEVAD_NONE, 0x1E, 0x02);
  162. /* make rcal=100, since rdb default is 000 */
  163. phy_write(phydev, MDIO_DEVAD_NONE, 0x17, 0x00B1);
  164. phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x0010);
  165. /* CORE_EXPB0, Reset R_CAL/RC_CAL Engine */
  166. phy_write(phydev, MDIO_DEVAD_NONE, 0x17, 0x00B0);
  167. phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x0010);
  168. /* CORE_EXPB0, Disable Reset R_CAL/RC_CAL Engine */
  169. phy_write(phydev, MDIO_DEVAD_NONE, 0x17, 0x00B0);
  170. phy_write(phydev, MDIO_DEVAD_NONE, 0x15, 0x0000);
  171. }
  172. static int bcm_cygnus_config(struct phy_device *phydev)
  173. {
  174. genphy_config_aneg(phydev);
  175. phy_reset(phydev);
  176. /* AFE settings for PHY stability */
  177. bcm_cygnus_afe(phydev);
  178. /* Forcing aneg after applying the AFE settings */
  179. genphy_restart_aneg(phydev);
  180. return 0;
  181. }
  182. /*
  183. * Find out if PHY is in copper or serdes mode by looking at Expansion Reg
  184. * 0x42 - "Operating Mode Status Register"
  185. */
  186. static int bcm5482_is_serdes(struct phy_device *phydev)
  187. {
  188. u16 val;
  189. int serdes = 0;
  190. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL,
  191. MIIM_BCM54XX_EXP_SEL_ER | 0x42);
  192. val = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA);
  193. switch (val & 0x1f) {
  194. case 0x0d: /* RGMII-to-100Base-FX */
  195. case 0x0e: /* RGMII-to-SGMII */
  196. case 0x0f: /* RGMII-to-SerDes */
  197. case 0x12: /* SGMII-to-SerDes */
  198. case 0x13: /* SGMII-to-100Base-FX */
  199. case 0x16: /* SerDes-to-Serdes */
  200. serdes = 1;
  201. break;
  202. case 0x6: /* RGMII-to-Copper */
  203. case 0x14: /* SGMII-to-Copper */
  204. case 0x17: /* SerDes-to-Copper */
  205. break;
  206. default:
  207. printf("ERROR, invalid PHY mode (0x%x\n)", val);
  208. break;
  209. }
  210. return serdes;
  211. }
  212. /*
  213. * Determine SerDes link speed and duplex from Expansion reg 0x42 "Operating
  214. * Mode Status Register"
  215. */
  216. static u32 bcm5482_parse_serdes_sr(struct phy_device *phydev)
  217. {
  218. u16 val;
  219. int i = 0;
  220. /* Wait 1s for link - Clause 37 autonegotiation happens very fast */
  221. while (1) {
  222. phy_write(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_SEL,
  223. MIIM_BCM54XX_EXP_SEL_ER | 0x42);
  224. val = phy_read(phydev, MDIO_DEVAD_NONE, MIIM_BCM54XX_EXP_DATA);
  225. if (val & 0x8000)
  226. break;
  227. if (i++ > 1000) {
  228. phydev->link = 0;
  229. return 1;
  230. }
  231. udelay(1000); /* 1 ms */
  232. }
  233. phydev->link = 1;
  234. switch ((val >> 13) & 0x3) {
  235. case (0x00):
  236. phydev->speed = 10;
  237. break;
  238. case (0x01):
  239. phydev->speed = 100;
  240. break;
  241. case (0x02):
  242. phydev->speed = 1000;
  243. break;
  244. }
  245. phydev->duplex = (val & 0x1000) == 0x1000;
  246. return 0;
  247. }
  248. /*
  249. * Figure out if BCM5482 is in serdes or copper mode and determine link
  250. * configuration accordingly
  251. */
  252. static int bcm5482_startup(struct phy_device *phydev)
  253. {
  254. int ret;
  255. if (bcm5482_is_serdes(phydev)) {
  256. bcm5482_parse_serdes_sr(phydev);
  257. phydev->port = PORT_FIBRE;
  258. return 0;
  259. }
  260. /* Wait for auto-negotiation to complete or fail */
  261. ret = genphy_update_link(phydev);
  262. if (ret)
  263. return ret;
  264. /* Parse BCM54xx copper aux status register */
  265. return bcm54xx_parse_status(phydev);
  266. }
  267. static struct phy_driver BCM5461S_driver = {
  268. .name = "Broadcom BCM5461S",
  269. .uid = 0x2060c0,
  270. .mask = 0xfffff0,
  271. .features = PHY_GBIT_FEATURES,
  272. .config = &bcm5461_config,
  273. .startup = &bcm54xx_startup,
  274. .shutdown = &genphy_shutdown,
  275. };
  276. static struct phy_driver BCM5464S_driver = {
  277. .name = "Broadcom BCM5464S",
  278. .uid = 0x2060b0,
  279. .mask = 0xfffff0,
  280. .features = PHY_GBIT_FEATURES,
  281. .config = &bcm5461_config,
  282. .startup = &bcm54xx_startup,
  283. .shutdown = &genphy_shutdown,
  284. };
  285. static struct phy_driver BCM5482S_driver = {
  286. .name = "Broadcom BCM5482S",
  287. .uid = 0x143bcb0,
  288. .mask = 0xffffff0,
  289. .features = PHY_GBIT_FEATURES,
  290. .config = &bcm5482_config,
  291. .startup = &bcm5482_startup,
  292. .shutdown = &genphy_shutdown,
  293. };
  294. static struct phy_driver BCM_CYGNUS_driver = {
  295. .name = "Broadcom CYGNUS GPHY",
  296. .uid = 0xae025200,
  297. .mask = 0xfffff0,
  298. .features = PHY_GBIT_FEATURES,
  299. .config = &bcm_cygnus_config,
  300. .startup = &bcm_cygnus_startup,
  301. .shutdown = &genphy_shutdown,
  302. };
  303. int phy_broadcom_init(void)
  304. {
  305. phy_register(&BCM5482S_driver);
  306. phy_register(&BCM5464S_driver);
  307. phy_register(&BCM5461S_driver);
  308. phy_register(&BCM_CYGNUS_driver);
  309. return 0;
  310. }