bcm6318-usbh-phy.c 3.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2018 Álvaro Fernández Rojas <noltari@gmail.com>
  4. *
  5. * Derived from linux/arch/mips/bcm63xx/usb-common.c:
  6. * Copyright 2008 Maxime Bizon <mbizon@freebox.fr>
  7. * Copyright 2013 Florian Fainelli <florian@openwrt.org>
  8. */
  9. #include <common.h>
  10. #include <clk.h>
  11. #include <dm.h>
  12. #include <generic-phy.h>
  13. #include <power-domain.h>
  14. #include <reset.h>
  15. #include <asm/io.h>
  16. #include <dm/device.h>
  17. /* USBH Setup register */
  18. #define USBH_SETUP_REG 0x00
  19. #define USBH_SETUP_IOC BIT(4)
  20. /* USBH PLL Control register */
  21. #define USBH_PLL_REG 0x04
  22. #define USBH_PLL_SUSP_EN BIT(27)
  23. #define USBH_PLL_IDDQ_PWRDN BIT(31)
  24. /* USBH Swap Control register */
  25. #define USBH_SWAP_REG 0x0c
  26. #define USBH_SWAP_OHCI_DATA BIT(0)
  27. #define USBH_SWAP_OHCI_ENDIAN BIT(1)
  28. #define USBH_SWAP_EHCI_DATA BIT(3)
  29. #define USBH_SWAP_EHCI_ENDIAN BIT(4)
  30. /* USBH Sim Control register */
  31. #define USBH_SIM_REG 0x20
  32. #define USBH_SIM_LADDR BIT(5)
  33. struct bcm6318_usbh_priv {
  34. void __iomem *regs;
  35. };
  36. static int bcm6318_usbh_init(struct phy *phy)
  37. {
  38. struct bcm6318_usbh_priv *priv = dev_get_priv(phy->dev);
  39. /* enable pll control susp */
  40. setbits_be32(priv->regs + USBH_PLL_REG, USBH_PLL_SUSP_EN);
  41. /* configure to work in native cpu endian */
  42. clrsetbits_be32(priv->regs + USBH_SWAP_REG,
  43. USBH_SWAP_EHCI_ENDIAN | USBH_SWAP_OHCI_ENDIAN,
  44. USBH_SWAP_EHCI_DATA | USBH_SWAP_OHCI_DATA);
  45. /* setup config */
  46. setbits_be32(priv->regs + USBH_SETUP_REG, USBH_SETUP_IOC);
  47. /* disable pll control pwrdn */
  48. clrbits_be32(priv->regs + USBH_PLL_REG, USBH_PLL_IDDQ_PWRDN);
  49. /* sim control config */
  50. setbits_be32(priv->regs + USBH_SIM_REG, USBH_SIM_LADDR);
  51. return 0;
  52. }
  53. static struct phy_ops bcm6318_usbh_ops = {
  54. .init = bcm6318_usbh_init,
  55. };
  56. static const struct udevice_id bcm6318_usbh_ids[] = {
  57. { .compatible = "brcm,bcm6318-usbh" },
  58. { /* sentinel */ }
  59. };
  60. static int bcm6318_usbh_probe(struct udevice *dev)
  61. {
  62. struct bcm6318_usbh_priv *priv = dev_get_priv(dev);
  63. struct power_domain pwr_dom;
  64. struct reset_ctl rst_ctl;
  65. struct clk clk;
  66. int ret;
  67. priv->regs = dev_remap_addr(dev);
  68. if (!priv->regs)
  69. return -EINVAL;
  70. /* enable usbh clock */
  71. ret = clk_get_by_name(dev, "usbh", &clk);
  72. if (ret < 0)
  73. return ret;
  74. ret = clk_enable(&clk);
  75. if (ret < 0)
  76. return ret;
  77. ret = clk_free(&clk);
  78. if (ret < 0)
  79. return ret;
  80. /* enable power domain */
  81. ret = power_domain_get(dev, &pwr_dom);
  82. if (ret < 0)
  83. return ret;
  84. ret = power_domain_on(&pwr_dom);
  85. if (ret < 0)
  86. return ret;
  87. ret = power_domain_free(&pwr_dom);
  88. if (ret < 0)
  89. return ret;
  90. /* perform reset */
  91. ret = reset_get_by_index(dev, 0, &rst_ctl);
  92. if (ret < 0)
  93. return ret;
  94. ret = reset_deassert(&rst_ctl);
  95. if (ret < 0)
  96. return ret;
  97. ret = reset_free(&rst_ctl);
  98. if (ret < 0)
  99. return ret;
  100. mdelay(100);
  101. return 0;
  102. }
  103. U_BOOT_DRIVER(bcm6318_usbh) = {
  104. .name = "bcm6318-usbh",
  105. .id = UCLASS_PHY,
  106. .of_match = bcm6318_usbh_ids,
  107. .ops = &bcm6318_usbh_ops,
  108. .priv_auto_alloc_size = sizeof(struct bcm6318_usbh_priv),
  109. .probe = bcm6318_usbh_probe,
  110. };