ti-pipe3-phy.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (C) 2017 Texas Instruments Incorporated - http://www.ti.com/
  4. * Written by Jean-Jacques Hiblot <jjhiblot@ti.com>
  5. */
  6. #include <common.h>
  7. #include <dm.h>
  8. #include <dm/device.h>
  9. #include <generic-phy.h>
  10. #include <asm/io.h>
  11. #include <asm/arch/sys_proto.h>
  12. #include <syscon.h>
  13. #include <regmap.h>
  14. /* PLLCTRL Registers */
  15. #define PLL_STATUS 0x00000004
  16. #define PLL_GO 0x00000008
  17. #define PLL_CONFIGURATION1 0x0000000C
  18. #define PLL_CONFIGURATION2 0x00000010
  19. #define PLL_CONFIGURATION3 0x00000014
  20. #define PLL_CONFIGURATION4 0x00000020
  21. #define PLL_REGM_MASK 0x001FFE00
  22. #define PLL_REGM_SHIFT 9
  23. #define PLL_REGM_F_MASK 0x0003FFFF
  24. #define PLL_REGM_F_SHIFT 0
  25. #define PLL_REGN_MASK 0x000001FE
  26. #define PLL_REGN_SHIFT 1
  27. #define PLL_SELFREQDCO_MASK 0x0000000E
  28. #define PLL_SELFREQDCO_SHIFT 1
  29. #define PLL_SD_MASK 0x0003FC00
  30. #define PLL_SD_SHIFT 10
  31. #define SET_PLL_GO 0x1
  32. #define PLL_TICOPWDN BIT(16)
  33. #define PLL_LDOPWDN BIT(15)
  34. #define PLL_LOCK 0x2
  35. #define PLL_IDLE 0x1
  36. /* Software rest for the SATA PLL (in CTRL_CORE_SMA_SW_0 register)*/
  37. #define SATA_PLL_SOFT_RESET (1<<18)
  38. /* PHY POWER CONTROL Register */
  39. #define OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_MASK 0x003FC000
  40. #define OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_SHIFT 0xE
  41. #define OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_MASK 0xFFC00000
  42. #define OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_SHIFT 0x16
  43. #define OMAP_CTRL_PIPE3_PHY_TX_RX_POWERON 0x3
  44. #define OMAP_CTRL_PIPE3_PHY_TX_RX_POWEROFF 0x0
  45. #define PLL_IDLE_TIME 100 /* in milliseconds */
  46. #define PLL_LOCK_TIME 100 /* in milliseconds */
  47. struct omap_pipe3 {
  48. void __iomem *pll_ctrl_base;
  49. void __iomem *power_reg;
  50. void __iomem *pll_reset_reg;
  51. struct pipe3_dpll_map *dpll_map;
  52. };
  53. struct pipe3_dpll_params {
  54. u16 m;
  55. u8 n;
  56. u8 freq:3;
  57. u8 sd;
  58. u32 mf;
  59. };
  60. struct pipe3_dpll_map {
  61. unsigned long rate;
  62. struct pipe3_dpll_params params;
  63. };
  64. static inline u32 omap_pipe3_readl(void __iomem *addr, unsigned offset)
  65. {
  66. return readl(addr + offset);
  67. }
  68. static inline void omap_pipe3_writel(void __iomem *addr, unsigned offset,
  69. u32 data)
  70. {
  71. writel(data, addr + offset);
  72. }
  73. static struct pipe3_dpll_params *omap_pipe3_get_dpll_params(struct omap_pipe3
  74. *pipe3)
  75. {
  76. u32 rate;
  77. struct pipe3_dpll_map *dpll_map = pipe3->dpll_map;
  78. rate = get_sys_clk_freq();
  79. for (; dpll_map->rate; dpll_map++) {
  80. if (rate == dpll_map->rate)
  81. return &dpll_map->params;
  82. }
  83. printf("%s: No DPLL configuration for %u Hz SYS CLK\n",
  84. __func__, rate);
  85. return NULL;
  86. }
  87. static int omap_pipe3_wait_lock(struct omap_pipe3 *pipe3)
  88. {
  89. u32 val;
  90. int timeout = PLL_LOCK_TIME;
  91. do {
  92. mdelay(1);
  93. val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_STATUS);
  94. if (val & PLL_LOCK)
  95. break;
  96. } while (--timeout);
  97. if (!(val & PLL_LOCK)) {
  98. printf("%s: DPLL failed to lock\n", __func__);
  99. return -EBUSY;
  100. }
  101. return 0;
  102. }
  103. static int omap_pipe3_dpll_program(struct omap_pipe3 *pipe3)
  104. {
  105. u32 val;
  106. struct pipe3_dpll_params *dpll_params;
  107. dpll_params = omap_pipe3_get_dpll_params(pipe3);
  108. if (!dpll_params) {
  109. printf("%s: Invalid DPLL parameters\n", __func__);
  110. return -EINVAL;
  111. }
  112. val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_CONFIGURATION1);
  113. val &= ~PLL_REGN_MASK;
  114. val |= dpll_params->n << PLL_REGN_SHIFT;
  115. omap_pipe3_writel(pipe3->pll_ctrl_base, PLL_CONFIGURATION1, val);
  116. val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_CONFIGURATION2);
  117. val &= ~PLL_SELFREQDCO_MASK;
  118. val |= dpll_params->freq << PLL_SELFREQDCO_SHIFT;
  119. omap_pipe3_writel(pipe3->pll_ctrl_base, PLL_CONFIGURATION2, val);
  120. val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_CONFIGURATION1);
  121. val &= ~PLL_REGM_MASK;
  122. val |= dpll_params->m << PLL_REGM_SHIFT;
  123. omap_pipe3_writel(pipe3->pll_ctrl_base, PLL_CONFIGURATION1, val);
  124. val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_CONFIGURATION4);
  125. val &= ~PLL_REGM_F_MASK;
  126. val |= dpll_params->mf << PLL_REGM_F_SHIFT;
  127. omap_pipe3_writel(pipe3->pll_ctrl_base, PLL_CONFIGURATION4, val);
  128. val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_CONFIGURATION3);
  129. val &= ~PLL_SD_MASK;
  130. val |= dpll_params->sd << PLL_SD_SHIFT;
  131. omap_pipe3_writel(pipe3->pll_ctrl_base, PLL_CONFIGURATION3, val);
  132. omap_pipe3_writel(pipe3->pll_ctrl_base, PLL_GO, SET_PLL_GO);
  133. return omap_pipe3_wait_lock(pipe3);
  134. }
  135. static void omap_control_pipe3_power(struct omap_pipe3 *pipe3, int on)
  136. {
  137. u32 val, rate;
  138. val = readl(pipe3->power_reg);
  139. rate = get_sys_clk_freq();
  140. rate = rate/1000000;
  141. if (on) {
  142. val &= ~(OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_MASK |
  143. OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_MASK);
  144. val |= OMAP_CTRL_PIPE3_PHY_TX_RX_POWERON <<
  145. OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_SHIFT;
  146. val |= rate <<
  147. OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_FREQ_SHIFT;
  148. } else {
  149. val &= ~OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_MASK;
  150. val |= OMAP_CTRL_PIPE3_PHY_TX_RX_POWEROFF <<
  151. OMAP_CTRL_PIPE3_PHY_PWRCTL_CLK_CMD_SHIFT;
  152. }
  153. writel(val, pipe3->power_reg);
  154. }
  155. static int pipe3_init(struct phy *phy)
  156. {
  157. int ret;
  158. u32 val;
  159. struct omap_pipe3 *pipe3 = dev_get_priv(phy->dev);
  160. /* Program the DPLL only if not locked */
  161. val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_STATUS);
  162. if (!(val & PLL_LOCK)) {
  163. ret = omap_pipe3_dpll_program(pipe3);
  164. if (ret)
  165. return ret;
  166. } else {
  167. /* else just bring it out of IDLE mode */
  168. val = omap_pipe3_readl(pipe3->pll_ctrl_base,
  169. PLL_CONFIGURATION2);
  170. if (val & PLL_IDLE) {
  171. val &= ~PLL_IDLE;
  172. omap_pipe3_writel(pipe3->pll_ctrl_base,
  173. PLL_CONFIGURATION2, val);
  174. ret = omap_pipe3_wait_lock(pipe3);
  175. if (ret)
  176. return ret;
  177. }
  178. }
  179. return 0;
  180. }
  181. static int pipe3_power_on(struct phy *phy)
  182. {
  183. struct omap_pipe3 *pipe3 = dev_get_priv(phy->dev);
  184. /* Power up the PHY */
  185. omap_control_pipe3_power(pipe3, 1);
  186. return 0;
  187. }
  188. static int pipe3_power_off(struct phy *phy)
  189. {
  190. struct omap_pipe3 *pipe3 = dev_get_priv(phy->dev);
  191. /* Power down the PHY */
  192. omap_control_pipe3_power(pipe3, 0);
  193. return 0;
  194. }
  195. static int pipe3_exit(struct phy *phy)
  196. {
  197. u32 val;
  198. int timeout = PLL_IDLE_TIME;
  199. struct omap_pipe3 *pipe3 = dev_get_priv(phy->dev);
  200. pipe3_power_off(phy);
  201. /* Put DPLL in IDLE mode */
  202. val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_CONFIGURATION2);
  203. val |= PLL_IDLE;
  204. omap_pipe3_writel(pipe3->pll_ctrl_base, PLL_CONFIGURATION2, val);
  205. /* wait for LDO and Oscillator to power down */
  206. do {
  207. mdelay(1);
  208. val = omap_pipe3_readl(pipe3->pll_ctrl_base, PLL_STATUS);
  209. if ((val & PLL_TICOPWDN) && (val & PLL_LDOPWDN))
  210. break;
  211. } while (--timeout);
  212. if (!(val & PLL_TICOPWDN) || !(val & PLL_LDOPWDN)) {
  213. pr_err("%s: Failed to power down DPLL: PLL_STATUS 0x%x\n",
  214. __func__, val);
  215. return -EBUSY;
  216. }
  217. val = readl(pipe3->pll_reset_reg);
  218. writel(val | SATA_PLL_SOFT_RESET, pipe3->pll_reset_reg);
  219. mdelay(1);
  220. writel(val & ~SATA_PLL_SOFT_RESET, pipe3->pll_reset_reg);
  221. return 0;
  222. }
  223. static void *get_reg(struct udevice *dev, const char *name)
  224. {
  225. struct udevice *syscon;
  226. struct regmap *regmap;
  227. const fdt32_t *cell;
  228. int len, err;
  229. void *base;
  230. err = uclass_get_device_by_phandle(UCLASS_SYSCON, dev,
  231. name, &syscon);
  232. if (err) {
  233. pr_err("unable to find syscon device for %s (%d)\n",
  234. name, err);
  235. return NULL;
  236. }
  237. regmap = syscon_get_regmap(syscon);
  238. if (IS_ERR(regmap)) {
  239. pr_err("unable to find regmap for %s (%ld)\n",
  240. name, PTR_ERR(regmap));
  241. return NULL;
  242. }
  243. cell = fdt_getprop(gd->fdt_blob, dev_of_offset(dev), name,
  244. &len);
  245. if (len < 2*sizeof(fdt32_t)) {
  246. pr_err("offset not available for %s\n", name);
  247. return NULL;
  248. }
  249. base = regmap_get_range(regmap, 0);
  250. if (!base)
  251. return NULL;
  252. return fdtdec_get_number(cell + 1, 1) + base;
  253. }
  254. static int pipe3_phy_probe(struct udevice *dev)
  255. {
  256. fdt_addr_t addr;
  257. fdt_size_t sz;
  258. struct omap_pipe3 *pipe3 = dev_get_priv(dev);
  259. addr = devfdt_get_addr_size_index(dev, 2, &sz);
  260. if (addr == FDT_ADDR_T_NONE) {
  261. pr_err("missing pll ctrl address\n");
  262. return -EINVAL;
  263. }
  264. pipe3->pll_ctrl_base = map_physmem(addr, sz, MAP_NOCACHE);
  265. if (!pipe3->pll_ctrl_base) {
  266. pr_err("unable to remap pll ctrl\n");
  267. return -EINVAL;
  268. }
  269. pipe3->power_reg = get_reg(dev, "syscon-phy-power");
  270. if (!pipe3->power_reg)
  271. return -EINVAL;
  272. pipe3->pll_reset_reg = get_reg(dev, "syscon-pllreset");
  273. if (!pipe3->pll_reset_reg)
  274. return -EINVAL;
  275. pipe3->dpll_map = (struct pipe3_dpll_map *)dev_get_driver_data(dev);
  276. return 0;
  277. }
  278. static struct pipe3_dpll_map dpll_map_sata[] = {
  279. {12000000, {1000, 7, 4, 6, 0} }, /* 12 MHz */
  280. {16800000, {714, 7, 4, 6, 0} }, /* 16.8 MHz */
  281. {19200000, {625, 7, 4, 6, 0} }, /* 19.2 MHz */
  282. {20000000, {600, 7, 4, 6, 0} }, /* 20 MHz */
  283. {26000000, {461, 7, 4, 6, 0} }, /* 26 MHz */
  284. {38400000, {312, 7, 4, 6, 0} }, /* 38.4 MHz */
  285. { }, /* Terminator */
  286. };
  287. static const struct udevice_id pipe3_phy_ids[] = {
  288. { .compatible = "ti,phy-pipe3-sata", .data = (ulong)&dpll_map_sata },
  289. { }
  290. };
  291. static struct phy_ops pipe3_phy_ops = {
  292. .init = pipe3_init,
  293. .power_on = pipe3_power_on,
  294. .power_off = pipe3_power_off,
  295. .exit = pipe3_exit,
  296. };
  297. U_BOOT_DRIVER(pipe3_phy) = {
  298. .name = "pipe3_phy",
  299. .id = UCLASS_PHY,
  300. .of_match = pipe3_phy_ids,
  301. .ops = &pipe3_phy_ops,
  302. .probe = pipe3_phy_probe,
  303. .priv_auto_alloc_size = sizeof(struct omap_pipe3),
  304. };