pfc-r8a7792.c 78 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116211721182119212021212122212321242125212621272128212921302131213221332134213521362137213821392140214121422143214421452146214721482149215021512152215321542155215621572158215921602161216221632164216521662167216821692170217121722173217421752176217721782179218021812182218321842185218621872188218921902191219221932194219521962197219821992200220122022203220422052206220722082209221022112212221322142215221622172218221922202221222222232224222522262227222822292230223122322233223422352236223722382239224022412242224322442245224622472248224922502251225222532254225522562257225822592260226122622263226422652266226722682269227022712272227322742275227622772278227922802281228222832284228522862287228822892290229122922293229422952296229722982299230023012302230323042305230623072308230923102311231223132314231523162317231823192320232123222323232423252326232723282329233023312332233323342335233623372338233923402341234223432344234523462347234823492350235123522353235423552356235723582359236023612362236323642365236623672368236923702371237223732374237523762377237823792380238123822383238423852386238723882389239023912392239323942395239623972398239924002401240224032404240524062407240824092410241124122413241424152416241724182419242024212422242324242425242624272428242924302431243224332434243524362437243824392440244124422443244424452446244724482449245024512452245324542455245624572458245924602461246224632464246524662467246824692470247124722473247424752476247724782479248024812482248324842485248624872488248924902491249224932494249524962497249824992500250125022503250425052506250725082509251025112512251325142515251625172518251925202521252225232524252525262527252825292530253125322533253425352536253725382539254025412542254325442545254625472548254925502551255225532554255525562557255825592560256125622563256425652566256725682569257025712572257325742575257625772578257925802581258225832584258525862587258825892590259125922593259425952596259725982599260026012602260326042605260626072608260926102611261226132614261526162617261826192620262126222623262426252626262726282629263026312632263326342635263626372638263926402641264226432644264526462647264826492650265126522653265426552656265726582659266026612662266326642665266626672668266926702671267226732674267526762677267826792680268126822683268426852686268726882689269026912692269326942695269626972698269927002701270227032704270527062707270827092710271127122713271427152716271727182719272027212722272327242725272627272728272927302731273227332734273527362737273827392740274127422743274427452746274727482749275027512752275327542755275627572758275927602761276227632764276527662767276827692770277127722773277427752776277727782779278027812782278327842785278627872788278927902791279227932794
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * r8a7792 processor support - PFC hardware block.
  4. *
  5. * Copyright (C) 2013-2014 Renesas Electronics Corporation
  6. * Copyright (C) 2016 Cogent Embedded, Inc., <source@cogentembedded.com>
  7. */
  8. #include <common.h>
  9. #include <dm.h>
  10. #include <errno.h>
  11. #include <dm/pinctrl.h>
  12. #include <linux/kernel.h>
  13. #include "sh_pfc.h"
  14. #define CPU_ALL_PORT(fn, sfx) \
  15. PORT_GP_29(0, fn, sfx), \
  16. PORT_GP_23(1, fn, sfx), \
  17. PORT_GP_32(2, fn, sfx), \
  18. PORT_GP_28(3, fn, sfx), \
  19. PORT_GP_17(4, fn, sfx), \
  20. PORT_GP_17(5, fn, sfx), \
  21. PORT_GP_17(6, fn, sfx), \
  22. PORT_GP_17(7, fn, sfx), \
  23. PORT_GP_17(8, fn, sfx), \
  24. PORT_GP_17(9, fn, sfx), \
  25. PORT_GP_32(10, fn, sfx), \
  26. PORT_GP_30(11, fn, sfx)
  27. enum {
  28. PINMUX_RESERVED = 0,
  29. PINMUX_DATA_BEGIN,
  30. GP_ALL(DATA),
  31. PINMUX_DATA_END,
  32. PINMUX_FUNCTION_BEGIN,
  33. GP_ALL(FN),
  34. /* GPSR0 */
  35. FN_IP0_0, FN_IP0_1, FN_IP0_2, FN_IP0_3, FN_IP0_4, FN_IP0_5,
  36. FN_IP0_6, FN_IP0_7, FN_IP0_8, FN_IP0_9, FN_IP0_10, FN_IP0_11,
  37. FN_IP0_12, FN_IP0_13, FN_IP0_14, FN_IP0_15, FN_IP0_16,
  38. FN_IP0_17, FN_IP0_18, FN_IP0_19, FN_IP0_20, FN_IP0_21,
  39. FN_IP0_22, FN_IP0_23, FN_IP1_0, FN_IP1_1, FN_IP1_2,
  40. FN_IP1_3, FN_IP1_4,
  41. /* GPSR1 */
  42. FN_IP1_5, FN_IP1_6, FN_IP1_7, FN_IP1_8, FN_IP1_9, FN_IP1_10,
  43. FN_IP1_11, FN_IP1_12, FN_IP1_13, FN_IP1_14, FN_IP1_15, FN_IP1_16,
  44. FN_DU1_DB2_C0_DATA12, FN_DU1_DB3_C1_DATA13, FN_DU1_DB4_C2_DATA14,
  45. FN_DU1_DB5_C3_DATA15, FN_DU1_DB6_C4, FN_DU1_DB7_C5,
  46. FN_DU1_EXHSYNC_DU1_HSYNC, FN_DU1_EXVSYNC_DU1_VSYNC,
  47. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_DU1_DISP, FN_DU1_CDE,
  48. /* GPSR2 */
  49. FN_D0, FN_D1, FN_D2, FN_D3, FN_D4, FN_D5, FN_D6, FN_D7,
  50. FN_D8, FN_D9, FN_D10, FN_D11, FN_D12, FN_D13, FN_D14, FN_D15,
  51. FN_A0, FN_A1, FN_A2, FN_A3, FN_A4, FN_A5, FN_A6, FN_A7,
  52. FN_A8, FN_A9, FN_A10, FN_A11, FN_A12, FN_A13, FN_A14, FN_A15,
  53. /* GPSR3 */
  54. FN_A16, FN_A17, FN_A18, FN_A19, FN_IP1_17, FN_IP1_18,
  55. FN_CS1_N_A26, FN_EX_CS0_N, FN_EX_CS1_N, FN_EX_CS2_N, FN_EX_CS3_N,
  56. FN_EX_CS4_N, FN_EX_CS5_N, FN_BS_N, FN_RD_N, FN_RD_WR_N,
  57. FN_WE0_N, FN_WE1_N, FN_EX_WAIT0, FN_IRQ0, FN_IRQ1, FN_IRQ2, FN_IRQ3,
  58. FN_IP1_19, FN_IP1_20, FN_IP1_21, FN_IP1_22, FN_CS0_N,
  59. /* GPSR4 */
  60. FN_VI0_CLK, FN_VI0_CLKENB, FN_VI0_HSYNC_N, FN_VI0_VSYNC_N,
  61. FN_VI0_D0_B0_C0, FN_VI0_D1_B1_C1, FN_VI0_D2_B2_C2, FN_VI0_D3_B3_C3,
  62. FN_VI0_D4_B4_C4, FN_VI0_D5_B5_C5, FN_VI0_D6_B6_C6, FN_VI0_D7_B7_C7,
  63. FN_VI0_D8_G0_Y0, FN_VI0_D9_G1_Y1, FN_VI0_D10_G2_Y2, FN_VI0_D11_G3_Y3,
  64. FN_VI0_FIELD,
  65. /* GPSR5 */
  66. FN_VI1_CLK, FN_VI1_CLKENB, FN_VI1_HSYNC_N, FN_VI1_VSYNC_N,
  67. FN_VI1_D0_B0_C0, FN_VI1_D1_B1_C1, FN_VI1_D2_B2_C2, FN_VI1_D3_B3_C3,
  68. FN_VI1_D4_B4_C4, FN_VI1_D5_B5_C5, FN_VI1_D6_B6_C6, FN_VI1_D7_B7_C7,
  69. FN_VI1_D8_G0_Y0, FN_VI1_D9_G1_Y1, FN_VI1_D10_G2_Y2, FN_VI1_D11_G3_Y3,
  70. FN_VI1_FIELD,
  71. /* GPSR6 */
  72. FN_IP2_0, FN_IP2_1, FN_IP2_2, FN_IP2_3, FN_IP2_4, FN_IP2_5, FN_IP2_6,
  73. FN_IP2_7, FN_IP2_8, FN_IP2_9, FN_IP2_10, FN_IP2_11, FN_IP2_12,
  74. FN_IP2_13, FN_IP2_14, FN_IP2_15, FN_IP2_16,
  75. /* GPSR7 */
  76. FN_IP3_0, FN_IP3_1, FN_IP3_2, FN_IP3_3, FN_IP3_4, FN_IP3_5, FN_IP3_6,
  77. FN_IP3_7, FN_IP3_8, FN_IP3_9, FN_IP3_10, FN_IP3_11, FN_IP3_12,
  78. FN_IP3_13, FN_VI3_D10_Y2, FN_IP3_14, FN_VI3_FIELD,
  79. /* GPSR8 */
  80. FN_VI4_CLK, FN_IP4_0, FN_IP4_1, FN_IP4_3_2, FN_IP4_4, FN_IP4_6_5,
  81. FN_IP4_8_7, FN_IP4_10_9, FN_IP4_12_11, FN_IP4_14_13, FN_IP4_16_15,
  82. FN_IP4_18_17, FN_IP4_20_19, FN_IP4_21, FN_IP4_22, FN_IP4_23, FN_IP4_24,
  83. /* GPSR9 */
  84. FN_VI5_CLK, FN_IP5_0, FN_IP5_1, FN_IP5_2, FN_IP5_3, FN_IP5_4, FN_IP5_5,
  85. FN_IP5_6, FN_IP5_7, FN_IP5_8, FN_IP5_9, FN_IP5_10, FN_IP5_11,
  86. FN_VI5_D9_Y1, FN_VI5_D10_Y2, FN_VI5_D11_Y3, FN_VI5_FIELD,
  87. /* GPSR10 */
  88. FN_IP6_0, FN_IP6_1, FN_HRTS0_N, FN_IP6_2, FN_IP6_3, FN_IP6_4, FN_IP6_5,
  89. FN_HCTS1_N, FN_IP6_6, FN_IP6_7, FN_SCK0, FN_CTS0_N, FN_RTS0_N,
  90. FN_TX0, FN_RX0, FN_SCK1, FN_CTS1_N, FN_RTS1_N, FN_TX1, FN_RX1,
  91. FN_IP6_9_8, FN_IP6_11_10, FN_IP6_13_12, FN_IP6_15_14, FN_IP6_16,
  92. FN_IP6_18_17, FN_SCIF_CLK, FN_CAN0_TX, FN_CAN0_RX, FN_CAN_CLK,
  93. FN_CAN1_TX, FN_CAN1_RX,
  94. /* GPSR11 */
  95. FN_IP7_1_0, FN_IP7_3_2, FN_IP7_5_4, FN_IP7_6, FN_IP7_7, FN_SD0_CLK,
  96. FN_SD0_CMD, FN_SD0_DAT0, FN_SD0_DAT1, FN_SD0_DAT2, FN_SD0_DAT3,
  97. FN_SD0_CD, FN_SD0_WP, FN_IP7_9_8, FN_IP7_11_10, FN_IP7_13_12,
  98. FN_IP7_15_14, FN_IP7_16, FN_IP7_17, FN_IP7_18, FN_IP7_19, FN_IP7_20,
  99. FN_ADICLK, FN_ADICS_SAMP, FN_ADIDATA, FN_ADICHS0, FN_ADICHS1,
  100. FN_ADICHS2, FN_AVS1, FN_AVS2,
  101. /* IPSR0 */
  102. FN_DU0_DR0_DATA0, FN_DU0_DR1_DATA1, FN_DU0_DR2_Y4_DATA2,
  103. FN_DU0_DR3_Y5_DATA3, FN_DU0_DR4_Y6_DATA4, FN_DU0_DR5_Y7_DATA5,
  104. FN_DU0_DR6_Y8_DATA6, FN_DU0_DR7_Y9_DATA7, FN_DU0_DG0_DATA8,
  105. FN_DU0_DG1_DATA9, FN_DU0_DG2_C6_DATA10, FN_DU0_DG3_C7_DATA11,
  106. FN_DU0_DG4_Y0_DATA12, FN_DU0_DG5_Y1_DATA13, FN_DU0_DG6_Y2_DATA14,
  107. FN_DU0_DG7_Y3_DATA15, FN_DU0_DB0, FN_DU0_DB1, FN_DU0_DB2_C0,
  108. FN_DU0_DB3_C1, FN_DU0_DB4_C2, FN_DU0_DB5_C3, FN_DU0_DB6_C4,
  109. FN_DU0_DB7_C5,
  110. /* IPSR1 */
  111. FN_DU0_EXHSYNC_DU0_HSYNC, FN_DU0_EXVSYNC_DU0_VSYNC,
  112. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, FN_DU0_DISP, FN_DU0_CDE,
  113. FN_DU1_DR2_Y4_DATA0, FN_DU1_DR3_Y5_DATA1, FN_DU1_DR4_Y6_DATA2,
  114. FN_DU1_DR5_Y7_DATA3, FN_DU1_DR6_DATA4, FN_DU1_DR7_DATA5,
  115. FN_DU1_DG2_C6_DATA6, FN_DU1_DG3_C7_DATA7, FN_DU1_DG4_Y0_DATA8,
  116. FN_DU1_DG5_Y1_DATA9, FN_DU1_DG6_Y2_DATA10, FN_DU1_DG7_Y3_DATA11,
  117. FN_A20, FN_MOSI_IO0, FN_A21, FN_MISO_IO1, FN_A22, FN_IO2,
  118. FN_A23, FN_IO3, FN_A24, FN_SPCLK, FN_A25, FN_SSL,
  119. /* IPSR2 */
  120. FN_VI2_CLK, FN_AVB_RX_CLK, FN_VI2_CLKENB, FN_AVB_RX_DV,
  121. FN_VI2_HSYNC_N, FN_AVB_RXD0, FN_VI2_VSYNC_N, FN_AVB_RXD1,
  122. FN_VI2_D0_C0, FN_AVB_RXD2, FN_VI2_D1_C1, FN_AVB_RXD3,
  123. FN_VI2_D2_C2, FN_AVB_RXD4, FN_VI2_D3_C3, FN_AVB_RXD5,
  124. FN_VI2_D4_C4, FN_AVB_RXD6, FN_VI2_D5_C5, FN_AVB_RXD7,
  125. FN_VI2_D6_C6, FN_AVB_RX_ER, FN_VI2_D7_C7, FN_AVB_COL,
  126. FN_VI2_D8_Y0, FN_AVB_TXD3, FN_VI2_D9_Y1, FN_AVB_TX_EN,
  127. FN_VI2_D10_Y2, FN_AVB_TXD0, FN_VI2_D11_Y3, FN_AVB_TXD1,
  128. FN_VI2_FIELD, FN_AVB_TXD2,
  129. /* IPSR3 */
  130. FN_VI3_CLK, FN_AVB_TX_CLK, FN_VI3_CLKENB, FN_AVB_TXD4,
  131. FN_VI3_HSYNC_N, FN_AVB_TXD5, FN_VI3_VSYNC_N, FN_AVB_TXD6,
  132. FN_VI3_D0_C0, FN_AVB_TXD7, FN_VI3_D1_C1, FN_AVB_TX_ER,
  133. FN_VI3_D2_C2, FN_AVB_GTX_CLK, FN_VI3_D3_C3, FN_AVB_MDC,
  134. FN_VI3_D4_C4, FN_AVB_MDIO, FN_VI3_D5_C5, FN_AVB_LINK,
  135. FN_VI3_D6_C6, FN_AVB_MAGIC, FN_VI3_D7_C7, FN_AVB_PHY_INT,
  136. FN_VI3_D8_Y0, FN_AVB_CRS, FN_VI3_D9_Y1, FN_AVB_GTXREFCLK,
  137. FN_VI3_D11_Y3, FN_AVB_AVTP_MATCH,
  138. /* IPSR4 */
  139. FN_VI4_CLKENB, FN_VI0_D12_G4_Y4, FN_VI4_HSYNC_N, FN_VI0_D13_G5_Y5,
  140. FN_VI4_VSYNC_N, FN_VI0_D14_G6_Y6, FN_RDR_CLKOUT,
  141. FN_VI4_D0_C0, FN_VI0_D15_G7_Y7,
  142. FN_VI4_D1_C1, FN_VI0_D16_R0, FN_VI1_D12_G4_Y4,
  143. FN_VI4_D2_C2, FN_VI0_D17_R1, FN_VI1_D13_G5_Y5,
  144. FN_VI4_D3_C3, FN_VI0_D18_R2, FN_VI1_D14_G6_Y6,
  145. FN_VI4_D4_C4, FN_VI0_D19_R3, FN_VI1_D15_G7_Y7,
  146. FN_VI4_D5_C5, FN_VI0_D20_R4, FN_VI2_D12_Y4,
  147. FN_VI4_D6_C6, FN_VI0_D21_R5, FN_VI2_D13_Y5,
  148. FN_VI4_D7_C7, FN_VI0_D22_R6, FN_VI2_D14_Y6,
  149. FN_VI4_D8_Y0, FN_VI0_D23_R7, FN_VI2_D15_Y7,
  150. FN_VI4_D9_Y1, FN_VI3_D12_Y4, FN_VI4_D10_Y2, FN_VI3_D13_Y5,
  151. FN_VI4_D11_Y3, FN_VI3_D14_Y6, FN_VI4_FIELD, FN_VI3_D15_Y7,
  152. /* IPSR5 */
  153. FN_VI5_CLKENB, FN_VI1_D12_G4_Y4_B, FN_VI5_HSYNC_N, FN_VI1_D13_G5_Y5_B,
  154. FN_VI5_VSYNC_N, FN_VI1_D14_G6_Y6_B, FN_VI5_D0_C0, FN_VI1_D15_G7_Y7_B,
  155. FN_VI5_D1_C1, FN_VI1_D16_R0, FN_VI5_D2_C2, FN_VI1_D17_R1,
  156. FN_VI5_D3_C3, FN_VI1_D18_R2, FN_VI5_D4_C4, FN_VI1_D19_R3,
  157. FN_VI5_D5_C5, FN_VI1_D20_R4, FN_VI5_D6_C6, FN_VI1_D21_R5,
  158. FN_VI5_D7_C7, FN_VI1_D22_R6, FN_VI5_D8_Y0, FN_VI1_D23_R7,
  159. /* IPSR6 */
  160. FN_MSIOF0_SCK, FN_HSCK0, FN_MSIOF0_SYNC, FN_HCTS0_N,
  161. FN_MSIOF0_TXD, FN_HTX0, FN_MSIOF0_RXD, FN_HRX0,
  162. FN_MSIOF1_SCK, FN_HSCK1, FN_MSIOF1_SYNC, FN_HRTS1_N,
  163. FN_MSIOF1_TXD, FN_HTX1, FN_MSIOF1_RXD, FN_HRX1,
  164. FN_DRACK0, FN_SCK2, FN_DACK0, FN_TX2, FN_DREQ0_N, FN_RX2,
  165. FN_DACK1, FN_SCK3, FN_TX3, FN_DREQ1_N, FN_RX3,
  166. /* IPSR7 */
  167. FN_PWM0, FN_TCLK1, FN_FSO_CFE_0, FN_PWM1, FN_TCLK2, FN_FSO_CFE_1,
  168. FN_PWM2, FN_TCLK3, FN_FSO_TOE, FN_PWM3, FN_PWM4,
  169. FN_SSI_SCK34, FN_TPU0TO0, FN_SSI_WS34, FN_TPU0TO1,
  170. FN_SSI_SDATA3, FN_TPU0TO2, FN_SSI_SCK4, FN_TPU0TO3,
  171. FN_SSI_WS4, FN_SSI_SDATA4, FN_AUDIO_CLKOUT,
  172. FN_AUDIO_CLKA, FN_AUDIO_CLKB,
  173. /* MOD_SEL */
  174. FN_SEL_VI1_0, FN_SEL_VI1_1,
  175. PINMUX_FUNCTION_END,
  176. PINMUX_MARK_BEGIN,
  177. DU1_DB2_C0_DATA12_MARK, DU1_DB3_C1_DATA13_MARK,
  178. DU1_DB4_C2_DATA14_MARK, DU1_DB5_C3_DATA15_MARK,
  179. DU1_DB6_C4_MARK, DU1_DB7_C5_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
  180. DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
  181. DU1_DISP_MARK, DU1_CDE_MARK,
  182. D0_MARK, D1_MARK, D2_MARK, D3_MARK, D4_MARK, D5_MARK, D6_MARK,
  183. D7_MARK, D8_MARK, D9_MARK, D10_MARK, D11_MARK, D12_MARK, D13_MARK,
  184. D14_MARK, D15_MARK, A0_MARK, A1_MARK, A2_MARK, A3_MARK, A4_MARK,
  185. A5_MARK, A6_MARK, A7_MARK, A8_MARK, A9_MARK, A10_MARK, A11_MARK,
  186. A12_MARK, A13_MARK, A14_MARK, A15_MARK,
  187. A16_MARK, A17_MARK, A18_MARK, A19_MARK, CS1_N_A26_MARK,
  188. EX_CS0_N_MARK, EX_CS1_N_MARK, EX_CS2_N_MARK, EX_CS3_N_MARK,
  189. EX_CS4_N_MARK, EX_CS5_N_MARK, BS_N_MARK, RD_N_MARK, RD_WR_N_MARK,
  190. WE0_N_MARK, WE1_N_MARK, EX_WAIT0_MARK,
  191. IRQ0_MARK, IRQ1_MARK, IRQ2_MARK, IRQ3_MARK, CS0_N_MARK,
  192. VI0_CLK_MARK, VI0_CLKENB_MARK, VI0_HSYNC_N_MARK, VI0_VSYNC_N_MARK,
  193. VI0_D0_B0_C0_MARK, VI0_D1_B1_C1_MARK, VI0_D2_B2_C2_MARK,
  194. VI0_D3_B3_C3_MARK, VI0_D4_B4_C4_MARK, VI0_D5_B5_C5_MARK,
  195. VI0_D6_B6_C6_MARK, VI0_D7_B7_C7_MARK, VI0_D8_G0_Y0_MARK,
  196. VI0_D9_G1_Y1_MARK, VI0_D10_G2_Y2_MARK, VI0_D11_G3_Y3_MARK,
  197. VI0_FIELD_MARK,
  198. VI1_CLK_MARK, VI1_CLKENB_MARK, VI1_HSYNC_N_MARK, VI1_VSYNC_N_MARK,
  199. VI1_D0_B0_C0_MARK, VI1_D1_B1_C1_MARK, VI1_D2_B2_C2_MARK,
  200. VI1_D3_B3_C3_MARK, VI1_D4_B4_C4_MARK, VI1_D5_B5_C5_MARK,
  201. VI1_D6_B6_C6_MARK, VI1_D7_B7_C7_MARK, VI1_D8_G0_Y0_MARK,
  202. VI1_D9_G1_Y1_MARK, VI1_D10_G2_Y2_MARK, VI1_D11_G3_Y3_MARK,
  203. VI1_FIELD_MARK,
  204. VI3_D10_Y2_MARK, VI3_FIELD_MARK,
  205. VI4_CLK_MARK,
  206. VI5_CLK_MARK, VI5_D9_Y1_MARK, VI5_D10_Y2_MARK, VI5_D11_Y3_MARK,
  207. VI5_FIELD_MARK,
  208. HRTS0_N_MARK, HCTS1_N_MARK, SCK0_MARK, CTS0_N_MARK, RTS0_N_MARK,
  209. TX0_MARK, RX0_MARK, SCK1_MARK, CTS1_N_MARK, RTS1_N_MARK,
  210. TX1_MARK, RX1_MARK, SCIF_CLK_MARK, CAN0_TX_MARK, CAN0_RX_MARK,
  211. CAN_CLK_MARK, CAN1_TX_MARK, CAN1_RX_MARK,
  212. SD0_CLK_MARK, SD0_CMD_MARK, SD0_DAT0_MARK, SD0_DAT1_MARK,
  213. SD0_DAT2_MARK, SD0_DAT3_MARK, SD0_CD_MARK, SD0_WP_MARK,
  214. ADICLK_MARK, ADICS_SAMP_MARK, ADIDATA_MARK, ADICHS0_MARK,
  215. ADICHS1_MARK, ADICHS2_MARK, AVS1_MARK, AVS2_MARK,
  216. /* IPSR0 */
  217. DU0_DR0_DATA0_MARK, DU0_DR1_DATA1_MARK, DU0_DR2_Y4_DATA2_MARK,
  218. DU0_DR3_Y5_DATA3_MARK, DU0_DR4_Y6_DATA4_MARK, DU0_DR5_Y7_DATA5_MARK,
  219. DU0_DR6_Y8_DATA6_MARK, DU0_DR7_Y9_DATA7_MARK, DU0_DG0_DATA8_MARK,
  220. DU0_DG1_DATA9_MARK, DU0_DG2_C6_DATA10_MARK, DU0_DG3_C7_DATA11_MARK,
  221. DU0_DG4_Y0_DATA12_MARK, DU0_DG5_Y1_DATA13_MARK, DU0_DG6_Y2_DATA14_MARK,
  222. DU0_DG7_Y3_DATA15_MARK, DU0_DB0_MARK, DU0_DB1_MARK,
  223. DU0_DB2_C0_MARK, DU0_DB3_C1_MARK, DU0_DB4_C2_MARK, DU0_DB5_C3_MARK,
  224. DU0_DB6_C4_MARK, DU0_DB7_C5_MARK,
  225. /* IPSR1 */
  226. DU0_EXHSYNC_DU0_HSYNC_MARK, DU0_EXVSYNC_DU0_VSYNC_MARK,
  227. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK, DU0_DISP_MARK, DU0_CDE_MARK,
  228. DU1_DR2_Y4_DATA0_MARK, DU1_DR3_Y5_DATA1_MARK, DU1_DR4_Y6_DATA2_MARK,
  229. DU1_DR5_Y7_DATA3_MARK, DU1_DR6_DATA4_MARK, DU1_DR7_DATA5_MARK,
  230. DU1_DG2_C6_DATA6_MARK, DU1_DG3_C7_DATA7_MARK, DU1_DG4_Y0_DATA8_MARK,
  231. DU1_DG5_Y1_DATA9_MARK, DU1_DG6_Y2_DATA10_MARK, DU1_DG7_Y3_DATA11_MARK,
  232. A20_MARK, MOSI_IO0_MARK, A21_MARK, MISO_IO1_MARK, A22_MARK, IO2_MARK,
  233. A23_MARK, IO3_MARK, A24_MARK, SPCLK_MARK, A25_MARK, SSL_MARK,
  234. /* IPSR2 */
  235. VI2_CLK_MARK, AVB_RX_CLK_MARK, VI2_CLKENB_MARK, AVB_RX_DV_MARK,
  236. VI2_HSYNC_N_MARK, AVB_RXD0_MARK, VI2_VSYNC_N_MARK, AVB_RXD1_MARK,
  237. VI2_D0_C0_MARK, AVB_RXD2_MARK, VI2_D1_C1_MARK, AVB_TX_CLK_MARK,
  238. VI2_D2_C2_MARK, AVB_RXD4_MARK, VI2_D3_C3_MARK, AVB_RXD5_MARK,
  239. VI2_D4_C4_MARK, AVB_RXD6_MARK, VI2_D5_C5_MARK, AVB_RXD7_MARK,
  240. VI2_D6_C6_MARK, AVB_RX_ER_MARK, VI2_D7_C7_MARK, AVB_COL_MARK,
  241. VI2_D8_Y0_MARK, AVB_RXD3_MARK, VI2_D9_Y1_MARK, AVB_TX_EN_MARK,
  242. VI2_D10_Y2_MARK, AVB_TXD0_MARK,
  243. VI2_D11_Y3_MARK, AVB_TXD1_MARK, VI2_FIELD_MARK, AVB_TXD2_MARK,
  244. /* IPSR3 */
  245. VI3_CLK_MARK, AVB_TXD3_MARK, VI3_CLKENB_MARK, AVB_TXD4_MARK,
  246. VI3_HSYNC_N_MARK, AVB_TXD5_MARK, VI3_VSYNC_N_MARK, AVB_TXD6_MARK,
  247. VI3_D0_C0_MARK, AVB_TXD7_MARK, VI3_D1_C1_MARK, AVB_TX_ER_MARK,
  248. VI3_D2_C2_MARK, AVB_GTX_CLK_MARK, VI3_D3_C3_MARK, AVB_MDC_MARK,
  249. VI3_D4_C4_MARK, AVB_MDIO_MARK, VI3_D5_C5_MARK, AVB_LINK_MARK,
  250. VI3_D6_C6_MARK, AVB_MAGIC_MARK, VI3_D7_C7_MARK, AVB_PHY_INT_MARK,
  251. VI3_D8_Y0_MARK, AVB_CRS_MARK, VI3_D9_Y1_MARK, AVB_GTXREFCLK_MARK,
  252. VI3_D11_Y3_MARK, AVB_AVTP_MATCH_MARK,
  253. /* IPSR4 */
  254. VI4_CLKENB_MARK, VI0_D12_G4_Y4_MARK, VI4_HSYNC_N_MARK,
  255. VI0_D13_G5_Y5_MARK, VI4_VSYNC_N_MARK, VI0_D14_G6_Y6_MARK,
  256. RDR_CLKOUT_MARK, VI4_D0_C0_MARK, VI0_D15_G7_Y7_MARK, VI4_D1_C1_MARK,
  257. VI0_D16_R0_MARK, VI1_D12_G4_Y4_MARK, VI4_D2_C2_MARK, VI0_D17_R1_MARK,
  258. VI1_D13_G5_Y5_MARK, VI4_D3_C3_MARK, VI0_D18_R2_MARK, VI1_D14_G6_Y6_MARK,
  259. VI4_D4_C4_MARK, VI0_D19_R3_MARK, VI1_D15_G7_Y7_MARK, VI4_D5_C5_MARK,
  260. VI0_D20_R4_MARK, VI2_D12_Y4_MARK, VI4_D6_C6_MARK, VI0_D21_R5_MARK,
  261. VI2_D13_Y5_MARK, VI4_D7_C7_MARK, VI0_D22_R6_MARK, VI2_D14_Y6_MARK,
  262. VI4_D8_Y0_MARK, VI0_D23_R7_MARK, VI2_D15_Y7_MARK, VI4_D9_Y1_MARK,
  263. VI3_D12_Y4_MARK, VI4_D10_Y2_MARK, VI3_D13_Y5_MARK, VI4_D11_Y3_MARK,
  264. VI3_D14_Y6_MARK, VI4_FIELD_MARK, VI3_D15_Y7_MARK,
  265. /* IPSR5 */
  266. VI5_CLKENB_MARK, VI1_D12_G4_Y4_B_MARK, VI5_HSYNC_N_MARK,
  267. VI1_D13_G5_Y5_B_MARK, VI5_VSYNC_N_MARK, VI1_D14_G6_Y6_B_MARK,
  268. VI5_D0_C0_MARK, VI1_D15_G7_Y7_B_MARK, VI5_D1_C1_MARK, VI1_D16_R0_MARK,
  269. VI5_D2_C2_MARK, VI1_D17_R1_MARK, VI5_D3_C3_MARK, VI1_D18_R2_MARK,
  270. VI5_D4_C4_MARK, VI1_D19_R3_MARK, VI5_D5_C5_MARK, VI1_D20_R4_MARK,
  271. VI5_D6_C6_MARK, VI1_D21_R5_MARK, VI5_D7_C7_MARK, VI1_D22_R6_MARK,
  272. VI5_D8_Y0_MARK, VI1_D23_R7_MARK,
  273. /* IPSR6 */
  274. MSIOF0_SCK_MARK, HSCK0_MARK, MSIOF0_SYNC_MARK, HCTS0_N_MARK,
  275. MSIOF0_TXD_MARK, HTX0_MARK, MSIOF0_RXD_MARK, HRX0_MARK,
  276. MSIOF1_SCK_MARK, HSCK1_MARK, MSIOF1_SYNC_MARK, HRTS1_N_MARK,
  277. MSIOF1_TXD_MARK, HTX1_MARK, MSIOF1_RXD_MARK, HRX1_MARK,
  278. DRACK0_MARK, SCK2_MARK, DACK0_MARK, TX2_MARK, DREQ0_N_MARK,
  279. RX2_MARK, DACK1_MARK, SCK3_MARK, TX3_MARK, DREQ1_N_MARK,
  280. RX3_MARK,
  281. /* IPSR7 */
  282. PWM0_MARK, TCLK1_MARK, FSO_CFE_0_MARK, PWM1_MARK, TCLK2_MARK,
  283. FSO_CFE_1_MARK, PWM2_MARK, TCLK3_MARK, FSO_TOE_MARK, PWM3_MARK,
  284. PWM4_MARK, SSI_SCK34_MARK, TPU0TO0_MARK, SSI_WS34_MARK, TPU0TO1_MARK,
  285. SSI_SDATA3_MARK, TPU0TO2_MARK, SSI_SCK4_MARK, TPU0TO3_MARK,
  286. SSI_WS4_MARK, SSI_SDATA4_MARK, AUDIO_CLKOUT_MARK, AUDIO_CLKA_MARK,
  287. AUDIO_CLKB_MARK,
  288. PINMUX_MARK_END,
  289. };
  290. static const u16 pinmux_data[] = {
  291. PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
  292. PINMUX_SINGLE(DU1_DB2_C0_DATA12),
  293. PINMUX_SINGLE(DU1_DB3_C1_DATA13),
  294. PINMUX_SINGLE(DU1_DB4_C2_DATA14),
  295. PINMUX_SINGLE(DU1_DB5_C3_DATA15),
  296. PINMUX_SINGLE(DU1_DB6_C4),
  297. PINMUX_SINGLE(DU1_DB7_C5),
  298. PINMUX_SINGLE(DU1_EXHSYNC_DU1_HSYNC),
  299. PINMUX_SINGLE(DU1_EXVSYNC_DU1_VSYNC),
  300. PINMUX_SINGLE(DU1_EXODDF_DU1_ODDF_DISP_CDE),
  301. PINMUX_SINGLE(DU1_DISP),
  302. PINMUX_SINGLE(DU1_CDE),
  303. PINMUX_SINGLE(D0),
  304. PINMUX_SINGLE(D1),
  305. PINMUX_SINGLE(D2),
  306. PINMUX_SINGLE(D3),
  307. PINMUX_SINGLE(D4),
  308. PINMUX_SINGLE(D5),
  309. PINMUX_SINGLE(D6),
  310. PINMUX_SINGLE(D7),
  311. PINMUX_SINGLE(D8),
  312. PINMUX_SINGLE(D9),
  313. PINMUX_SINGLE(D10),
  314. PINMUX_SINGLE(D11),
  315. PINMUX_SINGLE(D12),
  316. PINMUX_SINGLE(D13),
  317. PINMUX_SINGLE(D14),
  318. PINMUX_SINGLE(D15),
  319. PINMUX_SINGLE(A0),
  320. PINMUX_SINGLE(A1),
  321. PINMUX_SINGLE(A2),
  322. PINMUX_SINGLE(A3),
  323. PINMUX_SINGLE(A4),
  324. PINMUX_SINGLE(A5),
  325. PINMUX_SINGLE(A6),
  326. PINMUX_SINGLE(A7),
  327. PINMUX_SINGLE(A8),
  328. PINMUX_SINGLE(A9),
  329. PINMUX_SINGLE(A10),
  330. PINMUX_SINGLE(A11),
  331. PINMUX_SINGLE(A12),
  332. PINMUX_SINGLE(A13),
  333. PINMUX_SINGLE(A14),
  334. PINMUX_SINGLE(A15),
  335. PINMUX_SINGLE(A16),
  336. PINMUX_SINGLE(A17),
  337. PINMUX_SINGLE(A18),
  338. PINMUX_SINGLE(A19),
  339. PINMUX_SINGLE(CS1_N_A26),
  340. PINMUX_SINGLE(EX_CS0_N),
  341. PINMUX_SINGLE(EX_CS1_N),
  342. PINMUX_SINGLE(EX_CS2_N),
  343. PINMUX_SINGLE(EX_CS3_N),
  344. PINMUX_SINGLE(EX_CS4_N),
  345. PINMUX_SINGLE(EX_CS5_N),
  346. PINMUX_SINGLE(BS_N),
  347. PINMUX_SINGLE(RD_N),
  348. PINMUX_SINGLE(RD_WR_N),
  349. PINMUX_SINGLE(WE0_N),
  350. PINMUX_SINGLE(WE1_N),
  351. PINMUX_SINGLE(EX_WAIT0),
  352. PINMUX_SINGLE(IRQ0),
  353. PINMUX_SINGLE(IRQ1),
  354. PINMUX_SINGLE(IRQ2),
  355. PINMUX_SINGLE(IRQ3),
  356. PINMUX_SINGLE(CS0_N),
  357. PINMUX_SINGLE(VI0_CLK),
  358. PINMUX_SINGLE(VI0_CLKENB),
  359. PINMUX_SINGLE(VI0_HSYNC_N),
  360. PINMUX_SINGLE(VI0_VSYNC_N),
  361. PINMUX_SINGLE(VI0_D0_B0_C0),
  362. PINMUX_SINGLE(VI0_D1_B1_C1),
  363. PINMUX_SINGLE(VI0_D2_B2_C2),
  364. PINMUX_SINGLE(VI0_D3_B3_C3),
  365. PINMUX_SINGLE(VI0_D4_B4_C4),
  366. PINMUX_SINGLE(VI0_D5_B5_C5),
  367. PINMUX_SINGLE(VI0_D6_B6_C6),
  368. PINMUX_SINGLE(VI0_D7_B7_C7),
  369. PINMUX_SINGLE(VI0_D8_G0_Y0),
  370. PINMUX_SINGLE(VI0_D9_G1_Y1),
  371. PINMUX_SINGLE(VI0_D10_G2_Y2),
  372. PINMUX_SINGLE(VI0_D11_G3_Y3),
  373. PINMUX_SINGLE(VI0_FIELD),
  374. PINMUX_SINGLE(VI1_CLK),
  375. PINMUX_SINGLE(VI1_CLKENB),
  376. PINMUX_SINGLE(VI1_HSYNC_N),
  377. PINMUX_SINGLE(VI1_VSYNC_N),
  378. PINMUX_SINGLE(VI1_D0_B0_C0),
  379. PINMUX_SINGLE(VI1_D1_B1_C1),
  380. PINMUX_SINGLE(VI1_D2_B2_C2),
  381. PINMUX_SINGLE(VI1_D3_B3_C3),
  382. PINMUX_SINGLE(VI1_D4_B4_C4),
  383. PINMUX_SINGLE(VI1_D5_B5_C5),
  384. PINMUX_SINGLE(VI1_D6_B6_C6),
  385. PINMUX_SINGLE(VI1_D7_B7_C7),
  386. PINMUX_SINGLE(VI1_D8_G0_Y0),
  387. PINMUX_SINGLE(VI1_D9_G1_Y1),
  388. PINMUX_SINGLE(VI1_D10_G2_Y2),
  389. PINMUX_SINGLE(VI1_D11_G3_Y3),
  390. PINMUX_SINGLE(VI1_FIELD),
  391. PINMUX_SINGLE(VI3_D10_Y2),
  392. PINMUX_SINGLE(VI3_FIELD),
  393. PINMUX_SINGLE(VI4_CLK),
  394. PINMUX_SINGLE(VI5_CLK),
  395. PINMUX_SINGLE(VI5_D9_Y1),
  396. PINMUX_SINGLE(VI5_D10_Y2),
  397. PINMUX_SINGLE(VI5_D11_Y3),
  398. PINMUX_SINGLE(VI5_FIELD),
  399. PINMUX_SINGLE(HRTS0_N),
  400. PINMUX_SINGLE(HCTS1_N),
  401. PINMUX_SINGLE(SCK0),
  402. PINMUX_SINGLE(CTS0_N),
  403. PINMUX_SINGLE(RTS0_N),
  404. PINMUX_SINGLE(TX0),
  405. PINMUX_SINGLE(RX0),
  406. PINMUX_SINGLE(SCK1),
  407. PINMUX_SINGLE(CTS1_N),
  408. PINMUX_SINGLE(RTS1_N),
  409. PINMUX_SINGLE(TX1),
  410. PINMUX_SINGLE(RX1),
  411. PINMUX_SINGLE(SCIF_CLK),
  412. PINMUX_SINGLE(CAN0_TX),
  413. PINMUX_SINGLE(CAN0_RX),
  414. PINMUX_SINGLE(CAN_CLK),
  415. PINMUX_SINGLE(CAN1_TX),
  416. PINMUX_SINGLE(CAN1_RX),
  417. PINMUX_SINGLE(SD0_CLK),
  418. PINMUX_SINGLE(SD0_CMD),
  419. PINMUX_SINGLE(SD0_DAT0),
  420. PINMUX_SINGLE(SD0_DAT1),
  421. PINMUX_SINGLE(SD0_DAT2),
  422. PINMUX_SINGLE(SD0_DAT3),
  423. PINMUX_SINGLE(SD0_CD),
  424. PINMUX_SINGLE(SD0_WP),
  425. PINMUX_SINGLE(ADICLK),
  426. PINMUX_SINGLE(ADICS_SAMP),
  427. PINMUX_SINGLE(ADIDATA),
  428. PINMUX_SINGLE(ADICHS0),
  429. PINMUX_SINGLE(ADICHS1),
  430. PINMUX_SINGLE(ADICHS2),
  431. PINMUX_SINGLE(AVS1),
  432. PINMUX_SINGLE(AVS2),
  433. /* IPSR0 */
  434. PINMUX_IPSR_GPSR(IP0_0, DU0_DR0_DATA0),
  435. PINMUX_IPSR_GPSR(IP0_1, DU0_DR1_DATA1),
  436. PINMUX_IPSR_GPSR(IP0_2, DU0_DR2_Y4_DATA2),
  437. PINMUX_IPSR_GPSR(IP0_3, DU0_DR3_Y5_DATA3),
  438. PINMUX_IPSR_GPSR(IP0_4, DU0_DR4_Y6_DATA4),
  439. PINMUX_IPSR_GPSR(IP0_5, DU0_DR5_Y7_DATA5),
  440. PINMUX_IPSR_GPSR(IP0_6, DU0_DR6_Y8_DATA6),
  441. PINMUX_IPSR_GPSR(IP0_7, DU0_DR7_Y9_DATA7),
  442. PINMUX_IPSR_GPSR(IP0_8, DU0_DG0_DATA8),
  443. PINMUX_IPSR_GPSR(IP0_9, DU0_DG1_DATA9),
  444. PINMUX_IPSR_GPSR(IP0_10, DU0_DG2_C6_DATA10),
  445. PINMUX_IPSR_GPSR(IP0_11, DU0_DG3_C7_DATA11),
  446. PINMUX_IPSR_GPSR(IP0_12, DU0_DG4_Y0_DATA12),
  447. PINMUX_IPSR_GPSR(IP0_13, DU0_DG5_Y1_DATA13),
  448. PINMUX_IPSR_GPSR(IP0_14, DU0_DG6_Y2_DATA14),
  449. PINMUX_IPSR_GPSR(IP0_15, DU0_DG7_Y3_DATA15),
  450. PINMUX_IPSR_GPSR(IP0_16, DU0_DB0),
  451. PINMUX_IPSR_GPSR(IP0_17, DU0_DB1),
  452. PINMUX_IPSR_GPSR(IP0_18, DU0_DB2_C0),
  453. PINMUX_IPSR_GPSR(IP0_19, DU0_DB3_C1),
  454. PINMUX_IPSR_GPSR(IP0_20, DU0_DB4_C2),
  455. PINMUX_IPSR_GPSR(IP0_21, DU0_DB5_C3),
  456. PINMUX_IPSR_GPSR(IP0_22, DU0_DB6_C4),
  457. PINMUX_IPSR_GPSR(IP0_23, DU0_DB7_C5),
  458. /* IPSR1 */
  459. PINMUX_IPSR_GPSR(IP1_0, DU0_EXHSYNC_DU0_HSYNC),
  460. PINMUX_IPSR_GPSR(IP1_1, DU0_EXVSYNC_DU0_VSYNC),
  461. PINMUX_IPSR_GPSR(IP1_2, DU0_EXODDF_DU0_ODDF_DISP_CDE),
  462. PINMUX_IPSR_GPSR(IP1_3, DU0_DISP),
  463. PINMUX_IPSR_GPSR(IP1_4, DU0_CDE),
  464. PINMUX_IPSR_GPSR(IP1_5, DU1_DR2_Y4_DATA0),
  465. PINMUX_IPSR_GPSR(IP1_6, DU1_DR3_Y5_DATA1),
  466. PINMUX_IPSR_GPSR(IP1_7, DU1_DR4_Y6_DATA2),
  467. PINMUX_IPSR_GPSR(IP1_8, DU1_DR5_Y7_DATA3),
  468. PINMUX_IPSR_GPSR(IP1_9, DU1_DR6_DATA4),
  469. PINMUX_IPSR_GPSR(IP1_10, DU1_DR7_DATA5),
  470. PINMUX_IPSR_GPSR(IP1_11, DU1_DG2_C6_DATA6),
  471. PINMUX_IPSR_GPSR(IP1_12, DU1_DG3_C7_DATA7),
  472. PINMUX_IPSR_GPSR(IP1_13, DU1_DG4_Y0_DATA8),
  473. PINMUX_IPSR_GPSR(IP1_14, DU1_DG5_Y1_DATA9),
  474. PINMUX_IPSR_GPSR(IP1_15, DU1_DG6_Y2_DATA10),
  475. PINMUX_IPSR_GPSR(IP1_16, DU1_DG7_Y3_DATA11),
  476. PINMUX_IPSR_GPSR(IP1_17, A20),
  477. PINMUX_IPSR_GPSR(IP1_17, MOSI_IO0),
  478. PINMUX_IPSR_GPSR(IP1_18, A21),
  479. PINMUX_IPSR_GPSR(IP1_18, MISO_IO1),
  480. PINMUX_IPSR_GPSR(IP1_19, A22),
  481. PINMUX_IPSR_GPSR(IP1_19, IO2),
  482. PINMUX_IPSR_GPSR(IP1_20, A23),
  483. PINMUX_IPSR_GPSR(IP1_20, IO3),
  484. PINMUX_IPSR_GPSR(IP1_21, A24),
  485. PINMUX_IPSR_GPSR(IP1_21, SPCLK),
  486. PINMUX_IPSR_GPSR(IP1_22, A25),
  487. PINMUX_IPSR_GPSR(IP1_22, SSL),
  488. /* IPSR2 */
  489. PINMUX_IPSR_GPSR(IP2_0, VI2_CLK),
  490. PINMUX_IPSR_GPSR(IP2_0, AVB_RX_CLK),
  491. PINMUX_IPSR_GPSR(IP2_1, VI2_CLKENB),
  492. PINMUX_IPSR_GPSR(IP2_1, AVB_RX_DV),
  493. PINMUX_IPSR_GPSR(IP2_2, VI2_HSYNC_N),
  494. PINMUX_IPSR_GPSR(IP2_2, AVB_RXD0),
  495. PINMUX_IPSR_GPSR(IP2_3, VI2_VSYNC_N),
  496. PINMUX_IPSR_GPSR(IP2_3, AVB_RXD1),
  497. PINMUX_IPSR_GPSR(IP2_4, VI2_D0_C0),
  498. PINMUX_IPSR_GPSR(IP2_4, AVB_RXD2),
  499. PINMUX_IPSR_GPSR(IP2_5, VI2_D1_C1),
  500. PINMUX_IPSR_GPSR(IP2_5, AVB_RXD3),
  501. PINMUX_IPSR_GPSR(IP2_6, VI2_D2_C2),
  502. PINMUX_IPSR_GPSR(IP2_6, AVB_RXD4),
  503. PINMUX_IPSR_GPSR(IP2_7, VI2_D3_C3),
  504. PINMUX_IPSR_GPSR(IP2_7, AVB_RXD5),
  505. PINMUX_IPSR_GPSR(IP2_8, VI2_D4_C4),
  506. PINMUX_IPSR_GPSR(IP2_8, AVB_RXD6),
  507. PINMUX_IPSR_GPSR(IP2_9, VI2_D5_C5),
  508. PINMUX_IPSR_GPSR(IP2_9, AVB_RXD7),
  509. PINMUX_IPSR_GPSR(IP2_10, VI2_D6_C6),
  510. PINMUX_IPSR_GPSR(IP2_10, AVB_RX_ER),
  511. PINMUX_IPSR_GPSR(IP2_11, VI2_D7_C7),
  512. PINMUX_IPSR_GPSR(IP2_11, AVB_COL),
  513. PINMUX_IPSR_GPSR(IP2_12, VI2_D8_Y0),
  514. PINMUX_IPSR_GPSR(IP2_12, AVB_TXD3),
  515. PINMUX_IPSR_GPSR(IP2_13, VI2_D9_Y1),
  516. PINMUX_IPSR_GPSR(IP2_13, AVB_TX_EN),
  517. PINMUX_IPSR_GPSR(IP2_14, VI2_D10_Y2),
  518. PINMUX_IPSR_GPSR(IP2_14, AVB_TXD0),
  519. PINMUX_IPSR_GPSR(IP2_15, VI2_D11_Y3),
  520. PINMUX_IPSR_GPSR(IP2_15, AVB_TXD1),
  521. PINMUX_IPSR_GPSR(IP2_16, VI2_FIELD),
  522. PINMUX_IPSR_GPSR(IP2_16, AVB_TXD2),
  523. /* IPSR3 */
  524. PINMUX_IPSR_GPSR(IP3_0, VI3_CLK),
  525. PINMUX_IPSR_GPSR(IP3_0, AVB_TX_CLK),
  526. PINMUX_IPSR_GPSR(IP3_1, VI3_CLKENB),
  527. PINMUX_IPSR_GPSR(IP3_1, AVB_TXD4),
  528. PINMUX_IPSR_GPSR(IP3_2, VI3_HSYNC_N),
  529. PINMUX_IPSR_GPSR(IP3_2, AVB_TXD5),
  530. PINMUX_IPSR_GPSR(IP3_3, VI3_VSYNC_N),
  531. PINMUX_IPSR_GPSR(IP3_3, AVB_TXD6),
  532. PINMUX_IPSR_GPSR(IP3_4, VI3_D0_C0),
  533. PINMUX_IPSR_GPSR(IP3_4, AVB_TXD7),
  534. PINMUX_IPSR_GPSR(IP3_5, VI3_D1_C1),
  535. PINMUX_IPSR_GPSR(IP3_5, AVB_TX_ER),
  536. PINMUX_IPSR_GPSR(IP3_6, VI3_D2_C2),
  537. PINMUX_IPSR_GPSR(IP3_6, AVB_GTX_CLK),
  538. PINMUX_IPSR_GPSR(IP3_7, VI3_D3_C3),
  539. PINMUX_IPSR_GPSR(IP3_7, AVB_MDC),
  540. PINMUX_IPSR_GPSR(IP3_8, VI3_D4_C4),
  541. PINMUX_IPSR_GPSR(IP3_8, AVB_MDIO),
  542. PINMUX_IPSR_GPSR(IP3_9, VI3_D5_C5),
  543. PINMUX_IPSR_GPSR(IP3_9, AVB_LINK),
  544. PINMUX_IPSR_GPSR(IP3_10, VI3_D6_C6),
  545. PINMUX_IPSR_GPSR(IP3_10, AVB_MAGIC),
  546. PINMUX_IPSR_GPSR(IP3_11, VI3_D7_C7),
  547. PINMUX_IPSR_GPSR(IP3_11, AVB_PHY_INT),
  548. PINMUX_IPSR_GPSR(IP3_12, VI3_D8_Y0),
  549. PINMUX_IPSR_GPSR(IP3_12, AVB_CRS),
  550. PINMUX_IPSR_GPSR(IP3_13, VI3_D9_Y1),
  551. PINMUX_IPSR_GPSR(IP3_13, AVB_GTXREFCLK),
  552. PINMUX_IPSR_GPSR(IP3_14, VI3_D11_Y3),
  553. PINMUX_IPSR_GPSR(IP3_14, AVB_AVTP_MATCH),
  554. /* IPSR4 */
  555. PINMUX_IPSR_GPSR(IP4_0, VI4_CLKENB),
  556. PINMUX_IPSR_GPSR(IP4_0, VI0_D12_G4_Y4),
  557. PINMUX_IPSR_GPSR(IP4_1, VI4_HSYNC_N),
  558. PINMUX_IPSR_GPSR(IP4_1, VI0_D13_G5_Y5),
  559. PINMUX_IPSR_GPSR(IP4_3_2, VI4_VSYNC_N),
  560. PINMUX_IPSR_GPSR(IP4_3_2, VI0_D14_G6_Y6),
  561. PINMUX_IPSR_GPSR(IP4_4, VI4_D0_C0),
  562. PINMUX_IPSR_GPSR(IP4_4, VI0_D15_G7_Y7),
  563. PINMUX_IPSR_GPSR(IP4_6_5, VI4_D1_C1),
  564. PINMUX_IPSR_GPSR(IP4_6_5, VI0_D16_R0),
  565. PINMUX_IPSR_MSEL(IP4_6_5, VI1_D12_G4_Y4, SEL_VI1_0),
  566. PINMUX_IPSR_GPSR(IP4_8_7, VI4_D2_C2),
  567. PINMUX_IPSR_GPSR(IP4_8_7, VI0_D17_R1),
  568. PINMUX_IPSR_MSEL(IP4_8_7, VI1_D13_G5_Y5, SEL_VI1_0),
  569. PINMUX_IPSR_GPSR(IP4_10_9, VI4_D3_C3),
  570. PINMUX_IPSR_GPSR(IP4_10_9, VI0_D18_R2),
  571. PINMUX_IPSR_MSEL(IP4_10_9, VI1_D14_G6_Y6, SEL_VI1_0),
  572. PINMUX_IPSR_GPSR(IP4_12_11, VI4_D4_C4),
  573. PINMUX_IPSR_GPSR(IP4_12_11, VI0_D19_R3),
  574. PINMUX_IPSR_MSEL(IP4_12_11, VI1_D15_G7_Y7, SEL_VI1_0),
  575. PINMUX_IPSR_GPSR(IP4_14_13, VI4_D5_C5),
  576. PINMUX_IPSR_GPSR(IP4_14_13, VI0_D20_R4),
  577. PINMUX_IPSR_GPSR(IP4_14_13, VI2_D12_Y4),
  578. PINMUX_IPSR_GPSR(IP4_16_15, VI4_D6_C6),
  579. PINMUX_IPSR_GPSR(IP4_16_15, VI0_D21_R5),
  580. PINMUX_IPSR_GPSR(IP4_16_15, VI2_D13_Y5),
  581. PINMUX_IPSR_GPSR(IP4_18_17, VI4_D7_C7),
  582. PINMUX_IPSR_GPSR(IP4_18_17, VI0_D22_R6),
  583. PINMUX_IPSR_GPSR(IP4_18_17, VI2_D14_Y6),
  584. PINMUX_IPSR_GPSR(IP4_20_19, VI4_D8_Y0),
  585. PINMUX_IPSR_GPSR(IP4_20_19, VI0_D23_R7),
  586. PINMUX_IPSR_GPSR(IP4_20_19, VI2_D15_Y7),
  587. PINMUX_IPSR_GPSR(IP4_21, VI4_D9_Y1),
  588. PINMUX_IPSR_GPSR(IP4_21, VI3_D12_Y4),
  589. PINMUX_IPSR_GPSR(IP4_22, VI4_D10_Y2),
  590. PINMUX_IPSR_GPSR(IP4_22, VI3_D13_Y5),
  591. PINMUX_IPSR_GPSR(IP4_23, VI4_D11_Y3),
  592. PINMUX_IPSR_GPSR(IP4_23, VI3_D14_Y6),
  593. PINMUX_IPSR_GPSR(IP4_24, VI4_FIELD),
  594. PINMUX_IPSR_GPSR(IP4_24, VI3_D15_Y7),
  595. /* IPSR5 */
  596. PINMUX_IPSR_GPSR(IP5_0, VI5_CLKENB),
  597. PINMUX_IPSR_MSEL(IP5_0, VI1_D12_G4_Y4_B, SEL_VI1_1),
  598. PINMUX_IPSR_GPSR(IP5_1, VI5_HSYNC_N),
  599. PINMUX_IPSR_MSEL(IP5_1, VI1_D13_G5_Y5_B, SEL_VI1_1),
  600. PINMUX_IPSR_GPSR(IP5_2, VI5_VSYNC_N),
  601. PINMUX_IPSR_MSEL(IP5_2, VI1_D14_G6_Y6_B, SEL_VI1_1),
  602. PINMUX_IPSR_GPSR(IP5_3, VI5_D0_C0),
  603. PINMUX_IPSR_MSEL(IP5_3, VI1_D15_G7_Y7_B, SEL_VI1_1),
  604. PINMUX_IPSR_GPSR(IP5_4, VI5_D1_C1),
  605. PINMUX_IPSR_GPSR(IP5_4, VI1_D16_R0),
  606. PINMUX_IPSR_GPSR(IP5_5, VI5_D2_C2),
  607. PINMUX_IPSR_GPSR(IP5_5, VI1_D17_R1),
  608. PINMUX_IPSR_GPSR(IP5_6, VI5_D3_C3),
  609. PINMUX_IPSR_GPSR(IP5_6, VI1_D18_R2),
  610. PINMUX_IPSR_GPSR(IP5_7, VI5_D4_C4),
  611. PINMUX_IPSR_GPSR(IP5_7, VI1_D19_R3),
  612. PINMUX_IPSR_GPSR(IP5_8, VI5_D5_C5),
  613. PINMUX_IPSR_GPSR(IP5_8, VI1_D20_R4),
  614. PINMUX_IPSR_GPSR(IP5_9, VI5_D6_C6),
  615. PINMUX_IPSR_GPSR(IP5_9, VI1_D21_R5),
  616. PINMUX_IPSR_GPSR(IP5_10, VI5_D7_C7),
  617. PINMUX_IPSR_GPSR(IP5_10, VI1_D22_R6),
  618. PINMUX_IPSR_GPSR(IP5_11, VI5_D8_Y0),
  619. PINMUX_IPSR_GPSR(IP5_11, VI1_D23_R7),
  620. /* IPSR6 */
  621. PINMUX_IPSR_GPSR(IP6_0, MSIOF0_SCK),
  622. PINMUX_IPSR_GPSR(IP6_0, HSCK0),
  623. PINMUX_IPSR_GPSR(IP6_1, MSIOF0_SYNC),
  624. PINMUX_IPSR_GPSR(IP6_1, HCTS0_N),
  625. PINMUX_IPSR_GPSR(IP6_2, MSIOF0_TXD),
  626. PINMUX_IPSR_GPSR(IP6_2, HTX0),
  627. PINMUX_IPSR_GPSR(IP6_3, MSIOF0_RXD),
  628. PINMUX_IPSR_GPSR(IP6_3, HRX0),
  629. PINMUX_IPSR_GPSR(IP6_4, MSIOF1_SCK),
  630. PINMUX_IPSR_GPSR(IP6_4, HSCK1),
  631. PINMUX_IPSR_GPSR(IP6_5, MSIOF1_SYNC),
  632. PINMUX_IPSR_GPSR(IP6_5, HRTS1_N),
  633. PINMUX_IPSR_GPSR(IP6_6, MSIOF1_TXD),
  634. PINMUX_IPSR_GPSR(IP6_6, HTX1),
  635. PINMUX_IPSR_GPSR(IP6_7, MSIOF1_RXD),
  636. PINMUX_IPSR_GPSR(IP6_7, HRX1),
  637. PINMUX_IPSR_GPSR(IP6_9_8, DRACK0),
  638. PINMUX_IPSR_GPSR(IP6_9_8, SCK2),
  639. PINMUX_IPSR_GPSR(IP6_11_10, DACK0),
  640. PINMUX_IPSR_GPSR(IP6_11_10, TX2),
  641. PINMUX_IPSR_GPSR(IP6_13_12, DREQ0_N),
  642. PINMUX_IPSR_GPSR(IP6_13_12, RX2),
  643. PINMUX_IPSR_GPSR(IP6_15_14, DACK1),
  644. PINMUX_IPSR_GPSR(IP6_15_14, SCK3),
  645. PINMUX_IPSR_GPSR(IP6_16, TX3),
  646. PINMUX_IPSR_GPSR(IP6_18_17, DREQ1_N),
  647. PINMUX_IPSR_GPSR(IP6_18_17, RX3),
  648. /* IPSR7 */
  649. PINMUX_IPSR_GPSR(IP7_1_0, PWM0),
  650. PINMUX_IPSR_GPSR(IP7_1_0, TCLK1),
  651. PINMUX_IPSR_GPSR(IP7_1_0, FSO_CFE_0),
  652. PINMUX_IPSR_GPSR(IP7_3_2, PWM1),
  653. PINMUX_IPSR_GPSR(IP7_3_2, TCLK2),
  654. PINMUX_IPSR_GPSR(IP7_3_2, FSO_CFE_1),
  655. PINMUX_IPSR_GPSR(IP7_5_4, PWM2),
  656. PINMUX_IPSR_GPSR(IP7_5_4, TCLK3),
  657. PINMUX_IPSR_GPSR(IP7_5_4, FSO_TOE),
  658. PINMUX_IPSR_GPSR(IP7_6, PWM3),
  659. PINMUX_IPSR_GPSR(IP7_7, PWM4),
  660. PINMUX_IPSR_GPSR(IP7_9_8, SSI_SCK34),
  661. PINMUX_IPSR_GPSR(IP7_9_8, TPU0TO0),
  662. PINMUX_IPSR_GPSR(IP7_11_10, SSI_WS34),
  663. PINMUX_IPSR_GPSR(IP7_11_10, TPU0TO1),
  664. PINMUX_IPSR_GPSR(IP7_13_12, SSI_SDATA3),
  665. PINMUX_IPSR_GPSR(IP7_13_12, TPU0TO2),
  666. PINMUX_IPSR_GPSR(IP7_15_14, SSI_SCK4),
  667. PINMUX_IPSR_GPSR(IP7_15_14, TPU0TO3),
  668. PINMUX_IPSR_GPSR(IP7_16, SSI_WS4),
  669. PINMUX_IPSR_GPSR(IP7_17, SSI_SDATA4),
  670. PINMUX_IPSR_GPSR(IP7_18, AUDIO_CLKOUT),
  671. PINMUX_IPSR_GPSR(IP7_19, AUDIO_CLKA),
  672. PINMUX_IPSR_GPSR(IP7_20, AUDIO_CLKB),
  673. };
  674. static const struct sh_pfc_pin pinmux_pins[] = {
  675. PINMUX_GPIO_GP_ALL(),
  676. };
  677. /* - AVB -------------------------------------------------------------------- */
  678. static const unsigned int avb_link_pins[] = {
  679. RCAR_GP_PIN(7, 9),
  680. };
  681. static const unsigned int avb_link_mux[] = {
  682. AVB_LINK_MARK,
  683. };
  684. static const unsigned int avb_magic_pins[] = {
  685. RCAR_GP_PIN(7, 10),
  686. };
  687. static const unsigned int avb_magic_mux[] = {
  688. AVB_MAGIC_MARK,
  689. };
  690. static const unsigned int avb_phy_int_pins[] = {
  691. RCAR_GP_PIN(7, 11),
  692. };
  693. static const unsigned int avb_phy_int_mux[] = {
  694. AVB_PHY_INT_MARK,
  695. };
  696. static const unsigned int avb_mdio_pins[] = {
  697. RCAR_GP_PIN(7, 7), RCAR_GP_PIN(7, 8),
  698. };
  699. static const unsigned int avb_mdio_mux[] = {
  700. AVB_MDC_MARK, AVB_MDIO_MARK,
  701. };
  702. static const unsigned int avb_mii_pins[] = {
  703. RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15), RCAR_GP_PIN(6, 16),
  704. RCAR_GP_PIN(6, 12),
  705. RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3), RCAR_GP_PIN(6, 4),
  706. RCAR_GP_PIN(6, 5),
  707. RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
  708. RCAR_GP_PIN(7, 12), RCAR_GP_PIN(6, 13), RCAR_GP_PIN(7, 5),
  709. RCAR_GP_PIN(7, 0), RCAR_GP_PIN(6, 11),
  710. };
  711. static const unsigned int avb_mii_mux[] = {
  712. AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
  713. AVB_TXD3_MARK,
  714. AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
  715. AVB_RXD3_MARK,
  716. AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
  717. AVB_CRS_MARK, AVB_TX_EN_MARK, AVB_TX_ER_MARK,
  718. AVB_TX_CLK_MARK, AVB_COL_MARK,
  719. };
  720. static const unsigned int avb_gmii_pins[] = {
  721. RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15), RCAR_GP_PIN(6, 16),
  722. RCAR_GP_PIN(6, 12), RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 2),
  723. RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
  724. RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3), RCAR_GP_PIN(6, 4),
  725. RCAR_GP_PIN(6, 5), RCAR_GP_PIN(6, 6), RCAR_GP_PIN(6, 7),
  726. RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
  727. RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
  728. RCAR_GP_PIN(7, 12), RCAR_GP_PIN(7, 6), RCAR_GP_PIN(7, 13),
  729. RCAR_GP_PIN(6, 13), RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 0),
  730. RCAR_GP_PIN(6, 11),
  731. };
  732. static const unsigned int avb_gmii_mux[] = {
  733. AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
  734. AVB_TXD3_MARK, AVB_TXD4_MARK, AVB_TXD5_MARK,
  735. AVB_TXD6_MARK, AVB_TXD7_MARK,
  736. AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
  737. AVB_RXD3_MARK, AVB_RXD4_MARK, AVB_RXD5_MARK,
  738. AVB_RXD6_MARK, AVB_RXD7_MARK,
  739. AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
  740. AVB_CRS_MARK, AVB_GTX_CLK_MARK, AVB_GTXREFCLK_MARK,
  741. AVB_TX_EN_MARK, AVB_TX_ER_MARK, AVB_TX_CLK_MARK,
  742. AVB_COL_MARK,
  743. };
  744. static const unsigned int avb_avtp_match_pins[] = {
  745. RCAR_GP_PIN(7, 15),
  746. };
  747. static const unsigned int avb_avtp_match_mux[] = {
  748. AVB_AVTP_MATCH_MARK,
  749. };
  750. /* - CAN -------------------------------------------------------------------- */
  751. static const unsigned int can0_data_pins[] = {
  752. /* TX, RX */
  753. RCAR_GP_PIN(10, 27), RCAR_GP_PIN(10, 28),
  754. };
  755. static const unsigned int can0_data_mux[] = {
  756. CAN0_TX_MARK, CAN0_RX_MARK,
  757. };
  758. static const unsigned int can1_data_pins[] = {
  759. /* TX, RX */
  760. RCAR_GP_PIN(10, 30), RCAR_GP_PIN(10, 31),
  761. };
  762. static const unsigned int can1_data_mux[] = {
  763. CAN1_TX_MARK, CAN1_RX_MARK,
  764. };
  765. static const unsigned int can_clk_pins[] = {
  766. /* CAN_CLK */
  767. RCAR_GP_PIN(10, 29),
  768. };
  769. static const unsigned int can_clk_mux[] = {
  770. CAN_CLK_MARK,
  771. };
  772. /* - DU --------------------------------------------------------------------- */
  773. static const unsigned int du0_rgb666_pins[] = {
  774. /* R[7:2], G[7:2], B[7:2] */
  775. RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 5),
  776. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 2),
  777. RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
  778. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
  779. RCAR_GP_PIN(0, 23), RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 21),
  780. RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 18),
  781. };
  782. static const unsigned int du0_rgb666_mux[] = {
  783. DU0_DR7_Y9_DATA7_MARK, DU0_DR6_Y8_DATA6_MARK, DU0_DR5_Y7_DATA5_MARK,
  784. DU0_DR4_Y6_DATA4_MARK, DU0_DR3_Y5_DATA3_MARK, DU0_DR2_Y4_DATA2_MARK,
  785. DU0_DG7_Y3_DATA15_MARK, DU0_DG6_Y2_DATA14_MARK, DU0_DG5_Y1_DATA13_MARK,
  786. DU0_DG4_Y0_DATA12_MARK, DU0_DG3_C7_DATA11_MARK, DU0_DG2_C6_DATA10_MARK,
  787. DU0_DB7_C5_MARK, DU0_DB6_C4_MARK, DU0_DB5_C3_MARK,
  788. DU0_DB4_C2_MARK, DU0_DB3_C1_MARK, DU0_DB2_C0_MARK,
  789. };
  790. static const unsigned int du0_rgb888_pins[] = {
  791. /* R[7:0], G[7:0], B[7:0] */
  792. RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 6), RCAR_GP_PIN(0, 5),
  793. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 3), RCAR_GP_PIN(0, 2),
  794. RCAR_GP_PIN(0, 1), RCAR_GP_PIN(0, 0),
  795. RCAR_GP_PIN(0, 15), RCAR_GP_PIN(0, 14), RCAR_GP_PIN(0, 13),
  796. RCAR_GP_PIN(0, 12), RCAR_GP_PIN(0, 11), RCAR_GP_PIN(0, 10),
  797. RCAR_GP_PIN(0, 9), RCAR_GP_PIN(0, 8),
  798. RCAR_GP_PIN(0, 23), RCAR_GP_PIN(0, 22), RCAR_GP_PIN(0, 21),
  799. RCAR_GP_PIN(0, 20), RCAR_GP_PIN(0, 19), RCAR_GP_PIN(0, 18),
  800. RCAR_GP_PIN(0, 17), RCAR_GP_PIN(0, 16),
  801. };
  802. static const unsigned int du0_rgb888_mux[] = {
  803. DU0_DR7_Y9_DATA7_MARK, DU0_DR6_Y8_DATA6_MARK, DU0_DR5_Y7_DATA5_MARK,
  804. DU0_DR4_Y6_DATA4_MARK, DU0_DR3_Y5_DATA3_MARK, DU0_DR2_Y4_DATA2_MARK,
  805. DU0_DR1_DATA1_MARK, DU0_DR0_DATA0_MARK,
  806. DU0_DG7_Y3_DATA15_MARK, DU0_DG6_Y2_DATA14_MARK, DU0_DG5_Y1_DATA13_MARK,
  807. DU0_DG4_Y0_DATA12_MARK, DU0_DG3_C7_DATA11_MARK, DU0_DG2_C6_DATA10_MARK,
  808. DU0_DG1_DATA9_MARK, DU0_DG0_DATA8_MARK,
  809. DU0_DB7_C5_MARK, DU0_DB6_C4_MARK, DU0_DB5_C3_MARK,
  810. DU0_DB4_C2_MARK, DU0_DB3_C1_MARK, DU0_DB2_C0_MARK,
  811. DU0_DB1_MARK, DU0_DB0_MARK,
  812. };
  813. static const unsigned int du0_sync_pins[] = {
  814. /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
  815. RCAR_GP_PIN(0, 25), RCAR_GP_PIN(0, 24),
  816. };
  817. static const unsigned int du0_sync_mux[] = {
  818. DU0_EXVSYNC_DU0_VSYNC_MARK, DU0_EXHSYNC_DU0_HSYNC_MARK,
  819. };
  820. static const unsigned int du0_oddf_pins[] = {
  821. /* EXODDF/ODDF/DISP/CDE */
  822. RCAR_GP_PIN(0, 26),
  823. };
  824. static const unsigned int du0_oddf_mux[] = {
  825. DU0_EXODDF_DU0_ODDF_DISP_CDE_MARK
  826. };
  827. static const unsigned int du0_disp_pins[] = {
  828. /* DISP */
  829. RCAR_GP_PIN(0, 27),
  830. };
  831. static const unsigned int du0_disp_mux[] = {
  832. DU0_DISP_MARK,
  833. };
  834. static const unsigned int du0_cde_pins[] = {
  835. /* CDE */
  836. RCAR_GP_PIN(0, 28),
  837. };
  838. static const unsigned int du0_cde_mux[] = {
  839. DU0_CDE_MARK,
  840. };
  841. static const unsigned int du1_rgb666_pins[] = {
  842. /* R[7:2], G[7:2], B[7:2] */
  843. RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3),
  844. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 0),
  845. RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 9),
  846. RCAR_GP_PIN(1, 8), RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
  847. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 15),
  848. RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13), RCAR_GP_PIN(1, 12),
  849. };
  850. static const unsigned int du1_rgb666_mux[] = {
  851. DU1_DR7_DATA5_MARK, DU1_DR6_DATA4_MARK, DU1_DR5_Y7_DATA3_MARK,
  852. DU1_DR4_Y6_DATA2_MARK, DU1_DR3_Y5_DATA1_MARK, DU1_DR2_Y4_DATA0_MARK,
  853. DU1_DG7_Y3_DATA11_MARK, DU1_DG6_Y2_DATA10_MARK, DU1_DG5_Y1_DATA9_MARK,
  854. DU1_DG4_Y0_DATA8_MARK, DU1_DG3_C7_DATA7_MARK, DU1_DG2_C6_DATA6_MARK,
  855. DU1_DB7_C5_MARK, DU1_DB6_C4_MARK, DU1_DB5_C3_DATA15_MARK,
  856. DU1_DB4_C2_DATA14_MARK, DU1_DB3_C1_DATA13_MARK, DU1_DB2_C0_DATA12_MARK,
  857. };
  858. static const unsigned int du1_sync_pins[] = {
  859. /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
  860. RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
  861. };
  862. static const unsigned int du1_sync_mux[] = {
  863. DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK,
  864. };
  865. static const unsigned int du1_oddf_pins[] = {
  866. /* EXODDF/ODDF/DISP/CDE */
  867. RCAR_GP_PIN(1, 20),
  868. };
  869. static const unsigned int du1_oddf_mux[] = {
  870. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK
  871. };
  872. static const unsigned int du1_disp_pins[] = {
  873. /* DISP */
  874. RCAR_GP_PIN(1, 21),
  875. };
  876. static const unsigned int du1_disp_mux[] = {
  877. DU1_DISP_MARK,
  878. };
  879. static const unsigned int du1_cde_pins[] = {
  880. /* CDE */
  881. RCAR_GP_PIN(1, 22),
  882. };
  883. static const unsigned int du1_cde_mux[] = {
  884. DU1_CDE_MARK,
  885. };
  886. /* - INTC ------------------------------------------------------------------- */
  887. static const unsigned int intc_irq0_pins[] = {
  888. /* IRQ0 */
  889. RCAR_GP_PIN(3, 19),
  890. };
  891. static const unsigned int intc_irq0_mux[] = {
  892. IRQ0_MARK,
  893. };
  894. static const unsigned int intc_irq1_pins[] = {
  895. /* IRQ1 */
  896. RCAR_GP_PIN(3, 20),
  897. };
  898. static const unsigned int intc_irq1_mux[] = {
  899. IRQ1_MARK,
  900. };
  901. static const unsigned int intc_irq2_pins[] = {
  902. /* IRQ2 */
  903. RCAR_GP_PIN(3, 21),
  904. };
  905. static const unsigned int intc_irq2_mux[] = {
  906. IRQ2_MARK,
  907. };
  908. static const unsigned int intc_irq3_pins[] = {
  909. /* IRQ3 */
  910. RCAR_GP_PIN(3, 22),
  911. };
  912. static const unsigned int intc_irq3_mux[] = {
  913. IRQ3_MARK,
  914. };
  915. /* - LBSC ------------------------------------------------------------------- */
  916. static const unsigned int lbsc_cs0_pins[] = {
  917. /* CS0# */
  918. RCAR_GP_PIN(3, 27),
  919. };
  920. static const unsigned int lbsc_cs0_mux[] = {
  921. CS0_N_MARK,
  922. };
  923. static const unsigned int lbsc_cs1_pins[] = {
  924. /* CS1#_A26 */
  925. RCAR_GP_PIN(3, 6),
  926. };
  927. static const unsigned int lbsc_cs1_mux[] = {
  928. CS1_N_A26_MARK,
  929. };
  930. static const unsigned int lbsc_ex_cs0_pins[] = {
  931. /* EX_CS0# */
  932. RCAR_GP_PIN(3, 7),
  933. };
  934. static const unsigned int lbsc_ex_cs0_mux[] = {
  935. EX_CS0_N_MARK,
  936. };
  937. static const unsigned int lbsc_ex_cs1_pins[] = {
  938. /* EX_CS1# */
  939. RCAR_GP_PIN(3, 8),
  940. };
  941. static const unsigned int lbsc_ex_cs1_mux[] = {
  942. EX_CS1_N_MARK,
  943. };
  944. static const unsigned int lbsc_ex_cs2_pins[] = {
  945. /* EX_CS2# */
  946. RCAR_GP_PIN(3, 9),
  947. };
  948. static const unsigned int lbsc_ex_cs2_mux[] = {
  949. EX_CS2_N_MARK,
  950. };
  951. static const unsigned int lbsc_ex_cs3_pins[] = {
  952. /* EX_CS3# */
  953. RCAR_GP_PIN(3, 10),
  954. };
  955. static const unsigned int lbsc_ex_cs3_mux[] = {
  956. EX_CS3_N_MARK,
  957. };
  958. static const unsigned int lbsc_ex_cs4_pins[] = {
  959. /* EX_CS4# */
  960. RCAR_GP_PIN(3, 11),
  961. };
  962. static const unsigned int lbsc_ex_cs4_mux[] = {
  963. EX_CS4_N_MARK,
  964. };
  965. static const unsigned int lbsc_ex_cs5_pins[] = {
  966. /* EX_CS5# */
  967. RCAR_GP_PIN(3, 12),
  968. };
  969. static const unsigned int lbsc_ex_cs5_mux[] = {
  970. EX_CS5_N_MARK,
  971. };
  972. /* - MSIOF0 ----------------------------------------------------------------- */
  973. static const unsigned int msiof0_clk_pins[] = {
  974. /* SCK */
  975. RCAR_GP_PIN(10, 0),
  976. };
  977. static const unsigned int msiof0_clk_mux[] = {
  978. MSIOF0_SCK_MARK,
  979. };
  980. static const unsigned int msiof0_sync_pins[] = {
  981. /* SYNC */
  982. RCAR_GP_PIN(10, 1),
  983. };
  984. static const unsigned int msiof0_sync_mux[] = {
  985. MSIOF0_SYNC_MARK,
  986. };
  987. static const unsigned int msiof0_rx_pins[] = {
  988. /* RXD */
  989. RCAR_GP_PIN(10, 4),
  990. };
  991. static const unsigned int msiof0_rx_mux[] = {
  992. MSIOF0_RXD_MARK,
  993. };
  994. static const unsigned int msiof0_tx_pins[] = {
  995. /* TXD */
  996. RCAR_GP_PIN(10, 3),
  997. };
  998. static const unsigned int msiof0_tx_mux[] = {
  999. MSIOF0_TXD_MARK,
  1000. };
  1001. /* - MSIOF1 ----------------------------------------------------------------- */
  1002. static const unsigned int msiof1_clk_pins[] = {
  1003. /* SCK */
  1004. RCAR_GP_PIN(10, 5),
  1005. };
  1006. static const unsigned int msiof1_clk_mux[] = {
  1007. MSIOF1_SCK_MARK,
  1008. };
  1009. static const unsigned int msiof1_sync_pins[] = {
  1010. /* SYNC */
  1011. RCAR_GP_PIN(10, 6),
  1012. };
  1013. static const unsigned int msiof1_sync_mux[] = {
  1014. MSIOF1_SYNC_MARK,
  1015. };
  1016. static const unsigned int msiof1_rx_pins[] = {
  1017. /* RXD */
  1018. RCAR_GP_PIN(10, 9),
  1019. };
  1020. static const unsigned int msiof1_rx_mux[] = {
  1021. MSIOF1_RXD_MARK,
  1022. };
  1023. static const unsigned int msiof1_tx_pins[] = {
  1024. /* TXD */
  1025. RCAR_GP_PIN(10, 8),
  1026. };
  1027. static const unsigned int msiof1_tx_mux[] = {
  1028. MSIOF1_TXD_MARK,
  1029. };
  1030. /* - QSPI ------------------------------------------------------------------- */
  1031. static const unsigned int qspi_ctrl_pins[] = {
  1032. /* SPCLK, SSL */
  1033. RCAR_GP_PIN(3, 25), RCAR_GP_PIN(3, 26),
  1034. };
  1035. static const unsigned int qspi_ctrl_mux[] = {
  1036. SPCLK_MARK, SSL_MARK,
  1037. };
  1038. static const unsigned int qspi_data2_pins[] = {
  1039. /* MOSI_IO0, MISO_IO1 */
  1040. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
  1041. };
  1042. static const unsigned int qspi_data2_mux[] = {
  1043. MOSI_IO0_MARK, MISO_IO1_MARK,
  1044. };
  1045. static const unsigned int qspi_data4_pins[] = {
  1046. /* MOSI_IO0, MISO_IO1, IO2, IO3 */
  1047. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 23),
  1048. RCAR_GP_PIN(3, 24),
  1049. };
  1050. static const unsigned int qspi_data4_mux[] = {
  1051. MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK,
  1052. };
  1053. /* - SCIF0 ------------------------------------------------------------------ */
  1054. static const unsigned int scif0_data_pins[] = {
  1055. /* RX, TX */
  1056. RCAR_GP_PIN(10, 14), RCAR_GP_PIN(10, 13),
  1057. };
  1058. static const unsigned int scif0_data_mux[] = {
  1059. RX0_MARK, TX0_MARK,
  1060. };
  1061. static const unsigned int scif0_clk_pins[] = {
  1062. /* SCK */
  1063. RCAR_GP_PIN(10, 10),
  1064. };
  1065. static const unsigned int scif0_clk_mux[] = {
  1066. SCK0_MARK,
  1067. };
  1068. static const unsigned int scif0_ctrl_pins[] = {
  1069. /* RTS, CTS */
  1070. RCAR_GP_PIN(10, 12), RCAR_GP_PIN(10, 11),
  1071. };
  1072. static const unsigned int scif0_ctrl_mux[] = {
  1073. RTS0_N_MARK, CTS0_N_MARK,
  1074. };
  1075. /* - SCIF1 ------------------------------------------------------------------ */
  1076. static const unsigned int scif1_data_pins[] = {
  1077. /* RX, TX */
  1078. RCAR_GP_PIN(10, 19), RCAR_GP_PIN(10, 18),
  1079. };
  1080. static const unsigned int scif1_data_mux[] = {
  1081. RX1_MARK, TX1_MARK,
  1082. };
  1083. static const unsigned int scif1_clk_pins[] = {
  1084. /* SCK */
  1085. RCAR_GP_PIN(10, 15),
  1086. };
  1087. static const unsigned int scif1_clk_mux[] = {
  1088. SCK1_MARK,
  1089. };
  1090. static const unsigned int scif1_ctrl_pins[] = {
  1091. /* RTS, CTS */
  1092. RCAR_GP_PIN(10, 17), RCAR_GP_PIN(10, 16),
  1093. };
  1094. static const unsigned int scif1_ctrl_mux[] = {
  1095. RTS1_N_MARK, CTS1_N_MARK,
  1096. };
  1097. /* - SCIF2 ------------------------------------------------------------------ */
  1098. static const unsigned int scif2_data_pins[] = {
  1099. /* RX, TX */
  1100. RCAR_GP_PIN(10, 22), RCAR_GP_PIN(10, 21),
  1101. };
  1102. static const unsigned int scif2_data_mux[] = {
  1103. RX2_MARK, TX2_MARK,
  1104. };
  1105. static const unsigned int scif2_clk_pins[] = {
  1106. /* SCK */
  1107. RCAR_GP_PIN(10, 20),
  1108. };
  1109. static const unsigned int scif2_clk_mux[] = {
  1110. SCK2_MARK,
  1111. };
  1112. /* - SCIF3 ------------------------------------------------------------------ */
  1113. static const unsigned int scif3_data_pins[] = {
  1114. /* RX, TX */
  1115. RCAR_GP_PIN(10, 25), RCAR_GP_PIN(10, 24),
  1116. };
  1117. static const unsigned int scif3_data_mux[] = {
  1118. RX3_MARK, TX3_MARK,
  1119. };
  1120. static const unsigned int scif3_clk_pins[] = {
  1121. /* SCK */
  1122. RCAR_GP_PIN(10, 23),
  1123. };
  1124. static const unsigned int scif3_clk_mux[] = {
  1125. SCK3_MARK,
  1126. };
  1127. /* - SDHI0 ------------------------------------------------------------------ */
  1128. static const unsigned int sdhi0_data1_pins[] = {
  1129. /* DAT0 */
  1130. RCAR_GP_PIN(11, 7),
  1131. };
  1132. static const unsigned int sdhi0_data1_mux[] = {
  1133. SD0_DAT0_MARK,
  1134. };
  1135. static const unsigned int sdhi0_data4_pins[] = {
  1136. /* DAT[0-3] */
  1137. RCAR_GP_PIN(11, 7), RCAR_GP_PIN(11, 8),
  1138. RCAR_GP_PIN(11, 9), RCAR_GP_PIN(11, 10),
  1139. };
  1140. static const unsigned int sdhi0_data4_mux[] = {
  1141. SD0_DAT0_MARK, SD0_DAT1_MARK, SD0_DAT2_MARK, SD0_DAT3_MARK,
  1142. };
  1143. static const unsigned int sdhi0_ctrl_pins[] = {
  1144. /* CLK, CMD */
  1145. RCAR_GP_PIN(11, 5), RCAR_GP_PIN(11, 6),
  1146. };
  1147. static const unsigned int sdhi0_ctrl_mux[] = {
  1148. SD0_CLK_MARK, SD0_CMD_MARK,
  1149. };
  1150. static const unsigned int sdhi0_cd_pins[] = {
  1151. /* CD */
  1152. RCAR_GP_PIN(11, 11),
  1153. };
  1154. static const unsigned int sdhi0_cd_mux[] = {
  1155. SD0_CD_MARK,
  1156. };
  1157. static const unsigned int sdhi0_wp_pins[] = {
  1158. /* WP */
  1159. RCAR_GP_PIN(11, 12),
  1160. };
  1161. static const unsigned int sdhi0_wp_mux[] = {
  1162. SD0_WP_MARK,
  1163. };
  1164. /* - VIN0 ------------------------------------------------------------------- */
  1165. static const union vin_data vin0_data_pins = {
  1166. .data24 = {
  1167. /* B */
  1168. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 5),
  1169. RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 7),
  1170. RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
  1171. RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 11),
  1172. /* G */
  1173. RCAR_GP_PIN(4, 12), RCAR_GP_PIN(4, 13),
  1174. RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 15),
  1175. RCAR_GP_PIN(8, 1), RCAR_GP_PIN(8, 2),
  1176. RCAR_GP_PIN(8, 3), RCAR_GP_PIN(8, 4),
  1177. /* R */
  1178. RCAR_GP_PIN(8, 5), RCAR_GP_PIN(8, 6),
  1179. RCAR_GP_PIN(8, 7), RCAR_GP_PIN(8, 8),
  1180. RCAR_GP_PIN(8, 9), RCAR_GP_PIN(8, 10),
  1181. RCAR_GP_PIN(8, 11), RCAR_GP_PIN(8, 12),
  1182. },
  1183. };
  1184. static const union vin_data vin0_data_mux = {
  1185. .data24 = {
  1186. /* B */
  1187. VI0_D0_B0_C0_MARK, VI0_D1_B1_C1_MARK,
  1188. VI0_D2_B2_C2_MARK, VI0_D3_B3_C3_MARK,
  1189. VI0_D4_B4_C4_MARK, VI0_D5_B5_C5_MARK,
  1190. VI0_D6_B6_C6_MARK, VI0_D7_B7_C7_MARK,
  1191. /* G */
  1192. VI0_D8_G0_Y0_MARK, VI0_D9_G1_Y1_MARK,
  1193. VI0_D10_G2_Y2_MARK, VI0_D11_G3_Y3_MARK,
  1194. VI0_D12_G4_Y4_MARK, VI0_D13_G5_Y5_MARK,
  1195. VI0_D14_G6_Y6_MARK, VI0_D15_G7_Y7_MARK,
  1196. /* R */
  1197. VI0_D16_R0_MARK, VI0_D17_R1_MARK,
  1198. VI0_D18_R2_MARK, VI0_D19_R3_MARK,
  1199. VI0_D20_R4_MARK, VI0_D21_R5_MARK,
  1200. VI0_D22_R6_MARK, VI0_D23_R7_MARK,
  1201. },
  1202. };
  1203. static const unsigned int vin0_data18_pins[] = {
  1204. /* B */
  1205. RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 7),
  1206. RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
  1207. RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 11),
  1208. /* G */
  1209. RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 15),
  1210. RCAR_GP_PIN(8, 1), RCAR_GP_PIN(8, 2),
  1211. RCAR_GP_PIN(8, 3), RCAR_GP_PIN(8, 4),
  1212. /* R */
  1213. RCAR_GP_PIN(8, 7), RCAR_GP_PIN(8, 8),
  1214. RCAR_GP_PIN(8, 9), RCAR_GP_PIN(8, 10),
  1215. RCAR_GP_PIN(8, 11), RCAR_GP_PIN(8, 12),
  1216. };
  1217. static const unsigned int vin0_data18_mux[] = {
  1218. /* B */
  1219. VI0_D2_B2_C2_MARK, VI0_D3_B3_C3_MARK,
  1220. VI0_D4_B4_C4_MARK, VI0_D5_B5_C5_MARK,
  1221. VI0_D6_B6_C6_MARK, VI0_D7_B7_C7_MARK,
  1222. /* G */
  1223. VI0_D10_G2_Y2_MARK, VI0_D11_G3_Y3_MARK,
  1224. VI0_D12_G4_Y4_MARK, VI0_D13_G5_Y5_MARK,
  1225. VI0_D14_G6_Y6_MARK, VI0_D15_G7_Y7_MARK,
  1226. /* R */
  1227. VI0_D18_R2_MARK, VI0_D19_R3_MARK,
  1228. VI0_D20_R4_MARK, VI0_D21_R5_MARK,
  1229. VI0_D22_R6_MARK, VI0_D23_R7_MARK,
  1230. };
  1231. static const unsigned int vin0_sync_pins[] = {
  1232. /* HSYNC#, VSYNC# */
  1233. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 3),
  1234. };
  1235. static const unsigned int vin0_sync_mux[] = {
  1236. VI0_HSYNC_N_MARK, VI0_VSYNC_N_MARK,
  1237. };
  1238. static const unsigned int vin0_field_pins[] = {
  1239. RCAR_GP_PIN(4, 16),
  1240. };
  1241. static const unsigned int vin0_field_mux[] = {
  1242. VI0_FIELD_MARK,
  1243. };
  1244. static const unsigned int vin0_clkenb_pins[] = {
  1245. RCAR_GP_PIN(4, 1),
  1246. };
  1247. static const unsigned int vin0_clkenb_mux[] = {
  1248. VI0_CLKENB_MARK,
  1249. };
  1250. static const unsigned int vin0_clk_pins[] = {
  1251. RCAR_GP_PIN(4, 0),
  1252. };
  1253. static const unsigned int vin0_clk_mux[] = {
  1254. VI0_CLK_MARK,
  1255. };
  1256. /* - VIN1 ------------------------------------------------------------------- */
  1257. static const union vin_data vin1_data_pins = {
  1258. .data24 = {
  1259. /* B */
  1260. RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5),
  1261. RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7),
  1262. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
  1263. RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
  1264. /* G */
  1265. RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 13),
  1266. RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
  1267. RCAR_GP_PIN(8, 5), RCAR_GP_PIN(8, 6),
  1268. RCAR_GP_PIN(8, 7), RCAR_GP_PIN(8, 8),
  1269. /* R */
  1270. RCAR_GP_PIN(9, 5), RCAR_GP_PIN(9, 6),
  1271. RCAR_GP_PIN(9, 7), RCAR_GP_PIN(9, 8),
  1272. RCAR_GP_PIN(9, 9), RCAR_GP_PIN(9, 10),
  1273. RCAR_GP_PIN(9, 11), RCAR_GP_PIN(9, 12),
  1274. },
  1275. };
  1276. static const union vin_data vin1_data_mux = {
  1277. .data24 = {
  1278. /* B */
  1279. VI1_D0_B0_C0_MARK, VI1_D1_B1_C1_MARK,
  1280. VI1_D2_B2_C2_MARK, VI1_D3_B3_C3_MARK,
  1281. VI1_D4_B4_C4_MARK, VI1_D5_B5_C5_MARK,
  1282. VI1_D6_B6_C6_MARK, VI1_D7_B7_C7_MARK,
  1283. /* G */
  1284. VI1_D8_G0_Y0_MARK, VI1_D9_G1_Y1_MARK,
  1285. VI1_D10_G2_Y2_MARK, VI1_D11_G3_Y3_MARK,
  1286. VI1_D12_G4_Y4_MARK, VI1_D13_G5_Y5_MARK,
  1287. VI1_D14_G6_Y6_MARK, VI1_D15_G7_Y7_MARK,
  1288. /* R */
  1289. VI1_D16_R0_MARK, VI1_D17_R1_MARK,
  1290. VI1_D18_R2_MARK, VI1_D19_R3_MARK,
  1291. VI1_D20_R4_MARK, VI1_D21_R5_MARK,
  1292. VI1_D22_R6_MARK, VI1_D23_R7_MARK,
  1293. },
  1294. };
  1295. static const unsigned int vin1_data18_pins[] = {
  1296. /* B */
  1297. RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7),
  1298. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
  1299. RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
  1300. /* G */
  1301. RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
  1302. RCAR_GP_PIN(8, 5), RCAR_GP_PIN(8, 6),
  1303. RCAR_GP_PIN(8, 7), RCAR_GP_PIN(8, 8),
  1304. /* R */
  1305. RCAR_GP_PIN(9, 7), RCAR_GP_PIN(9, 8),
  1306. RCAR_GP_PIN(9, 9), RCAR_GP_PIN(9, 10),
  1307. RCAR_GP_PIN(9, 11), RCAR_GP_PIN(9, 12),
  1308. };
  1309. static const unsigned int vin1_data18_mux[] = {
  1310. /* B */
  1311. VI1_D2_B2_C2_MARK, VI1_D3_B3_C3_MARK,
  1312. VI1_D4_B4_C4_MARK, VI1_D5_B5_C5_MARK,
  1313. VI1_D6_B6_C6_MARK, VI1_D7_B7_C7_MARK,
  1314. /* G */
  1315. VI1_D10_G2_Y2_MARK, VI1_D11_G3_Y3_MARK,
  1316. VI1_D12_G4_Y4_MARK, VI1_D13_G5_Y5_MARK,
  1317. VI1_D14_G6_Y6_MARK, VI1_D15_G7_Y7_MARK,
  1318. /* R */
  1319. VI1_D18_R2_MARK, VI1_D19_R3_MARK,
  1320. VI1_D20_R4_MARK, VI1_D21_R5_MARK,
  1321. VI1_D22_R6_MARK, VI1_D23_R7_MARK,
  1322. };
  1323. static const union vin_data vin1_data_b_pins = {
  1324. .data24 = {
  1325. /* B */
  1326. RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5),
  1327. RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7),
  1328. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
  1329. RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
  1330. /* G */
  1331. RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 13),
  1332. RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
  1333. RCAR_GP_PIN(9, 1), RCAR_GP_PIN(9, 2),
  1334. RCAR_GP_PIN(9, 3), RCAR_GP_PIN(9, 4),
  1335. /* R */
  1336. RCAR_GP_PIN(9, 5), RCAR_GP_PIN(9, 6),
  1337. RCAR_GP_PIN(9, 7), RCAR_GP_PIN(9, 8),
  1338. RCAR_GP_PIN(9, 9), RCAR_GP_PIN(9, 10),
  1339. RCAR_GP_PIN(9, 11), RCAR_GP_PIN(9, 12),
  1340. },
  1341. };
  1342. static const union vin_data vin1_data_b_mux = {
  1343. .data24 = {
  1344. /* B */
  1345. VI1_D0_B0_C0_MARK, VI1_D1_B1_C1_MARK,
  1346. VI1_D2_B2_C2_MARK, VI1_D3_B3_C3_MARK,
  1347. VI1_D4_B4_C4_MARK, VI1_D5_B5_C5_MARK,
  1348. VI1_D6_B6_C6_MARK, VI1_D7_B7_C7_MARK,
  1349. /* G */
  1350. VI1_D8_G0_Y0_MARK, VI1_D9_G1_Y1_MARK,
  1351. VI1_D10_G2_Y2_MARK, VI1_D11_G3_Y3_MARK,
  1352. VI1_D12_G4_Y4_B_MARK, VI1_D13_G5_Y5_B_MARK,
  1353. VI1_D14_G6_Y6_B_MARK, VI1_D15_G7_Y7_B_MARK,
  1354. /* R */
  1355. VI1_D16_R0_MARK, VI1_D17_R1_MARK,
  1356. VI1_D18_R2_MARK, VI1_D19_R3_MARK,
  1357. VI1_D20_R4_MARK, VI1_D21_R5_MARK,
  1358. VI1_D22_R6_MARK, VI1_D23_R7_MARK,
  1359. },
  1360. };
  1361. static const unsigned int vin1_data18_b_pins[] = {
  1362. /* B */
  1363. RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7),
  1364. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 9),
  1365. RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
  1366. /* G */
  1367. RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 15),
  1368. RCAR_GP_PIN(9, 1), RCAR_GP_PIN(9, 2),
  1369. RCAR_GP_PIN(9, 3), RCAR_GP_PIN(9, 4),
  1370. /* R */
  1371. RCAR_GP_PIN(9, 7), RCAR_GP_PIN(9, 8),
  1372. RCAR_GP_PIN(9, 9), RCAR_GP_PIN(9, 10),
  1373. RCAR_GP_PIN(9, 11), RCAR_GP_PIN(9, 12),
  1374. };
  1375. static const unsigned int vin1_data18_b_mux[] = {
  1376. /* B */
  1377. VI1_D2_B2_C2_MARK, VI1_D3_B3_C3_MARK,
  1378. VI1_D4_B4_C4_MARK, VI1_D5_B5_C5_MARK,
  1379. VI1_D6_B6_C6_MARK, VI1_D7_B7_C7_MARK,
  1380. /* G */
  1381. VI1_D10_G2_Y2_MARK, VI1_D11_G3_Y3_MARK,
  1382. VI1_D12_G4_Y4_B_MARK, VI1_D13_G5_Y5_B_MARK,
  1383. VI1_D14_G6_Y6_B_MARK, VI1_D15_G7_Y7_B_MARK,
  1384. /* R */
  1385. VI1_D18_R2_MARK, VI1_D19_R3_MARK,
  1386. VI1_D20_R4_MARK, VI1_D21_R5_MARK,
  1387. VI1_D22_R6_MARK, VI1_D23_R7_MARK,
  1388. };
  1389. static const unsigned int vin1_sync_pins[] = {
  1390. /* HSYNC#, VSYNC# */
  1391. RCAR_GP_PIN(5, 2), RCAR_GP_PIN(5, 3),
  1392. };
  1393. static const unsigned int vin1_sync_mux[] = {
  1394. VI1_HSYNC_N_MARK, VI1_VSYNC_N_MARK,
  1395. };
  1396. static const unsigned int vin1_field_pins[] = {
  1397. RCAR_GP_PIN(5, 16),
  1398. };
  1399. static const unsigned int vin1_field_mux[] = {
  1400. VI1_FIELD_MARK,
  1401. };
  1402. static const unsigned int vin1_clkenb_pins[] = {
  1403. RCAR_GP_PIN(5, 1),
  1404. };
  1405. static const unsigned int vin1_clkenb_mux[] = {
  1406. VI1_CLKENB_MARK,
  1407. };
  1408. static const unsigned int vin1_clk_pins[] = {
  1409. RCAR_GP_PIN(5, 0),
  1410. };
  1411. static const unsigned int vin1_clk_mux[] = {
  1412. VI1_CLK_MARK,
  1413. };
  1414. /* - VIN2 ------------------------------------------------------------------- */
  1415. static const union vin_data vin2_data_pins = {
  1416. .data16 = {
  1417. RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 5),
  1418. RCAR_GP_PIN(6, 6), RCAR_GP_PIN(6, 7),
  1419. RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
  1420. RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 11),
  1421. RCAR_GP_PIN(6, 12), RCAR_GP_PIN(6, 13),
  1422. RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
  1423. RCAR_GP_PIN(8, 9), RCAR_GP_PIN(8, 10),
  1424. RCAR_GP_PIN(8, 11), RCAR_GP_PIN(8, 12),
  1425. },
  1426. };
  1427. static const union vin_data vin2_data_mux = {
  1428. .data16 = {
  1429. VI2_D0_C0_MARK, VI2_D1_C1_MARK,
  1430. VI2_D2_C2_MARK, VI2_D3_C3_MARK,
  1431. VI2_D4_C4_MARK, VI2_D5_C5_MARK,
  1432. VI2_D6_C6_MARK, VI2_D7_C7_MARK,
  1433. VI2_D8_Y0_MARK, VI2_D9_Y1_MARK,
  1434. VI2_D10_Y2_MARK, VI2_D11_Y3_MARK,
  1435. VI2_D12_Y4_MARK, VI2_D13_Y5_MARK,
  1436. VI2_D14_Y6_MARK, VI2_D15_Y7_MARK,
  1437. },
  1438. };
  1439. static const unsigned int vin2_sync_pins[] = {
  1440. /* HSYNC#, VSYNC# */
  1441. RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
  1442. };
  1443. static const unsigned int vin2_sync_mux[] = {
  1444. VI2_HSYNC_N_MARK, VI2_VSYNC_N_MARK,
  1445. };
  1446. static const unsigned int vin2_field_pins[] = {
  1447. RCAR_GP_PIN(6, 16),
  1448. };
  1449. static const unsigned int vin2_field_mux[] = {
  1450. VI2_FIELD_MARK,
  1451. };
  1452. static const unsigned int vin2_clkenb_pins[] = {
  1453. RCAR_GP_PIN(6, 1),
  1454. };
  1455. static const unsigned int vin2_clkenb_mux[] = {
  1456. VI2_CLKENB_MARK,
  1457. };
  1458. static const unsigned int vin2_clk_pins[] = {
  1459. RCAR_GP_PIN(6, 0),
  1460. };
  1461. static const unsigned int vin2_clk_mux[] = {
  1462. VI2_CLK_MARK,
  1463. };
  1464. /* - VIN3 ------------------------------------------------------------------- */
  1465. static const union vin_data vin3_data_pins = {
  1466. .data16 = {
  1467. RCAR_GP_PIN(7, 4), RCAR_GP_PIN(7, 5),
  1468. RCAR_GP_PIN(7, 6), RCAR_GP_PIN(7, 7),
  1469. RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
  1470. RCAR_GP_PIN(7, 10), RCAR_GP_PIN(7, 11),
  1471. RCAR_GP_PIN(7, 12), RCAR_GP_PIN(7, 13),
  1472. RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
  1473. RCAR_GP_PIN(8, 13), RCAR_GP_PIN(8, 14),
  1474. RCAR_GP_PIN(8, 15), RCAR_GP_PIN(8, 16),
  1475. },
  1476. };
  1477. static const union vin_data vin3_data_mux = {
  1478. .data16 = {
  1479. VI3_D0_C0_MARK, VI3_D1_C1_MARK,
  1480. VI3_D2_C2_MARK, VI3_D3_C3_MARK,
  1481. VI3_D4_C4_MARK, VI3_D5_C5_MARK,
  1482. VI3_D6_C6_MARK, VI3_D7_C7_MARK,
  1483. VI3_D8_Y0_MARK, VI3_D9_Y1_MARK,
  1484. VI3_D10_Y2_MARK, VI3_D11_Y3_MARK,
  1485. VI3_D12_Y4_MARK, VI3_D13_Y5_MARK,
  1486. VI3_D14_Y6_MARK, VI3_D15_Y7_MARK,
  1487. },
  1488. };
  1489. static const unsigned int vin3_sync_pins[] = {
  1490. /* HSYNC#, VSYNC# */
  1491. RCAR_GP_PIN(7, 2), RCAR_GP_PIN(7, 3),
  1492. };
  1493. static const unsigned int vin3_sync_mux[] = {
  1494. VI3_HSYNC_N_MARK, VI3_VSYNC_N_MARK,
  1495. };
  1496. static const unsigned int vin3_field_pins[] = {
  1497. RCAR_GP_PIN(7, 16),
  1498. };
  1499. static const unsigned int vin3_field_mux[] = {
  1500. VI3_FIELD_MARK,
  1501. };
  1502. static const unsigned int vin3_clkenb_pins[] = {
  1503. RCAR_GP_PIN(7, 1),
  1504. };
  1505. static const unsigned int vin3_clkenb_mux[] = {
  1506. VI3_CLKENB_MARK,
  1507. };
  1508. static const unsigned int vin3_clk_pins[] = {
  1509. RCAR_GP_PIN(7, 0),
  1510. };
  1511. static const unsigned int vin3_clk_mux[] = {
  1512. VI3_CLK_MARK,
  1513. };
  1514. /* - VIN4 ------------------------------------------------------------------- */
  1515. static const union vin_data vin4_data_pins = {
  1516. .data12 = {
  1517. RCAR_GP_PIN(8, 4), RCAR_GP_PIN(8, 5),
  1518. RCAR_GP_PIN(8, 6), RCAR_GP_PIN(8, 7),
  1519. RCAR_GP_PIN(8, 8), RCAR_GP_PIN(8, 9),
  1520. RCAR_GP_PIN(8, 10), RCAR_GP_PIN(8, 11),
  1521. RCAR_GP_PIN(8, 12), RCAR_GP_PIN(8, 13),
  1522. RCAR_GP_PIN(8, 14), RCAR_GP_PIN(8, 15),
  1523. },
  1524. };
  1525. static const union vin_data vin4_data_mux = {
  1526. .data12 = {
  1527. VI4_D0_C0_MARK, VI4_D1_C1_MARK,
  1528. VI4_D2_C2_MARK, VI4_D3_C3_MARK,
  1529. VI4_D4_C4_MARK, VI4_D5_C5_MARK,
  1530. VI4_D6_C6_MARK, VI4_D7_C7_MARK,
  1531. VI4_D8_Y0_MARK, VI4_D9_Y1_MARK,
  1532. VI4_D10_Y2_MARK, VI4_D11_Y3_MARK,
  1533. },
  1534. };
  1535. static const unsigned int vin4_sync_pins[] = {
  1536. /* HSYNC#, VSYNC# */
  1537. RCAR_GP_PIN(8, 2), RCAR_GP_PIN(8, 3),
  1538. };
  1539. static const unsigned int vin4_sync_mux[] = {
  1540. VI4_HSYNC_N_MARK, VI4_VSYNC_N_MARK,
  1541. };
  1542. static const unsigned int vin4_field_pins[] = {
  1543. RCAR_GP_PIN(8, 16),
  1544. };
  1545. static const unsigned int vin4_field_mux[] = {
  1546. VI4_FIELD_MARK,
  1547. };
  1548. static const unsigned int vin4_clkenb_pins[] = {
  1549. RCAR_GP_PIN(8, 1),
  1550. };
  1551. static const unsigned int vin4_clkenb_mux[] = {
  1552. VI4_CLKENB_MARK,
  1553. };
  1554. static const unsigned int vin4_clk_pins[] = {
  1555. RCAR_GP_PIN(8, 0),
  1556. };
  1557. static const unsigned int vin4_clk_mux[] = {
  1558. VI4_CLK_MARK,
  1559. };
  1560. /* - VIN5 ------------------------------------------------------------------- */
  1561. static const union vin_data vin5_data_pins = {
  1562. .data12 = {
  1563. RCAR_GP_PIN(9, 4), RCAR_GP_PIN(9, 5),
  1564. RCAR_GP_PIN(9, 6), RCAR_GP_PIN(9, 7),
  1565. RCAR_GP_PIN(9, 8), RCAR_GP_PIN(9, 9),
  1566. RCAR_GP_PIN(9, 10), RCAR_GP_PIN(9, 11),
  1567. RCAR_GP_PIN(9, 12), RCAR_GP_PIN(9, 13),
  1568. RCAR_GP_PIN(9, 14), RCAR_GP_PIN(9, 15),
  1569. },
  1570. };
  1571. static const union vin_data vin5_data_mux = {
  1572. .data12 = {
  1573. VI5_D0_C0_MARK, VI5_D1_C1_MARK,
  1574. VI5_D2_C2_MARK, VI5_D3_C3_MARK,
  1575. VI5_D4_C4_MARK, VI5_D5_C5_MARK,
  1576. VI5_D6_C6_MARK, VI5_D7_C7_MARK,
  1577. VI5_D8_Y0_MARK, VI5_D9_Y1_MARK,
  1578. VI5_D10_Y2_MARK, VI5_D11_Y3_MARK,
  1579. },
  1580. };
  1581. static const unsigned int vin5_sync_pins[] = {
  1582. /* HSYNC#, VSYNC# */
  1583. RCAR_GP_PIN(9, 2), RCAR_GP_PIN(9, 3),
  1584. };
  1585. static const unsigned int vin5_sync_mux[] = {
  1586. VI5_HSYNC_N_MARK, VI5_VSYNC_N_MARK,
  1587. };
  1588. static const unsigned int vin5_field_pins[] = {
  1589. RCAR_GP_PIN(9, 16),
  1590. };
  1591. static const unsigned int vin5_field_mux[] = {
  1592. VI5_FIELD_MARK,
  1593. };
  1594. static const unsigned int vin5_clkenb_pins[] = {
  1595. RCAR_GP_PIN(9, 1),
  1596. };
  1597. static const unsigned int vin5_clkenb_mux[] = {
  1598. VI5_CLKENB_MARK,
  1599. };
  1600. static const unsigned int vin5_clk_pins[] = {
  1601. RCAR_GP_PIN(9, 0),
  1602. };
  1603. static const unsigned int vin5_clk_mux[] = {
  1604. VI5_CLK_MARK,
  1605. };
  1606. static const struct sh_pfc_pin_group pinmux_groups[] = {
  1607. SH_PFC_PIN_GROUP(avb_link),
  1608. SH_PFC_PIN_GROUP(avb_magic),
  1609. SH_PFC_PIN_GROUP(avb_phy_int),
  1610. SH_PFC_PIN_GROUP(avb_mdio),
  1611. SH_PFC_PIN_GROUP(avb_mii),
  1612. SH_PFC_PIN_GROUP(avb_gmii),
  1613. SH_PFC_PIN_GROUP(avb_avtp_match),
  1614. SH_PFC_PIN_GROUP(can0_data),
  1615. SH_PFC_PIN_GROUP(can1_data),
  1616. SH_PFC_PIN_GROUP(can_clk),
  1617. SH_PFC_PIN_GROUP(du0_rgb666),
  1618. SH_PFC_PIN_GROUP(du0_rgb888),
  1619. SH_PFC_PIN_GROUP(du0_sync),
  1620. SH_PFC_PIN_GROUP(du0_oddf),
  1621. SH_PFC_PIN_GROUP(du0_disp),
  1622. SH_PFC_PIN_GROUP(du0_cde),
  1623. SH_PFC_PIN_GROUP(du1_rgb666),
  1624. SH_PFC_PIN_GROUP(du1_sync),
  1625. SH_PFC_PIN_GROUP(du1_oddf),
  1626. SH_PFC_PIN_GROUP(du1_disp),
  1627. SH_PFC_PIN_GROUP(du1_cde),
  1628. SH_PFC_PIN_GROUP(intc_irq0),
  1629. SH_PFC_PIN_GROUP(intc_irq1),
  1630. SH_PFC_PIN_GROUP(intc_irq2),
  1631. SH_PFC_PIN_GROUP(intc_irq3),
  1632. SH_PFC_PIN_GROUP(lbsc_cs0),
  1633. SH_PFC_PIN_GROUP(lbsc_cs1),
  1634. SH_PFC_PIN_GROUP(lbsc_ex_cs0),
  1635. SH_PFC_PIN_GROUP(lbsc_ex_cs1),
  1636. SH_PFC_PIN_GROUP(lbsc_ex_cs2),
  1637. SH_PFC_PIN_GROUP(lbsc_ex_cs3),
  1638. SH_PFC_PIN_GROUP(lbsc_ex_cs4),
  1639. SH_PFC_PIN_GROUP(lbsc_ex_cs5),
  1640. SH_PFC_PIN_GROUP(msiof0_clk),
  1641. SH_PFC_PIN_GROUP(msiof0_sync),
  1642. SH_PFC_PIN_GROUP(msiof0_rx),
  1643. SH_PFC_PIN_GROUP(msiof0_tx),
  1644. SH_PFC_PIN_GROUP(msiof1_clk),
  1645. SH_PFC_PIN_GROUP(msiof1_sync),
  1646. SH_PFC_PIN_GROUP(msiof1_rx),
  1647. SH_PFC_PIN_GROUP(msiof1_tx),
  1648. SH_PFC_PIN_GROUP(qspi_ctrl),
  1649. SH_PFC_PIN_GROUP(qspi_data2),
  1650. SH_PFC_PIN_GROUP(qspi_data4),
  1651. SH_PFC_PIN_GROUP(scif0_data),
  1652. SH_PFC_PIN_GROUP(scif0_clk),
  1653. SH_PFC_PIN_GROUP(scif0_ctrl),
  1654. SH_PFC_PIN_GROUP(scif1_data),
  1655. SH_PFC_PIN_GROUP(scif1_clk),
  1656. SH_PFC_PIN_GROUP(scif1_ctrl),
  1657. SH_PFC_PIN_GROUP(scif2_data),
  1658. SH_PFC_PIN_GROUP(scif2_clk),
  1659. SH_PFC_PIN_GROUP(scif3_data),
  1660. SH_PFC_PIN_GROUP(scif3_clk),
  1661. SH_PFC_PIN_GROUP(sdhi0_data1),
  1662. SH_PFC_PIN_GROUP(sdhi0_data4),
  1663. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  1664. SH_PFC_PIN_GROUP(sdhi0_cd),
  1665. SH_PFC_PIN_GROUP(sdhi0_wp),
  1666. VIN_DATA_PIN_GROUP(vin0_data, 24),
  1667. VIN_DATA_PIN_GROUP(vin0_data, 20),
  1668. SH_PFC_PIN_GROUP(vin0_data18),
  1669. VIN_DATA_PIN_GROUP(vin0_data, 16),
  1670. VIN_DATA_PIN_GROUP(vin0_data, 12),
  1671. VIN_DATA_PIN_GROUP(vin0_data, 10),
  1672. VIN_DATA_PIN_GROUP(vin0_data, 8),
  1673. SH_PFC_PIN_GROUP(vin0_sync),
  1674. SH_PFC_PIN_GROUP(vin0_field),
  1675. SH_PFC_PIN_GROUP(vin0_clkenb),
  1676. SH_PFC_PIN_GROUP(vin0_clk),
  1677. VIN_DATA_PIN_GROUP(vin1_data, 24),
  1678. VIN_DATA_PIN_GROUP(vin1_data, 20),
  1679. SH_PFC_PIN_GROUP(vin1_data18),
  1680. VIN_DATA_PIN_GROUP(vin1_data, 16),
  1681. VIN_DATA_PIN_GROUP(vin1_data, 12),
  1682. VIN_DATA_PIN_GROUP(vin1_data, 10),
  1683. VIN_DATA_PIN_GROUP(vin1_data, 8),
  1684. VIN_DATA_PIN_GROUP(vin1_data_b, 24),
  1685. VIN_DATA_PIN_GROUP(vin1_data_b, 20),
  1686. SH_PFC_PIN_GROUP(vin1_data18_b),
  1687. VIN_DATA_PIN_GROUP(vin1_data_b, 16),
  1688. SH_PFC_PIN_GROUP(vin1_sync),
  1689. SH_PFC_PIN_GROUP(vin1_field),
  1690. SH_PFC_PIN_GROUP(vin1_clkenb),
  1691. SH_PFC_PIN_GROUP(vin1_clk),
  1692. VIN_DATA_PIN_GROUP(vin2_data, 16),
  1693. VIN_DATA_PIN_GROUP(vin2_data, 12),
  1694. VIN_DATA_PIN_GROUP(vin2_data, 10),
  1695. VIN_DATA_PIN_GROUP(vin2_data, 8),
  1696. SH_PFC_PIN_GROUP(vin2_sync),
  1697. SH_PFC_PIN_GROUP(vin2_field),
  1698. SH_PFC_PIN_GROUP(vin2_clkenb),
  1699. SH_PFC_PIN_GROUP(vin2_clk),
  1700. VIN_DATA_PIN_GROUP(vin3_data, 16),
  1701. VIN_DATA_PIN_GROUP(vin3_data, 12),
  1702. VIN_DATA_PIN_GROUP(vin3_data, 10),
  1703. VIN_DATA_PIN_GROUP(vin3_data, 8),
  1704. SH_PFC_PIN_GROUP(vin3_sync),
  1705. SH_PFC_PIN_GROUP(vin3_field),
  1706. SH_PFC_PIN_GROUP(vin3_clkenb),
  1707. SH_PFC_PIN_GROUP(vin3_clk),
  1708. VIN_DATA_PIN_GROUP(vin4_data, 12),
  1709. VIN_DATA_PIN_GROUP(vin4_data, 10),
  1710. VIN_DATA_PIN_GROUP(vin4_data, 8),
  1711. SH_PFC_PIN_GROUP(vin4_sync),
  1712. SH_PFC_PIN_GROUP(vin4_field),
  1713. SH_PFC_PIN_GROUP(vin4_clkenb),
  1714. SH_PFC_PIN_GROUP(vin4_clk),
  1715. VIN_DATA_PIN_GROUP(vin5_data, 12),
  1716. VIN_DATA_PIN_GROUP(vin5_data, 10),
  1717. VIN_DATA_PIN_GROUP(vin5_data, 8),
  1718. SH_PFC_PIN_GROUP(vin5_sync),
  1719. SH_PFC_PIN_GROUP(vin5_field),
  1720. SH_PFC_PIN_GROUP(vin5_clkenb),
  1721. SH_PFC_PIN_GROUP(vin5_clk),
  1722. };
  1723. static const char * const avb_groups[] = {
  1724. "avb_link",
  1725. "avb_magic",
  1726. "avb_phy_int",
  1727. "avb_mdio",
  1728. "avb_mii",
  1729. "avb_gmii",
  1730. "avb_avtp_match",
  1731. };
  1732. static const char * const can0_groups[] = {
  1733. "can0_data",
  1734. "can_clk",
  1735. };
  1736. static const char * const can1_groups[] = {
  1737. "can1_data",
  1738. "can_clk",
  1739. };
  1740. static const char * const du0_groups[] = {
  1741. "du0_rgb666",
  1742. "du0_rgb888",
  1743. "du0_sync",
  1744. "du0_oddf",
  1745. "du0_disp",
  1746. "du0_cde",
  1747. };
  1748. static const char * const du1_groups[] = {
  1749. "du1_rgb666",
  1750. "du1_sync",
  1751. "du1_oddf",
  1752. "du1_disp",
  1753. "du1_cde",
  1754. };
  1755. static const char * const intc_groups[] = {
  1756. "intc_irq0",
  1757. "intc_irq1",
  1758. "intc_irq2",
  1759. "intc_irq3",
  1760. };
  1761. static const char * const lbsc_groups[] = {
  1762. "lbsc_cs0",
  1763. "lbsc_cs1",
  1764. "lbsc_ex_cs0",
  1765. "lbsc_ex_cs1",
  1766. "lbsc_ex_cs2",
  1767. "lbsc_ex_cs3",
  1768. "lbsc_ex_cs4",
  1769. "lbsc_ex_cs5",
  1770. };
  1771. static const char * const msiof0_groups[] = {
  1772. "msiof0_clk",
  1773. "msiof0_sync",
  1774. "msiof0_rx",
  1775. "msiof0_tx",
  1776. };
  1777. static const char * const msiof1_groups[] = {
  1778. "msiof1_clk",
  1779. "msiof1_sync",
  1780. "msiof1_rx",
  1781. "msiof1_tx",
  1782. };
  1783. static const char * const qspi_groups[] = {
  1784. "qspi_ctrl",
  1785. "qspi_data2",
  1786. "qspi_data4",
  1787. };
  1788. static const char * const scif0_groups[] = {
  1789. "scif0_data",
  1790. "scif0_clk",
  1791. "scif0_ctrl",
  1792. };
  1793. static const char * const scif1_groups[] = {
  1794. "scif1_data",
  1795. "scif1_clk",
  1796. "scif1_ctrl",
  1797. };
  1798. static const char * const scif2_groups[] = {
  1799. "scif2_data",
  1800. "scif2_clk",
  1801. };
  1802. static const char * const scif3_groups[] = {
  1803. "scif3_data",
  1804. "scif3_clk",
  1805. };
  1806. static const char * const sdhi0_groups[] = {
  1807. "sdhi0_data1",
  1808. "sdhi0_data4",
  1809. "sdhi0_ctrl",
  1810. "sdhi0_cd",
  1811. "sdhi0_wp",
  1812. };
  1813. static const char * const vin0_groups[] = {
  1814. "vin0_data24",
  1815. "vin0_data20",
  1816. "vin0_data18",
  1817. "vin0_data16",
  1818. "vin0_data12",
  1819. "vin0_data10",
  1820. "vin0_data8",
  1821. "vin0_sync",
  1822. "vin0_field",
  1823. "vin0_clkenb",
  1824. "vin0_clk",
  1825. };
  1826. static const char * const vin1_groups[] = {
  1827. "vin1_data24",
  1828. "vin1_data20",
  1829. "vin1_data18",
  1830. "vin1_data16",
  1831. "vin1_data12",
  1832. "vin1_data10",
  1833. "vin1_data8",
  1834. "vin1_data24_b",
  1835. "vin1_data20_b",
  1836. "vin1_data16_b",
  1837. "vin1_sync",
  1838. "vin1_field",
  1839. "vin1_clkenb",
  1840. "vin1_clk",
  1841. };
  1842. static const char * const vin2_groups[] = {
  1843. "vin2_data16",
  1844. "vin2_data12",
  1845. "vin2_data10",
  1846. "vin2_data8",
  1847. "vin2_sync",
  1848. "vin2_field",
  1849. "vin2_clkenb",
  1850. "vin2_clk",
  1851. };
  1852. static const char * const vin3_groups[] = {
  1853. "vin3_data16",
  1854. "vin3_data12",
  1855. "vin3_data10",
  1856. "vin3_data8",
  1857. "vin3_sync",
  1858. "vin3_field",
  1859. "vin3_clkenb",
  1860. "vin3_clk",
  1861. };
  1862. static const char * const vin4_groups[] = {
  1863. "vin4_data12",
  1864. "vin4_data10",
  1865. "vin4_data8",
  1866. "vin4_sync",
  1867. "vin4_field",
  1868. "vin4_clkenb",
  1869. "vin4_clk",
  1870. };
  1871. static const char * const vin5_groups[] = {
  1872. "vin5_data12",
  1873. "vin5_data10",
  1874. "vin5_data8",
  1875. "vin5_sync",
  1876. "vin5_field",
  1877. "vin5_clkenb",
  1878. "vin5_clk",
  1879. };
  1880. static const struct sh_pfc_function pinmux_functions[] = {
  1881. SH_PFC_FUNCTION(avb),
  1882. SH_PFC_FUNCTION(can0),
  1883. SH_PFC_FUNCTION(can1),
  1884. SH_PFC_FUNCTION(du0),
  1885. SH_PFC_FUNCTION(du1),
  1886. SH_PFC_FUNCTION(intc),
  1887. SH_PFC_FUNCTION(lbsc),
  1888. SH_PFC_FUNCTION(msiof0),
  1889. SH_PFC_FUNCTION(msiof1),
  1890. SH_PFC_FUNCTION(qspi),
  1891. SH_PFC_FUNCTION(scif0),
  1892. SH_PFC_FUNCTION(scif1),
  1893. SH_PFC_FUNCTION(scif2),
  1894. SH_PFC_FUNCTION(scif3),
  1895. SH_PFC_FUNCTION(sdhi0),
  1896. SH_PFC_FUNCTION(vin0),
  1897. SH_PFC_FUNCTION(vin1),
  1898. SH_PFC_FUNCTION(vin2),
  1899. SH_PFC_FUNCTION(vin3),
  1900. SH_PFC_FUNCTION(vin4),
  1901. SH_PFC_FUNCTION(vin5),
  1902. };
  1903. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  1904. { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1) {
  1905. 0, 0,
  1906. 0, 0,
  1907. 0, 0,
  1908. GP_0_28_FN, FN_IP1_4,
  1909. GP_0_27_FN, FN_IP1_3,
  1910. GP_0_26_FN, FN_IP1_2,
  1911. GP_0_25_FN, FN_IP1_1,
  1912. GP_0_24_FN, FN_IP1_0,
  1913. GP_0_23_FN, FN_IP0_23,
  1914. GP_0_22_FN, FN_IP0_22,
  1915. GP_0_21_FN, FN_IP0_21,
  1916. GP_0_20_FN, FN_IP0_20,
  1917. GP_0_19_FN, FN_IP0_19,
  1918. GP_0_18_FN, FN_IP0_18,
  1919. GP_0_17_FN, FN_IP0_17,
  1920. GP_0_16_FN, FN_IP0_16,
  1921. GP_0_15_FN, FN_IP0_15,
  1922. GP_0_14_FN, FN_IP0_14,
  1923. GP_0_13_FN, FN_IP0_13,
  1924. GP_0_12_FN, FN_IP0_12,
  1925. GP_0_11_FN, FN_IP0_11,
  1926. GP_0_10_FN, FN_IP0_10,
  1927. GP_0_9_FN, FN_IP0_9,
  1928. GP_0_8_FN, FN_IP0_8,
  1929. GP_0_7_FN, FN_IP0_7,
  1930. GP_0_6_FN, FN_IP0_6,
  1931. GP_0_5_FN, FN_IP0_5,
  1932. GP_0_4_FN, FN_IP0_4,
  1933. GP_0_3_FN, FN_IP0_3,
  1934. GP_0_2_FN, FN_IP0_2,
  1935. GP_0_1_FN, FN_IP0_1,
  1936. GP_0_0_FN, FN_IP0_0 }
  1937. },
  1938. { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1) {
  1939. 0, 0,
  1940. 0, 0,
  1941. 0, 0,
  1942. 0, 0,
  1943. 0, 0,
  1944. 0, 0,
  1945. 0, 0,
  1946. 0, 0,
  1947. 0, 0,
  1948. GP_1_22_FN, FN_DU1_CDE,
  1949. GP_1_21_FN, FN_DU1_DISP,
  1950. GP_1_20_FN, FN_DU1_EXODDF_DU1_ODDF_DISP_CDE,
  1951. GP_1_19_FN, FN_DU1_EXVSYNC_DU1_VSYNC,
  1952. GP_1_18_FN, FN_DU1_EXHSYNC_DU1_HSYNC,
  1953. GP_1_17_FN, FN_DU1_DB7_C5,
  1954. GP_1_16_FN, FN_DU1_DB6_C4,
  1955. GP_1_15_FN, FN_DU1_DB5_C3_DATA15,
  1956. GP_1_14_FN, FN_DU1_DB4_C2_DATA14,
  1957. GP_1_13_FN, FN_DU1_DB3_C1_DATA13,
  1958. GP_1_12_FN, FN_DU1_DB2_C0_DATA12,
  1959. GP_1_11_FN, FN_IP1_16,
  1960. GP_1_10_FN, FN_IP1_15,
  1961. GP_1_9_FN, FN_IP1_14,
  1962. GP_1_8_FN, FN_IP1_13,
  1963. GP_1_7_FN, FN_IP1_12,
  1964. GP_1_6_FN, FN_IP1_11,
  1965. GP_1_5_FN, FN_IP1_10,
  1966. GP_1_4_FN, FN_IP1_9,
  1967. GP_1_3_FN, FN_IP1_8,
  1968. GP_1_2_FN, FN_IP1_7,
  1969. GP_1_1_FN, FN_IP1_6,
  1970. GP_1_0_FN, FN_IP1_5, }
  1971. },
  1972. { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1) {
  1973. GP_2_31_FN, FN_A15,
  1974. GP_2_30_FN, FN_A14,
  1975. GP_2_29_FN, FN_A13,
  1976. GP_2_28_FN, FN_A12,
  1977. GP_2_27_FN, FN_A11,
  1978. GP_2_26_FN, FN_A10,
  1979. GP_2_25_FN, FN_A9,
  1980. GP_2_24_FN, FN_A8,
  1981. GP_2_23_FN, FN_A7,
  1982. GP_2_22_FN, FN_A6,
  1983. GP_2_21_FN, FN_A5,
  1984. GP_2_20_FN, FN_A4,
  1985. GP_2_19_FN, FN_A3,
  1986. GP_2_18_FN, FN_A2,
  1987. GP_2_17_FN, FN_A1,
  1988. GP_2_16_FN, FN_A0,
  1989. GP_2_15_FN, FN_D15,
  1990. GP_2_14_FN, FN_D14,
  1991. GP_2_13_FN, FN_D13,
  1992. GP_2_12_FN, FN_D12,
  1993. GP_2_11_FN, FN_D11,
  1994. GP_2_10_FN, FN_D10,
  1995. GP_2_9_FN, FN_D9,
  1996. GP_2_8_FN, FN_D8,
  1997. GP_2_7_FN, FN_D7,
  1998. GP_2_6_FN, FN_D6,
  1999. GP_2_5_FN, FN_D5,
  2000. GP_2_4_FN, FN_D4,
  2001. GP_2_3_FN, FN_D3,
  2002. GP_2_2_FN, FN_D2,
  2003. GP_2_1_FN, FN_D1,
  2004. GP_2_0_FN, FN_D0 }
  2005. },
  2006. { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1) {
  2007. 0, 0,
  2008. 0, 0,
  2009. 0, 0,
  2010. 0, 0,
  2011. GP_3_27_FN, FN_CS0_N,
  2012. GP_3_26_FN, FN_IP1_22,
  2013. GP_3_25_FN, FN_IP1_21,
  2014. GP_3_24_FN, FN_IP1_20,
  2015. GP_3_23_FN, FN_IP1_19,
  2016. GP_3_22_FN, FN_IRQ3,
  2017. GP_3_21_FN, FN_IRQ2,
  2018. GP_3_20_FN, FN_IRQ1,
  2019. GP_3_19_FN, FN_IRQ0,
  2020. GP_3_18_FN, FN_EX_WAIT0,
  2021. GP_3_17_FN, FN_WE1_N,
  2022. GP_3_16_FN, FN_WE0_N,
  2023. GP_3_15_FN, FN_RD_WR_N,
  2024. GP_3_14_FN, FN_RD_N,
  2025. GP_3_13_FN, FN_BS_N,
  2026. GP_3_12_FN, FN_EX_CS5_N,
  2027. GP_3_11_FN, FN_EX_CS4_N,
  2028. GP_3_10_FN, FN_EX_CS3_N,
  2029. GP_3_9_FN, FN_EX_CS2_N,
  2030. GP_3_8_FN, FN_EX_CS1_N,
  2031. GP_3_7_FN, FN_EX_CS0_N,
  2032. GP_3_6_FN, FN_CS1_N_A26,
  2033. GP_3_5_FN, FN_IP1_18,
  2034. GP_3_4_FN, FN_IP1_17,
  2035. GP_3_3_FN, FN_A19,
  2036. GP_3_2_FN, FN_A18,
  2037. GP_3_1_FN, FN_A17,
  2038. GP_3_0_FN, FN_A16 }
  2039. },
  2040. { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1) {
  2041. 0, 0,
  2042. 0, 0,
  2043. 0, 0,
  2044. 0, 0,
  2045. 0, 0,
  2046. 0, 0,
  2047. 0, 0,
  2048. 0, 0,
  2049. 0, 0,
  2050. 0, 0,
  2051. 0, 0,
  2052. 0, 0,
  2053. 0, 0,
  2054. 0, 0,
  2055. 0, 0,
  2056. GP_4_16_FN, FN_VI0_FIELD,
  2057. GP_4_15_FN, FN_VI0_D11_G3_Y3,
  2058. GP_4_14_FN, FN_VI0_D10_G2_Y2,
  2059. GP_4_13_FN, FN_VI0_D9_G1_Y1,
  2060. GP_4_12_FN, FN_VI0_D8_G0_Y0,
  2061. GP_4_11_FN, FN_VI0_D7_B7_C7,
  2062. GP_4_10_FN, FN_VI0_D6_B6_C6,
  2063. GP_4_9_FN, FN_VI0_D5_B5_C5,
  2064. GP_4_8_FN, FN_VI0_D4_B4_C4,
  2065. GP_4_7_FN, FN_VI0_D3_B3_C3,
  2066. GP_4_6_FN, FN_VI0_D2_B2_C2,
  2067. GP_4_5_FN, FN_VI0_D1_B1_C1,
  2068. GP_4_4_FN, FN_VI0_D0_B0_C0,
  2069. GP_4_3_FN, FN_VI0_VSYNC_N,
  2070. GP_4_2_FN, FN_VI0_HSYNC_N,
  2071. GP_4_1_FN, FN_VI0_CLKENB,
  2072. GP_4_0_FN, FN_VI0_CLK }
  2073. },
  2074. { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1) {
  2075. 0, 0,
  2076. 0, 0,
  2077. 0, 0,
  2078. 0, 0,
  2079. 0, 0,
  2080. 0, 0,
  2081. 0, 0,
  2082. 0, 0,
  2083. 0, 0,
  2084. 0, 0,
  2085. 0, 0,
  2086. 0, 0,
  2087. 0, 0,
  2088. 0, 0,
  2089. 0, 0,
  2090. GP_5_16_FN, FN_VI1_FIELD,
  2091. GP_5_15_FN, FN_VI1_D11_G3_Y3,
  2092. GP_5_14_FN, FN_VI1_D10_G2_Y2,
  2093. GP_5_13_FN, FN_VI1_D9_G1_Y1,
  2094. GP_5_12_FN, FN_VI1_D8_G0_Y0,
  2095. GP_5_11_FN, FN_VI1_D7_B7_C7,
  2096. GP_5_10_FN, FN_VI1_D6_B6_C6,
  2097. GP_5_9_FN, FN_VI1_D5_B5_C5,
  2098. GP_5_8_FN, FN_VI1_D4_B4_C4,
  2099. GP_5_7_FN, FN_VI1_D3_B3_C3,
  2100. GP_5_6_FN, FN_VI1_D2_B2_C2,
  2101. GP_5_5_FN, FN_VI1_D1_B1_C1,
  2102. GP_5_4_FN, FN_VI1_D0_B0_C0,
  2103. GP_5_3_FN, FN_VI1_VSYNC_N,
  2104. GP_5_2_FN, FN_VI1_HSYNC_N,
  2105. GP_5_1_FN, FN_VI1_CLKENB,
  2106. GP_5_0_FN, FN_VI1_CLK }
  2107. },
  2108. { PINMUX_CFG_REG("GPSR6", 0xE606001C, 32, 1) {
  2109. 0, 0,
  2110. 0, 0,
  2111. 0, 0,
  2112. 0, 0,
  2113. 0, 0,
  2114. 0, 0,
  2115. 0, 0,
  2116. 0, 0,
  2117. 0, 0,
  2118. 0, 0,
  2119. 0, 0,
  2120. 0, 0,
  2121. 0, 0,
  2122. 0, 0,
  2123. 0, 0,
  2124. GP_6_16_FN, FN_IP2_16,
  2125. GP_6_15_FN, FN_IP2_15,
  2126. GP_6_14_FN, FN_IP2_14,
  2127. GP_6_13_FN, FN_IP2_13,
  2128. GP_6_12_FN, FN_IP2_12,
  2129. GP_6_11_FN, FN_IP2_11,
  2130. GP_6_10_FN, FN_IP2_10,
  2131. GP_6_9_FN, FN_IP2_9,
  2132. GP_6_8_FN, FN_IP2_8,
  2133. GP_6_7_FN, FN_IP2_7,
  2134. GP_6_6_FN, FN_IP2_6,
  2135. GP_6_5_FN, FN_IP2_5,
  2136. GP_6_4_FN, FN_IP2_4,
  2137. GP_6_3_FN, FN_IP2_3,
  2138. GP_6_2_FN, FN_IP2_2,
  2139. GP_6_1_FN, FN_IP2_1,
  2140. GP_6_0_FN, FN_IP2_0 }
  2141. },
  2142. { PINMUX_CFG_REG("GPSR7", 0xE6060020, 32, 1) {
  2143. 0, 0,
  2144. 0, 0,
  2145. 0, 0,
  2146. 0, 0,
  2147. 0, 0,
  2148. 0, 0,
  2149. 0, 0,
  2150. 0, 0,
  2151. 0, 0,
  2152. 0, 0,
  2153. 0, 0,
  2154. 0, 0,
  2155. 0, 0,
  2156. 0, 0,
  2157. 0, 0,
  2158. GP_7_16_FN, FN_VI3_FIELD,
  2159. GP_7_15_FN, FN_IP3_14,
  2160. GP_7_14_FN, FN_VI3_D10_Y2,
  2161. GP_7_13_FN, FN_IP3_13,
  2162. GP_7_12_FN, FN_IP3_12,
  2163. GP_7_11_FN, FN_IP3_11,
  2164. GP_7_10_FN, FN_IP3_10,
  2165. GP_7_9_FN, FN_IP3_9,
  2166. GP_7_8_FN, FN_IP3_8,
  2167. GP_7_7_FN, FN_IP3_7,
  2168. GP_7_6_FN, FN_IP3_6,
  2169. GP_7_5_FN, FN_IP3_5,
  2170. GP_7_4_FN, FN_IP3_4,
  2171. GP_7_3_FN, FN_IP3_3,
  2172. GP_7_2_FN, FN_IP3_2,
  2173. GP_7_1_FN, FN_IP3_1,
  2174. GP_7_0_FN, FN_IP3_0 }
  2175. },
  2176. { PINMUX_CFG_REG("GPSR8", 0xE6060024, 32, 1) {
  2177. 0, 0,
  2178. 0, 0,
  2179. 0, 0,
  2180. 0, 0,
  2181. 0, 0,
  2182. 0, 0,
  2183. 0, 0,
  2184. 0, 0,
  2185. 0, 0,
  2186. 0, 0,
  2187. 0, 0,
  2188. 0, 0,
  2189. 0, 0,
  2190. 0, 0,
  2191. 0, 0,
  2192. GP_8_16_FN, FN_IP4_24,
  2193. GP_8_15_FN, FN_IP4_23,
  2194. GP_8_14_FN, FN_IP4_22,
  2195. GP_8_13_FN, FN_IP4_21,
  2196. GP_8_12_FN, FN_IP4_20_19,
  2197. GP_8_11_FN, FN_IP4_18_17,
  2198. GP_8_10_FN, FN_IP4_16_15,
  2199. GP_8_9_FN, FN_IP4_14_13,
  2200. GP_8_8_FN, FN_IP4_12_11,
  2201. GP_8_7_FN, FN_IP4_10_9,
  2202. GP_8_6_FN, FN_IP4_8_7,
  2203. GP_8_5_FN, FN_IP4_6_5,
  2204. GP_8_4_FN, FN_IP4_4,
  2205. GP_8_3_FN, FN_IP4_3_2,
  2206. GP_8_2_FN, FN_IP4_1,
  2207. GP_8_1_FN, FN_IP4_0,
  2208. GP_8_0_FN, FN_VI4_CLK }
  2209. },
  2210. { PINMUX_CFG_REG("GPSR9", 0xE6060028, 32, 1) {
  2211. 0, 0,
  2212. 0, 0,
  2213. 0, 0,
  2214. 0, 0,
  2215. 0, 0,
  2216. 0, 0,
  2217. 0, 0,
  2218. 0, 0,
  2219. 0, 0,
  2220. 0, 0,
  2221. 0, 0,
  2222. 0, 0,
  2223. 0, 0,
  2224. 0, 0,
  2225. 0, 0,
  2226. GP_9_16_FN, FN_VI5_FIELD,
  2227. GP_9_15_FN, FN_VI5_D11_Y3,
  2228. GP_9_14_FN, FN_VI5_D10_Y2,
  2229. GP_9_13_FN, FN_VI5_D9_Y1,
  2230. GP_9_12_FN, FN_IP5_11,
  2231. GP_9_11_FN, FN_IP5_10,
  2232. GP_9_10_FN, FN_IP5_9,
  2233. GP_9_9_FN, FN_IP5_8,
  2234. GP_9_8_FN, FN_IP5_7,
  2235. GP_9_7_FN, FN_IP5_6,
  2236. GP_9_6_FN, FN_IP5_5,
  2237. GP_9_5_FN, FN_IP5_4,
  2238. GP_9_4_FN, FN_IP5_3,
  2239. GP_9_3_FN, FN_IP5_2,
  2240. GP_9_2_FN, FN_IP5_1,
  2241. GP_9_1_FN, FN_IP5_0,
  2242. GP_9_0_FN, FN_VI5_CLK }
  2243. },
  2244. { PINMUX_CFG_REG("GPSR10", 0xE606002C, 32, 1) {
  2245. GP_10_31_FN, FN_CAN1_RX,
  2246. GP_10_30_FN, FN_CAN1_TX,
  2247. GP_10_29_FN, FN_CAN_CLK,
  2248. GP_10_28_FN, FN_CAN0_RX,
  2249. GP_10_27_FN, FN_CAN0_TX,
  2250. GP_10_26_FN, FN_SCIF_CLK,
  2251. GP_10_25_FN, FN_IP6_18_17,
  2252. GP_10_24_FN, FN_IP6_16,
  2253. GP_10_23_FN, FN_IP6_15_14,
  2254. GP_10_22_FN, FN_IP6_13_12,
  2255. GP_10_21_FN, FN_IP6_11_10,
  2256. GP_10_20_FN, FN_IP6_9_8,
  2257. GP_10_19_FN, FN_RX1,
  2258. GP_10_18_FN, FN_TX1,
  2259. GP_10_17_FN, FN_RTS1_N,
  2260. GP_10_16_FN, FN_CTS1_N,
  2261. GP_10_15_FN, FN_SCK1,
  2262. GP_10_14_FN, FN_RX0,
  2263. GP_10_13_FN, FN_TX0,
  2264. GP_10_12_FN, FN_RTS0_N,
  2265. GP_10_11_FN, FN_CTS0_N,
  2266. GP_10_10_FN, FN_SCK0,
  2267. GP_10_9_FN, FN_IP6_7,
  2268. GP_10_8_FN, FN_IP6_6,
  2269. GP_10_7_FN, FN_HCTS1_N,
  2270. GP_10_6_FN, FN_IP6_5,
  2271. GP_10_5_FN, FN_IP6_4,
  2272. GP_10_4_FN, FN_IP6_3,
  2273. GP_10_3_FN, FN_IP6_2,
  2274. GP_10_2_FN, FN_HRTS0_N,
  2275. GP_10_1_FN, FN_IP6_1,
  2276. GP_10_0_FN, FN_IP6_0 }
  2277. },
  2278. { PINMUX_CFG_REG("GPSR11", 0xE6060030, 32, 1) {
  2279. 0, 0,
  2280. 0, 0,
  2281. GP_11_29_FN, FN_AVS2,
  2282. GP_11_28_FN, FN_AVS1,
  2283. GP_11_27_FN, FN_ADICHS2,
  2284. GP_11_26_FN, FN_ADICHS1,
  2285. GP_11_25_FN, FN_ADICHS0,
  2286. GP_11_24_FN, FN_ADIDATA,
  2287. GP_11_23_FN, FN_ADICS_SAMP,
  2288. GP_11_22_FN, FN_ADICLK,
  2289. GP_11_21_FN, FN_IP7_20,
  2290. GP_11_20_FN, FN_IP7_19,
  2291. GP_11_19_FN, FN_IP7_18,
  2292. GP_11_18_FN, FN_IP7_17,
  2293. GP_11_17_FN, FN_IP7_16,
  2294. GP_11_16_FN, FN_IP7_15_14,
  2295. GP_11_15_FN, FN_IP7_13_12,
  2296. GP_11_14_FN, FN_IP7_11_10,
  2297. GP_11_13_FN, FN_IP7_9_8,
  2298. GP_11_12_FN, FN_SD0_WP,
  2299. GP_11_11_FN, FN_SD0_CD,
  2300. GP_11_10_FN, FN_SD0_DAT3,
  2301. GP_11_9_FN, FN_SD0_DAT2,
  2302. GP_11_8_FN, FN_SD0_DAT1,
  2303. GP_11_7_FN, FN_SD0_DAT0,
  2304. GP_11_6_FN, FN_SD0_CMD,
  2305. GP_11_5_FN, FN_SD0_CLK,
  2306. GP_11_4_FN, FN_IP7_7,
  2307. GP_11_3_FN, FN_IP7_6,
  2308. GP_11_2_FN, FN_IP7_5_4,
  2309. GP_11_1_FN, FN_IP7_3_2,
  2310. GP_11_0_FN, FN_IP7_1_0 }
  2311. },
  2312. { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060040, 32,
  2313. 4, 4,
  2314. 1, 1, 1, 1, 1, 1, 1, 1,
  2315. 1, 1, 1, 1, 1, 1, 1, 1,
  2316. 1, 1, 1, 1, 1, 1, 1, 1) {
  2317. /* IP0_31_28 [4] */
  2318. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2319. /* IP0_27_24 [4] */
  2320. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2321. /* IP0_23 [1] */
  2322. FN_DU0_DB7_C5, 0,
  2323. /* IP0_22 [1] */
  2324. FN_DU0_DB6_C4, 0,
  2325. /* IP0_21 [1] */
  2326. FN_DU0_DB5_C3, 0,
  2327. /* IP0_20 [1] */
  2328. FN_DU0_DB4_C2, 0,
  2329. /* IP0_19 [1] */
  2330. FN_DU0_DB3_C1, 0,
  2331. /* IP0_18 [1] */
  2332. FN_DU0_DB2_C0, 0,
  2333. /* IP0_17 [1] */
  2334. FN_DU0_DB1, 0,
  2335. /* IP0_16 [1] */
  2336. FN_DU0_DB0, 0,
  2337. /* IP0_15 [1] */
  2338. FN_DU0_DG7_Y3_DATA15, 0,
  2339. /* IP0_14 [1] */
  2340. FN_DU0_DG6_Y2_DATA14, 0,
  2341. /* IP0_13 [1] */
  2342. FN_DU0_DG5_Y1_DATA13, 0,
  2343. /* IP0_12 [1] */
  2344. FN_DU0_DG4_Y0_DATA12, 0,
  2345. /* IP0_11 [1] */
  2346. FN_DU0_DG3_C7_DATA11, 0,
  2347. /* IP0_10 [1] */
  2348. FN_DU0_DG2_C6_DATA10, 0,
  2349. /* IP0_9 [1] */
  2350. FN_DU0_DG1_DATA9, 0,
  2351. /* IP0_8 [1] */
  2352. FN_DU0_DG0_DATA8, 0,
  2353. /* IP0_7 [1] */
  2354. FN_DU0_DR7_Y9_DATA7, 0,
  2355. /* IP0_6 [1] */
  2356. FN_DU0_DR6_Y8_DATA6, 0,
  2357. /* IP0_5 [1] */
  2358. FN_DU0_DR5_Y7_DATA5, 0,
  2359. /* IP0_4 [1] */
  2360. FN_DU0_DR4_Y6_DATA4, 0,
  2361. /* IP0_3 [1] */
  2362. FN_DU0_DR3_Y5_DATA3, 0,
  2363. /* IP0_2 [1] */
  2364. FN_DU0_DR2_Y4_DATA2, 0,
  2365. /* IP0_1 [1] */
  2366. FN_DU0_DR1_DATA1, 0,
  2367. /* IP0_0 [1] */
  2368. FN_DU0_DR0_DATA0, 0 }
  2369. },
  2370. { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060044, 32,
  2371. 4, 4,
  2372. 1, 1, 1, 1, 1, 1, 1, 1,
  2373. 1, 1, 1, 1, 1, 1, 1, 1,
  2374. 1, 1, 1, 1, 1, 1, 1, 1) {
  2375. /* IP1_31_28 [4] */
  2376. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2377. /* IP1_27_24 [4] */
  2378. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2379. /* IP1_23 [1] */
  2380. 0, 0,
  2381. /* IP1_22 [1] */
  2382. FN_A25, FN_SSL,
  2383. /* IP1_21 [1] */
  2384. FN_A24, FN_SPCLK,
  2385. /* IP1_20 [1] */
  2386. FN_A23, FN_IO3,
  2387. /* IP1_19 [1] */
  2388. FN_A22, FN_IO2,
  2389. /* IP1_18 [1] */
  2390. FN_A21, FN_MISO_IO1,
  2391. /* IP1_17 [1] */
  2392. FN_A20, FN_MOSI_IO0,
  2393. /* IP1_16 [1] */
  2394. FN_DU1_DG7_Y3_DATA11, 0,
  2395. /* IP1_15 [1] */
  2396. FN_DU1_DG6_Y2_DATA10, 0,
  2397. /* IP1_14 [1] */
  2398. FN_DU1_DG5_Y1_DATA9, 0,
  2399. /* IP1_13 [1] */
  2400. FN_DU1_DG4_Y0_DATA8, 0,
  2401. /* IP1_12 [1] */
  2402. FN_DU1_DG3_C7_DATA7, 0,
  2403. /* IP1_11 [1] */
  2404. FN_DU1_DG2_C6_DATA6, 0,
  2405. /* IP1_10 [1] */
  2406. FN_DU1_DR7_DATA5, 0,
  2407. /* IP1_9 [1] */
  2408. FN_DU1_DR6_DATA4, 0,
  2409. /* IP1_8 [1] */
  2410. FN_DU1_DR5_Y7_DATA3, 0,
  2411. /* IP1_7 [1] */
  2412. FN_DU1_DR4_Y6_DATA2, 0,
  2413. /* IP1_6 [1] */
  2414. FN_DU1_DR3_Y5_DATA1, 0,
  2415. /* IP1_5 [1] */
  2416. FN_DU1_DR2_Y4_DATA0, 0,
  2417. /* IP1_4 [1] */
  2418. FN_DU0_CDE, 0,
  2419. /* IP1_3 [1] */
  2420. FN_DU0_DISP, 0,
  2421. /* IP1_2 [1] */
  2422. FN_DU0_EXODDF_DU0_ODDF_DISP_CDE, 0,
  2423. /* IP1_1 [1] */
  2424. FN_DU0_EXVSYNC_DU0_VSYNC, 0,
  2425. /* IP1_0 [1] */
  2426. FN_DU0_EXHSYNC_DU0_HSYNC, 0 }
  2427. },
  2428. { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060048, 32,
  2429. 4, 4,
  2430. 4, 3, 1,
  2431. 1, 1, 1, 1, 1, 1, 1, 1,
  2432. 1, 1, 1, 1, 1, 1, 1, 1) {
  2433. /* IP2_31_28 [4] */
  2434. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2435. /* IP2_27_24 [4] */
  2436. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2437. /* IP2_23_20 [4] */
  2438. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2439. /* IP2_19_17 [3] */
  2440. 0, 0, 0, 0, 0, 0, 0, 0,
  2441. /* IP2_16 [1] */
  2442. FN_VI2_FIELD, FN_AVB_TXD2,
  2443. /* IP2_15 [1] */
  2444. FN_VI2_D11_Y3, FN_AVB_TXD1,
  2445. /* IP2_14 [1] */
  2446. FN_VI2_D10_Y2, FN_AVB_TXD0,
  2447. /* IP2_13 [1] */
  2448. FN_VI2_D9_Y1, FN_AVB_TX_EN,
  2449. /* IP2_12 [1] */
  2450. FN_VI2_D8_Y0, FN_AVB_TXD3,
  2451. /* IP2_11 [1] */
  2452. FN_VI2_D7_C7, FN_AVB_COL,
  2453. /* IP2_10 [1] */
  2454. FN_VI2_D6_C6, FN_AVB_RX_ER,
  2455. /* IP2_9 [1] */
  2456. FN_VI2_D5_C5, FN_AVB_RXD7,
  2457. /* IP2_8 [1] */
  2458. FN_VI2_D4_C4, FN_AVB_RXD6,
  2459. /* IP2_7 [1] */
  2460. FN_VI2_D3_C3, FN_AVB_RXD5,
  2461. /* IP2_6 [1] */
  2462. FN_VI2_D2_C2, FN_AVB_RXD4,
  2463. /* IP2_5 [1] */
  2464. FN_VI2_D1_C1, FN_AVB_RXD3,
  2465. /* IP2_4 [1] */
  2466. FN_VI2_D0_C0, FN_AVB_RXD2,
  2467. /* IP2_3 [1] */
  2468. FN_VI2_VSYNC_N, FN_AVB_RXD1,
  2469. /* IP2_2 [1] */
  2470. FN_VI2_HSYNC_N, FN_AVB_RXD0,
  2471. /* IP2_1 [1] */
  2472. FN_VI2_CLKENB, FN_AVB_RX_DV,
  2473. /* IP2_0 [1] */
  2474. FN_VI2_CLK, FN_AVB_RX_CLK }
  2475. },
  2476. { PINMUX_CFG_REG_VAR("IPSR3", 0xE606004C, 32,
  2477. 4, 4,
  2478. 4, 4,
  2479. 1, 1, 1, 1, 1, 1, 1, 1,
  2480. 1, 1, 1, 1, 1, 1, 1, 1) {
  2481. /* IP3_31_28 [4] */
  2482. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2483. /* IP3_27_24 [4] */
  2484. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2485. /* IP3_23_20 [4] */
  2486. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2487. /* IP3_19_16 [4] */
  2488. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2489. /* IP3_15 [1] */
  2490. 0, 0,
  2491. /* IP3_14 [1] */
  2492. FN_VI3_D11_Y3, FN_AVB_AVTP_MATCH,
  2493. /* IP3_13 [1] */
  2494. FN_VI3_D9_Y1, FN_AVB_GTXREFCLK,
  2495. /* IP3_12 [1] */
  2496. FN_VI3_D8_Y0, FN_AVB_CRS,
  2497. /* IP3_11 [1] */
  2498. FN_VI3_D7_C7, FN_AVB_PHY_INT,
  2499. /* IP3_10 [1] */
  2500. FN_VI3_D6_C6, FN_AVB_MAGIC,
  2501. /* IP3_9 [1] */
  2502. FN_VI3_D5_C5, FN_AVB_LINK,
  2503. /* IP3_8 [1] */
  2504. FN_VI3_D4_C4, FN_AVB_MDIO,
  2505. /* IP3_7 [1] */
  2506. FN_VI3_D3_C3, FN_AVB_MDC,
  2507. /* IP3_6 [1] */
  2508. FN_VI3_D2_C2, FN_AVB_GTX_CLK,
  2509. /* IP3_5 [1] */
  2510. FN_VI3_D1_C1, FN_AVB_TX_ER,
  2511. /* IP3_4 [1] */
  2512. FN_VI3_D0_C0, FN_AVB_TXD7,
  2513. /* IP3_3 [1] */
  2514. FN_VI3_VSYNC_N, FN_AVB_TXD6,
  2515. /* IP3_2 [1] */
  2516. FN_VI3_HSYNC_N, FN_AVB_TXD5,
  2517. /* IP3_1 [1] */
  2518. FN_VI3_CLKENB, FN_AVB_TXD4,
  2519. /* IP3_0 [1] */
  2520. FN_VI3_CLK, FN_AVB_TX_CLK }
  2521. },
  2522. { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060050, 32,
  2523. 4, 3, 1,
  2524. 1, 1, 1, 2, 2, 2,
  2525. 2, 2, 2, 2, 2, 1, 2, 1, 1) {
  2526. /* IP4_31_28 [4] */
  2527. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2528. /* IP4_27_25 [3] */
  2529. 0, 0, 0, 0, 0, 0, 0, 0,
  2530. /* IP4_24 [1] */
  2531. FN_VI4_FIELD, FN_VI3_D15_Y7,
  2532. /* IP4_23 [1] */
  2533. FN_VI4_D11_Y3, FN_VI3_D14_Y6,
  2534. /* IP4_22 [1] */
  2535. FN_VI4_D10_Y2, FN_VI3_D13_Y5,
  2536. /* IP4_21 [1] */
  2537. FN_VI4_D9_Y1, FN_VI3_D12_Y4,
  2538. /* IP4_20_19 [2] */
  2539. FN_VI4_D8_Y0, FN_VI0_D23_R7, FN_VI2_D15_Y7, 0,
  2540. /* IP4_18_17 [2] */
  2541. FN_VI4_D7_C7, FN_VI0_D22_R6, FN_VI2_D14_Y6, 0,
  2542. /* IP4_16_15 [2] */
  2543. FN_VI4_D6_C6, FN_VI0_D21_R5, FN_VI2_D13_Y5, 0,
  2544. /* IP4_14_13 [2] */
  2545. FN_VI4_D5_C5, FN_VI0_D20_R4, FN_VI2_D12_Y4, 0,
  2546. /* IP4_12_11 [2] */
  2547. FN_VI4_D4_C4, FN_VI0_D19_R3, FN_VI1_D15_G7_Y7, 0,
  2548. /* IP4_10_9 [2] */
  2549. FN_VI4_D3_C3, FN_VI0_D18_R2, FN_VI1_D14_G6_Y6, 0,
  2550. /* IP4_8_7 [2] */
  2551. FN_VI4_D2_C2, 0, FN_VI0_D17_R1, FN_VI1_D13_G5_Y5,
  2552. /* IP4_6_5 [2] */
  2553. FN_VI4_D1_C1, FN_VI0_D16_R0, FN_VI1_D12_G4_Y4, 0,
  2554. /* IP4_4 [1] */
  2555. FN_VI4_D0_C0, FN_VI0_D15_G7_Y7,
  2556. /* IP4_3_2 [2] */
  2557. FN_VI4_VSYNC_N, FN_VI0_D14_G6_Y6, 0, 0,
  2558. /* IP4_1 [1] */
  2559. FN_VI4_HSYNC_N, FN_VI0_D13_G5_Y5,
  2560. /* IP4_0 [1] */
  2561. FN_VI4_CLKENB, FN_VI0_D12_G4_Y4 }
  2562. },
  2563. { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060054, 32,
  2564. 4, 4,
  2565. 4, 4,
  2566. 4, 1, 1, 1, 1,
  2567. 1, 1, 1, 1, 1, 1, 1, 1) {
  2568. /* IP5_31_28 [4] */
  2569. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2570. /* IP5_27_24 [4] */
  2571. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2572. /* IP5_23_20 [4] */
  2573. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2574. /* IP5_19_16 [4] */
  2575. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2576. /* IP5_15_12 [4] */
  2577. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2578. /* IP5_11 [1] */
  2579. FN_VI5_D8_Y0, FN_VI1_D23_R7,
  2580. /* IP5_10 [1] */
  2581. FN_VI5_D7_C7, FN_VI1_D22_R6,
  2582. /* IP5_9 [1] */
  2583. FN_VI5_D6_C6, FN_VI1_D21_R5,
  2584. /* IP5_8 [1] */
  2585. FN_VI5_D5_C5, FN_VI1_D20_R4,
  2586. /* IP5_7 [1] */
  2587. FN_VI5_D4_C4, FN_VI1_D19_R3,
  2588. /* IP5_6 [1] */
  2589. FN_VI5_D3_C3, FN_VI1_D18_R2,
  2590. /* IP5_5 [1] */
  2591. FN_VI5_D2_C2, FN_VI1_D17_R1,
  2592. /* IP5_4 [1] */
  2593. FN_VI5_D1_C1, FN_VI1_D16_R0,
  2594. /* IP5_3 [1] */
  2595. FN_VI5_D0_C0, FN_VI1_D15_G7_Y7_B,
  2596. /* IP5_2 [1] */
  2597. FN_VI5_VSYNC_N, FN_VI1_D14_G6_Y6_B,
  2598. /* IP5_1 [1] */
  2599. FN_VI5_HSYNC_N, FN_VI1_D13_G5_Y5_B,
  2600. /* IP5_0 [1] */
  2601. FN_VI5_CLKENB, FN_VI1_D12_G4_Y4_B }
  2602. },
  2603. { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060058, 32,
  2604. 4, 4,
  2605. 4, 1, 2, 1,
  2606. 2, 2, 2, 2,
  2607. 1, 1, 1, 1, 1, 1, 1, 1) {
  2608. /* IP6_31_28 [4] */
  2609. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2610. /* IP6_27_24 [4] */
  2611. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2612. /* IP6_23_20 [4] */
  2613. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2614. /* IP6_19 [1] */
  2615. 0, 0,
  2616. /* IP6_18_17 [2] */
  2617. FN_DREQ1_N, FN_RX3, 0, 0,
  2618. /* IP6_16 [1] */
  2619. FN_TX3, 0,
  2620. /* IP6_15_14 [2] */
  2621. FN_DACK1, FN_SCK3, 0, 0,
  2622. /* IP6_13_12 [2] */
  2623. FN_DREQ0_N, FN_RX2, 0, 0,
  2624. /* IP6_11_10 [2] */
  2625. FN_DACK0, FN_TX2, 0, 0,
  2626. /* IP6_9_8 [2] */
  2627. FN_DRACK0, FN_SCK2, 0, 0,
  2628. /* IP6_7 [1] */
  2629. FN_MSIOF1_RXD, FN_HRX1,
  2630. /* IP6_6 [1] */
  2631. FN_MSIOF1_TXD, FN_HTX1,
  2632. /* IP6_5 [1] */
  2633. FN_MSIOF1_SYNC, FN_HRTS1_N,
  2634. /* IP6_4 [1] */
  2635. FN_MSIOF1_SCK, FN_HSCK1,
  2636. /* IP6_3 [1] */
  2637. FN_MSIOF0_RXD, FN_HRX0,
  2638. /* IP6_2 [1] */
  2639. FN_MSIOF0_TXD, FN_HTX0,
  2640. /* IP6_1 [1] */
  2641. FN_MSIOF0_SYNC, FN_HCTS0_N,
  2642. /* IP6_0 [1] */
  2643. FN_MSIOF0_SCK, FN_HSCK0 }
  2644. },
  2645. { PINMUX_CFG_REG_VAR("IPSR7", 0xE606005C, 32,
  2646. 4, 4,
  2647. 3, 1, 1, 1, 1, 1,
  2648. 2, 2, 2, 2,
  2649. 1, 1, 2, 2, 2) {
  2650. /* IP7_31_28 [4] */
  2651. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2652. /* IP7_27_24 [4] */
  2653. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2654. /* IP7_23_21 [3] */
  2655. 0, 0, 0, 0, 0, 0, 0, 0,
  2656. /* IP7_20 [1] */
  2657. FN_AUDIO_CLKB, 0,
  2658. /* IP7_19 [1] */
  2659. FN_AUDIO_CLKA, 0,
  2660. /* IP7_18 [1] */
  2661. FN_AUDIO_CLKOUT, 0,
  2662. /* IP7_17 [1] */
  2663. FN_SSI_SDATA4, 0,
  2664. /* IP7_16 [1] */
  2665. FN_SSI_WS4, 0,
  2666. /* IP7_15_14 [2] */
  2667. FN_SSI_SCK4, FN_TPU0TO3, 0, 0,
  2668. /* IP7_13_12 [2] */
  2669. FN_SSI_SDATA3, FN_TPU0TO2, 0, 0,
  2670. /* IP7_11_10 [2] */
  2671. FN_SSI_WS34, FN_TPU0TO1, 0, 0,
  2672. /* IP7_9_8 [2] */
  2673. FN_SSI_SCK34, FN_TPU0TO0, 0, 0,
  2674. /* IP7_7 [1] */
  2675. FN_PWM4, 0,
  2676. /* IP7_6 [1] */
  2677. FN_PWM3, 0,
  2678. /* IP7_5_4 [2] */
  2679. FN_PWM2, FN_TCLK3, FN_FSO_TOE, 0,
  2680. /* IP7_3_2 [2] */
  2681. FN_PWM1, FN_TCLK2, FN_FSO_CFE_1, 0,
  2682. /* IP7_1_0 [2] */
  2683. FN_PWM0, FN_TCLK1, FN_FSO_CFE_0, 0 }
  2684. },
  2685. { },
  2686. };
  2687. const struct sh_pfc_soc_info r8a7792_pinmux_info = {
  2688. .name = "r8a77920_pfc",
  2689. .unlock_reg = 0xe6060000, /* PMMR */
  2690. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  2691. .pins = pinmux_pins,
  2692. .nr_pins = ARRAY_SIZE(pinmux_pins),
  2693. .groups = pinmux_groups,
  2694. .nr_groups = ARRAY_SIZE(pinmux_groups),
  2695. .functions = pinmux_functions,
  2696. .nr_functions = ARRAY_SIZE(pinmux_functions),
  2697. .cfg_regs = pinmux_config_regs,
  2698. .pinmux_data = pinmux_data,
  2699. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  2700. };