armada-37xx-wdt.c 3.6 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Marvell Armada 37xx SoC Watchdog Driver
  4. *
  5. * Marek Behun <marek.behun@nic.cz>
  6. */
  7. #include <common.h>
  8. #include <dm.h>
  9. #include <wdt.h>
  10. #include <asm/io.h>
  11. #include <asm/arch/cpu.h>
  12. #include <asm/arch/soc.h>
  13. DECLARE_GLOBAL_DATA_PTR;
  14. struct a37xx_wdt {
  15. void __iomem *sel_reg;
  16. void __iomem *reg;
  17. ulong clk_rate;
  18. u64 timeout;
  19. };
  20. /*
  21. * We use Counter 1 for watchdog timer, because so does Marvell's Linux by
  22. * default.
  23. */
  24. #define CNTR_CTRL 0x10
  25. #define CNTR_CTRL_ENABLE 0x0001
  26. #define CNTR_CTRL_ACTIVE 0x0002
  27. #define CNTR_CTRL_MODE_MASK 0x000c
  28. #define CNTR_CTRL_MODE_ONESHOT 0x0000
  29. #define CNTR_CTRL_PRESCALE_MASK 0xff00
  30. #define CNTR_CTRL_PRESCALE_MIN 2
  31. #define CNTR_CTRL_PRESCALE_SHIFT 8
  32. #define CNTR_COUNT_LOW 0x14
  33. #define CNTR_COUNT_HIGH 0x18
  34. static void set_counter_value(struct a37xx_wdt *priv)
  35. {
  36. writel(priv->timeout & 0xffffffff, priv->reg + CNTR_COUNT_LOW);
  37. writel(priv->timeout >> 32, priv->reg + CNTR_COUNT_HIGH);
  38. }
  39. static void a37xx_wdt_enable(struct a37xx_wdt *priv)
  40. {
  41. u32 reg = readl(priv->reg + CNTR_CTRL);
  42. reg |= CNTR_CTRL_ENABLE;
  43. writel(reg, priv->reg + CNTR_CTRL);
  44. }
  45. static void a37xx_wdt_disable(struct a37xx_wdt *priv)
  46. {
  47. u32 reg = readl(priv->reg + CNTR_CTRL);
  48. reg &= ~CNTR_CTRL_ENABLE;
  49. writel(reg, priv->reg + CNTR_CTRL);
  50. }
  51. static int a37xx_wdt_reset(struct udevice *dev)
  52. {
  53. struct a37xx_wdt *priv = dev_get_priv(dev);
  54. if (!priv->timeout)
  55. return -EINVAL;
  56. a37xx_wdt_disable(priv);
  57. set_counter_value(priv);
  58. a37xx_wdt_enable(priv);
  59. return 0;
  60. }
  61. static int a37xx_wdt_expire_now(struct udevice *dev, ulong flags)
  62. {
  63. struct a37xx_wdt *priv = dev_get_priv(dev);
  64. a37xx_wdt_disable(priv);
  65. priv->timeout = 0;
  66. set_counter_value(priv);
  67. a37xx_wdt_enable(priv);
  68. return 0;
  69. }
  70. static int a37xx_wdt_start(struct udevice *dev, u64 ms, ulong flags)
  71. {
  72. struct a37xx_wdt *priv = dev_get_priv(dev);
  73. u32 reg;
  74. reg = readl(priv->reg + CNTR_CTRL);
  75. if (reg & CNTR_CTRL_ACTIVE)
  76. return -EBUSY;
  77. /* set mode */
  78. reg = (reg & ~CNTR_CTRL_MODE_MASK) | CNTR_CTRL_MODE_ONESHOT;
  79. /* set prescaler to the min value */
  80. reg &= ~CNTR_CTRL_PRESCALE_MASK;
  81. reg |= CNTR_CTRL_PRESCALE_MIN << CNTR_CTRL_PRESCALE_SHIFT;
  82. priv->timeout = ms * priv->clk_rate / 1000 / CNTR_CTRL_PRESCALE_MIN;
  83. writel(reg, priv->reg + CNTR_CTRL);
  84. set_counter_value(priv);
  85. a37xx_wdt_enable(priv);
  86. return 0;
  87. }
  88. static int a37xx_wdt_stop(struct udevice *dev)
  89. {
  90. struct a37xx_wdt *priv = dev_get_priv(dev);
  91. a37xx_wdt_disable(priv);
  92. return 0;
  93. }
  94. static int a37xx_wdt_probe(struct udevice *dev)
  95. {
  96. struct a37xx_wdt *priv = dev_get_priv(dev);
  97. fdt_addr_t addr;
  98. addr = dev_read_addr_index(dev, 0);
  99. if (addr == FDT_ADDR_T_NONE)
  100. goto err;
  101. priv->sel_reg = (void __iomem *)addr;
  102. addr = dev_read_addr_index(dev, 1);
  103. if (addr == FDT_ADDR_T_NONE)
  104. goto err;
  105. priv->reg = (void __iomem *)addr;
  106. priv->clk_rate = (ulong)get_ref_clk() * 1000000;
  107. a37xx_wdt_disable(priv);
  108. /*
  109. * We use timer 1 as watchdog timer (because Marvell's Linux uses that
  110. * timer as default), therefore we only set bit TIMER1_IS_WCHDOG_TIMER.
  111. */
  112. writel(1 << 1, priv->sel_reg);
  113. return 0;
  114. err:
  115. dev_err(dev, "no io address\n");
  116. return -ENODEV;
  117. }
  118. static const struct wdt_ops a37xx_wdt_ops = {
  119. .start = a37xx_wdt_start,
  120. .reset = a37xx_wdt_reset,
  121. .stop = a37xx_wdt_stop,
  122. .expire_now = a37xx_wdt_expire_now,
  123. };
  124. static const struct udevice_id a37xx_wdt_ids[] = {
  125. { .compatible = "marvell,armada-3700-wdt" },
  126. {}
  127. };
  128. U_BOOT_DRIVER(a37xx_wdt) = {
  129. .name = "armada_37xx_wdt",
  130. .id = UCLASS_WDT,
  131. .of_match = a37xx_wdt_ids,
  132. .probe = a37xx_wdt_probe,
  133. .priv_auto_alloc_size = sizeof(struct a37xx_wdt),
  134. .ops = &a37xx_wdt_ops,
  135. };