pfc-r8a7791.c 198 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000300130023003300430053006300730083009301030113012301330143015301630173018301930203021302230233024302530263027302830293030303130323033303430353036303730383039304030413042304330443045304630473048304930503051305230533054305530563057305830593060306130623063306430653066306730683069307030713072307330743075307630773078307930803081308230833084308530863087308830893090309130923093309430953096309730983099310031013102310331043105310631073108310931103111311231133114311531163117311831193120312131223123312431253126312731283129313031313132313331343135313631373138313931403141314231433144314531463147314831493150315131523153315431553156315731583159316031613162316331643165316631673168316931703171317231733174317531763177317831793180318131823183318431853186318731883189319031913192319331943195319631973198319932003201320232033204320532063207320832093210321132123213321432153216321732183219322032213222322332243225322632273228322932303231323232333234323532363237323832393240324132423243324432453246324732483249325032513252325332543255325632573258325932603261326232633264326532663267326832693270327132723273327432753276327732783279328032813282328332843285328632873288328932903291329232933294329532963297329832993300330133023303330433053306330733083309331033113312331333143315331633173318331933203321332233233324332533263327332833293330333133323333333433353336333733383339334033413342334333443345334633473348334933503351335233533354335533563357335833593360336133623363336433653366336733683369337033713372337333743375337633773378337933803381338233833384338533863387338833893390339133923393339433953396339733983399340034013402340334043405340634073408340934103411341234133414341534163417341834193420342134223423342434253426342734283429343034313432343334343435343634373438343934403441344234433444344534463447344834493450345134523453345434553456345734583459346034613462346334643465346634673468346934703471347234733474347534763477347834793480348134823483348434853486348734883489349034913492349334943495349634973498349935003501350235033504350535063507350835093510351135123513351435153516351735183519352035213522352335243525352635273528352935303531353235333534353535363537353835393540354135423543354435453546354735483549355035513552355335543555355635573558355935603561356235633564356535663567356835693570357135723573357435753576357735783579358035813582358335843585358635873588358935903591359235933594359535963597359835993600360136023603360436053606360736083609361036113612361336143615361636173618361936203621362236233624362536263627362836293630363136323633363436353636363736383639364036413642364336443645364636473648364936503651365236533654365536563657365836593660366136623663366436653666366736683669367036713672367336743675367636773678367936803681368236833684368536863687368836893690369136923693369436953696369736983699370037013702370337043705370637073708370937103711371237133714371537163717371837193720372137223723372437253726372737283729373037313732373337343735373637373738373937403741374237433744374537463747374837493750375137523753375437553756375737583759376037613762376337643765376637673768376937703771377237733774377537763777377837793780378137823783378437853786378737883789379037913792379337943795379637973798379938003801380238033804380538063807380838093810381138123813381438153816381738183819382038213822382338243825382638273828382938303831383238333834383538363837383838393840384138423843384438453846384738483849385038513852385338543855385638573858385938603861386238633864386538663867386838693870387138723873387438753876387738783879388038813882388338843885388638873888388938903891389238933894389538963897389838993900390139023903390439053906390739083909391039113912391339143915391639173918391939203921392239233924392539263927392839293930393139323933393439353936393739383939394039413942394339443945394639473948394939503951395239533954395539563957395839593960396139623963396439653966396739683969397039713972397339743975397639773978397939803981398239833984398539863987398839893990399139923993399439953996399739983999400040014002400340044005400640074008400940104011401240134014401540164017401840194020402140224023402440254026402740284029403040314032403340344035403640374038403940404041404240434044404540464047404840494050405140524053405440554056405740584059406040614062406340644065406640674068406940704071407240734074407540764077407840794080408140824083408440854086408740884089409040914092409340944095409640974098409941004101410241034104410541064107410841094110411141124113411441154116411741184119412041214122412341244125412641274128412941304131413241334134413541364137413841394140414141424143414441454146414741484149415041514152415341544155415641574158415941604161416241634164416541664167416841694170417141724173417441754176417741784179418041814182418341844185418641874188418941904191419241934194419541964197419841994200420142024203420442054206420742084209421042114212421342144215421642174218421942204221422242234224422542264227422842294230423142324233423442354236423742384239424042414242424342444245424642474248424942504251425242534254425542564257425842594260426142624263426442654266426742684269427042714272427342744275427642774278427942804281428242834284428542864287428842894290429142924293429442954296429742984299430043014302430343044305430643074308430943104311431243134314431543164317431843194320432143224323432443254326432743284329433043314332433343344335433643374338433943404341434243434344434543464347434843494350435143524353435443554356435743584359436043614362436343644365436643674368436943704371437243734374437543764377437843794380438143824383438443854386438743884389439043914392439343944395439643974398439944004401440244034404440544064407440844094410441144124413441444154416441744184419442044214422442344244425442644274428442944304431443244334434443544364437443844394440444144424443444444454446444744484449445044514452445344544455445644574458445944604461446244634464446544664467446844694470447144724473447444754476447744784479448044814482448344844485448644874488448944904491449244934494449544964497449844994500450145024503450445054506450745084509451045114512451345144515451645174518451945204521452245234524452545264527452845294530453145324533453445354536453745384539454045414542454345444545454645474548454945504551455245534554455545564557455845594560456145624563456445654566456745684569457045714572457345744575457645774578457945804581458245834584458545864587458845894590459145924593459445954596459745984599460046014602460346044605460646074608460946104611461246134614461546164617461846194620462146224623462446254626462746284629463046314632463346344635463646374638463946404641464246434644464546464647464846494650465146524653465446554656465746584659466046614662466346644665466646674668466946704671467246734674467546764677467846794680468146824683468446854686468746884689469046914692469346944695469646974698469947004701470247034704470547064707470847094710471147124713471447154716471747184719472047214722472347244725472647274728472947304731473247334734473547364737473847394740474147424743474447454746474747484749475047514752475347544755475647574758475947604761476247634764476547664767476847694770477147724773477447754776477747784779478047814782478347844785478647874788478947904791479247934794479547964797479847994800480148024803480448054806480748084809481048114812481348144815481648174818481948204821482248234824482548264827482848294830483148324833483448354836483748384839484048414842484348444845484648474848484948504851485248534854485548564857485848594860486148624863486448654866486748684869487048714872487348744875487648774878487948804881488248834884488548864887488848894890489148924893489448954896489748984899490049014902490349044905490649074908490949104911491249134914491549164917491849194920492149224923492449254926492749284929493049314932493349344935493649374938493949404941494249434944494549464947494849494950495149524953495449554956495749584959496049614962496349644965496649674968496949704971497249734974497549764977497849794980498149824983498449854986498749884989499049914992499349944995499649974998499950005001500250035004500550065007500850095010501150125013501450155016501750185019502050215022502350245025502650275028502950305031503250335034503550365037503850395040504150425043504450455046504750485049505050515052505350545055505650575058505950605061506250635064506550665067506850695070507150725073507450755076507750785079508050815082508350845085508650875088508950905091509250935094509550965097509850995100510151025103510451055106510751085109511051115112511351145115511651175118511951205121512251235124512551265127512851295130513151325133513451355136513751385139514051415142514351445145514651475148514951505151515251535154515551565157515851595160516151625163516451655166516751685169517051715172517351745175517651775178517951805181518251835184518551865187518851895190519151925193519451955196519751985199520052015202520352045205520652075208520952105211521252135214521552165217521852195220522152225223522452255226522752285229523052315232523352345235523652375238523952405241524252435244524552465247524852495250525152525253525452555256525752585259526052615262526352645265526652675268526952705271527252735274527552765277527852795280528152825283528452855286528752885289529052915292529352945295529652975298529953005301530253035304530553065307530853095310531153125313531453155316531753185319532053215322532353245325532653275328532953305331533253335334533553365337533853395340534153425343534453455346534753485349535053515352535353545355535653575358535953605361536253635364536553665367536853695370537153725373537453755376537753785379538053815382538353845385538653875388538953905391539253935394539553965397539853995400540154025403540454055406540754085409541054115412541354145415541654175418541954205421542254235424542554265427542854295430543154325433543454355436543754385439544054415442544354445445544654475448544954505451545254535454545554565457545854595460546154625463546454655466546754685469547054715472547354745475547654775478547954805481548254835484548554865487548854895490549154925493549454955496549754985499550055015502550355045505550655075508550955105511551255135514551555165517551855195520552155225523552455255526552755285529553055315532553355345535553655375538553955405541554255435544554555465547554855495550555155525553555455555556555755585559556055615562556355645565556655675568556955705571557255735574557555765577557855795580558155825583558455855586558755885589559055915592559355945595559655975598559956005601560256035604560556065607560856095610561156125613561456155616561756185619562056215622562356245625562656275628562956305631563256335634563556365637563856395640564156425643564456455646564756485649565056515652565356545655565656575658565956605661566256635664566556665667566856695670567156725673567456755676567756785679568056815682568356845685568656875688568956905691569256935694569556965697569856995700570157025703570457055706570757085709571057115712571357145715571657175718571957205721572257235724572557265727572857295730573157325733573457355736573757385739574057415742574357445745574657475748574957505751575257535754575557565757575857595760576157625763576457655766576757685769577057715772577357745775577657775778577957805781578257835784578557865787578857895790579157925793579457955796579757985799580058015802580358045805580658075808580958105811581258135814581558165817581858195820582158225823582458255826582758285829583058315832583358345835583658375838583958405841584258435844584558465847584858495850585158525853585458555856585758585859586058615862586358645865586658675868586958705871587258735874587558765877587858795880588158825883588458855886588758885889589058915892589358945895589658975898589959005901590259035904590559065907590859095910591159125913591459155916591759185919592059215922592359245925592659275928592959305931593259335934593559365937593859395940594159425943594459455946594759485949595059515952595359545955595659575958595959605961596259635964596559665967596859695970597159725973597459755976597759785979598059815982598359845985598659875988598959905991599259935994599559965997599859996000600160026003600460056006600760086009601060116012601360146015601660176018601960206021602260236024602560266027602860296030603160326033603460356036603760386039604060416042604360446045604660476048604960506051605260536054605560566057605860596060606160626063606460656066606760686069607060716072607360746075607660776078607960806081608260836084608560866087608860896090609160926093609460956096609760986099610061016102610361046105610661076108610961106111611261136114611561166117611861196120612161226123612461256126612761286129613061316132613361346135613661376138613961406141614261436144614561466147614861496150615161526153615461556156615761586159616061616162616361646165616661676168616961706171617261736174617561766177617861796180618161826183618461856186618761886189619061916192619361946195619661976198619962006201620262036204620562066207620862096210621162126213621462156216621762186219622062216222622362246225622662276228622962306231623262336234623562366237623862396240624162426243624462456246624762486249625062516252625362546255625662576258625962606261626262636264626562666267626862696270627162726273627462756276627762786279628062816282628362846285628662876288628962906291629262936294629562966297629862996300630163026303630463056306630763086309631063116312631363146315631663176318631963206321632263236324632563266327632863296330633163326333633463356336633763386339634063416342634363446345634663476348634963506351635263536354635563566357635863596360636163626363636463656366636763686369637063716372637363746375637663776378637963806381638263836384638563866387638863896390639163926393639463956396639763986399640064016402640364046405640664076408640964106411641264136414641564166417641864196420642164226423642464256426642764286429643064316432643364346435643664376438643964406441644264436444644564466447644864496450645164526453645464556456645764586459646064616462646364646465646664676468646964706471647264736474647564766477647864796480648164826483648464856486648764886489649064916492649364946495649664976498649965006501650265036504650565066507650865096510651165126513651465156516651765186519652065216522652365246525652665276528652965306531653265336534653565366537653865396540654165426543654465456546654765486549655065516552655365546555655665576558655965606561656265636564656565666567656865696570657165726573657465756576657765786579658065816582658365846585658665876588658965906591659265936594659565966597659865996600660166026603660466056606660766086609661066116612661366146615661666176618661966206621662266236624662566266627662866296630663166326633663466356636663766386639664066416642664366446645664666476648664966506651665266536654665566566657665866596660666166626663666466656666666766686669667066716672667366746675667666776678667966806681668266836684
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * r8a7791/r8a7743 processor support - PFC hardware block.
  4. *
  5. * Copyright (C) 2013 Renesas Electronics Corporation
  6. * Copyright (C) 2014-2017 Cogent Embedded, Inc.
  7. */
  8. #include <common.h>
  9. #include <dm.h>
  10. #include <errno.h>
  11. #include <dm/pinctrl.h>
  12. #include <linux/kernel.h>
  13. #include "sh_pfc.h"
  14. /*
  15. * Pins 0-23 assigned to GPIO bank 6 can be used for SD interfaces in
  16. * which case they support both 3.3V and 1.8V signalling.
  17. */
  18. #define CPU_ALL_PORT(fn, sfx) \
  19. PORT_GP_32(0, fn, sfx), \
  20. PORT_GP_26(1, fn, sfx), \
  21. PORT_GP_32(2, fn, sfx), \
  22. PORT_GP_32(3, fn, sfx), \
  23. PORT_GP_32(4, fn, sfx), \
  24. PORT_GP_32(5, fn, sfx), \
  25. PORT_GP_CFG_24(6, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
  26. PORT_GP_1(6, 24, fn, sfx), \
  27. PORT_GP_1(6, 25, fn, sfx), \
  28. PORT_GP_1(6, 26, fn, sfx), \
  29. PORT_GP_1(6, 27, fn, sfx), \
  30. PORT_GP_1(6, 28, fn, sfx), \
  31. PORT_GP_1(6, 29, fn, sfx), \
  32. PORT_GP_1(6, 30, fn, sfx), \
  33. PORT_GP_1(6, 31, fn, sfx), \
  34. PORT_GP_26(7, fn, sfx)
  35. enum {
  36. PINMUX_RESERVED = 0,
  37. PINMUX_DATA_BEGIN,
  38. GP_ALL(DATA),
  39. PINMUX_DATA_END,
  40. PINMUX_FUNCTION_BEGIN,
  41. GP_ALL(FN),
  42. /* GPSR0 */
  43. FN_IP0_0, FN_IP0_1, FN_IP0_2, FN_IP0_3, FN_IP0_4, FN_IP0_5,
  44. FN_IP0_6, FN_IP0_7, FN_IP0_8, FN_IP0_9, FN_IP0_10, FN_IP0_11,
  45. FN_IP0_12, FN_IP0_13, FN_IP0_14, FN_IP0_15, FN_IP0_18_16, FN_IP0_20_19,
  46. FN_IP0_22_21, FN_IP0_24_23, FN_IP0_26_25, FN_IP0_28_27, FN_IP0_30_29,
  47. FN_IP1_1_0, FN_IP1_3_2, FN_IP1_5_4, FN_IP1_7_6, FN_IP1_10_8,
  48. FN_IP1_13_11, FN_IP1_16_14, FN_IP1_19_17, FN_IP1_22_20,
  49. /* GPSR1 */
  50. FN_IP1_25_23, FN_IP1_28_26, FN_IP1_31_29, FN_IP2_2_0, FN_IP2_4_3,
  51. FN_IP2_6_5, FN_IP2_9_7, FN_IP2_12_10, FN_IP2_15_13, FN_IP2_18_16,
  52. FN_IP2_20_19, FN_IP2_22_21, FN_EX_CS0_N, FN_IP2_24_23, FN_IP2_26_25,
  53. FN_IP2_29_27, FN_IP3_2_0, FN_IP3_5_3, FN_IP3_8_6, FN_RD_N,
  54. FN_IP3_11_9, FN_IP3_13_12, FN_IP3_15_14 , FN_IP3_17_16 , FN_IP3_19_18,
  55. FN_IP3_21_20,
  56. /* GPSR2 */
  57. FN_IP3_27_25, FN_IP3_30_28, FN_IP4_1_0, FN_IP4_4_2, FN_IP4_7_5,
  58. FN_IP4_9_8, FN_IP4_12_10, FN_IP4_15_13, FN_IP4_18_16, FN_IP4_19,
  59. FN_IP4_20, FN_IP4_21, FN_IP4_23_22, FN_IP4_25_24, FN_IP4_27_26,
  60. FN_IP4_30_28, FN_IP5_2_0, FN_IP5_5_3, FN_IP5_8_6, FN_IP5_11_9,
  61. FN_IP5_14_12, FN_IP5_16_15, FN_IP5_19_17, FN_IP5_21_20, FN_IP5_23_22,
  62. FN_IP5_25_24, FN_IP5_28_26, FN_IP5_31_29, FN_AUDIO_CLKA, FN_IP6_2_0,
  63. FN_IP6_5_3, FN_IP6_7_6,
  64. /* GPSR3 */
  65. FN_IP7_5_3, FN_IP7_8_6, FN_IP7_10_9, FN_IP7_12_11, FN_IP7_14_13,
  66. FN_IP7_16_15, FN_IP7_18_17, FN_IP7_20_19, FN_IP7_23_21, FN_IP7_26_24,
  67. FN_IP7_29_27, FN_IP8_2_0, FN_IP8_5_3, FN_IP8_8_6, FN_IP8_11_9,
  68. FN_IP8_14_12, FN_IP8_17_15, FN_IP8_20_18, FN_IP8_23_21, FN_IP8_25_24,
  69. FN_IP8_27_26, FN_IP8_30_28, FN_IP9_2_0, FN_IP9_5_3, FN_IP9_6, FN_IP9_7,
  70. FN_IP9_10_8, FN_IP9_11, FN_IP9_12, FN_IP9_15_13, FN_IP9_16,
  71. FN_IP9_18_17,
  72. /* GPSR4 */
  73. FN_VI0_CLK, FN_IP9_20_19, FN_IP9_22_21, FN_IP9_24_23, FN_IP9_26_25,
  74. FN_VI0_DATA0_VI0_B0, FN_VI0_DATA1_VI0_B1, FN_VI0_DATA2_VI0_B2,
  75. FN_IP9_28_27, FN_VI0_DATA4_VI0_B4, FN_VI0_DATA5_VI0_B5,
  76. FN_VI0_DATA6_VI0_B6, FN_VI0_DATA7_VI0_B7, FN_IP9_31_29, FN_IP10_2_0,
  77. FN_IP10_5_3, FN_IP10_8_6, FN_IP10_11_9, FN_IP10_14_12, FN_IP10_16_15,
  78. FN_IP10_18_17, FN_IP10_21_19, FN_IP10_24_22, FN_IP10_26_25,
  79. FN_IP10_28_27, FN_IP10_31_29, FN_IP11_2_0, FN_IP11_5_3, FN_IP11_8_6,
  80. FN_IP15_1_0, FN_IP15_3_2, FN_IP15_5_4,
  81. /* GPSR5 */
  82. FN_IP11_11_9, FN_IP11_14_12, FN_IP11_16_15, FN_IP11_18_17, FN_IP11_19,
  83. FN_IP11_20, FN_IP11_21, FN_IP11_22, FN_IP11_23, FN_IP11_24,
  84. FN_IP11_25, FN_IP11_26, FN_IP11_27, FN_IP11_29_28, FN_IP11_31_30,
  85. FN_IP12_1_0, FN_IP12_3_2, FN_IP12_6_4, FN_IP12_9_7, FN_IP12_12_10,
  86. FN_IP12_15_13, FN_IP12_17_16, FN_IP12_19_18, FN_IP12_21_20,
  87. FN_IP12_23_22, FN_IP12_26_24, FN_IP12_29_27, FN_IP13_2_0, FN_IP13_4_3,
  88. FN_IP13_6_5, FN_IP13_9_7, FN_IP3_24_22,
  89. /* GPSR6 */
  90. FN_IP13_10, FN_IP13_11, FN_IP13_12, FN_IP13_13, FN_IP13_14,
  91. FN_IP13_15, FN_IP13_18_16, FN_IP13_21_19,
  92. FN_IP13_22, FN_IP13_24_23, FN_SD1_CLK,
  93. FN_IP13_25, FN_IP13_26, FN_IP13_27, FN_IP13_30_28, FN_IP14_1_0,
  94. FN_IP14_2, FN_IP14_3, FN_IP14_4, FN_IP14_5, FN_IP14_6, FN_IP14_7,
  95. FN_IP14_10_8, FN_IP14_13_11, FN_IP14_16_14, FN_IP14_19_17,
  96. FN_IP14_22_20, FN_IP14_25_23, FN_IP14_28_26, FN_IP14_31_29,
  97. FN_USB1_OVC, FN_DU0_DOTCLKIN,
  98. /* GPSR7 */
  99. FN_IP15_17_15, FN_IP15_20_18, FN_IP15_23_21, FN_IP15_26_24,
  100. FN_IP15_29_27, FN_IP16_2_0, FN_IP16_5_3, FN_IP16_7_6, FN_IP16_9_8,
  101. FN_IP16_11_10, FN_IP6_9_8, FN_IP6_11_10, FN_IP6_13_12, FN_IP6_15_14,
  102. FN_IP6_18_16, FN_IP6_20_19, FN_IP6_23_21, FN_IP6_26_24, FN_IP6_29_27,
  103. FN_IP7_2_0, FN_IP15_8_6, FN_IP15_11_9, FN_IP15_14_12,
  104. FN_USB0_PWEN, FN_USB0_OVC, FN_USB1_PWEN,
  105. /* IPSR0 */
  106. FN_D0, FN_D1, FN_D2, FN_D3, FN_D4, FN_D5, FN_D6, FN_D7, FN_D8,
  107. FN_D9, FN_D10, FN_D11, FN_D12, FN_D13, FN_D14, FN_D15,
  108. FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_I2C0_SCL_C, FN_PWM2_B,
  109. FN_A1, FN_MSIOF0_SYNC_B, FN_A2, FN_MSIOF0_SS1_B,
  110. FN_A3, FN_MSIOF0_SS2_B, FN_A4, FN_MSIOF0_TXD_B,
  111. FN_A5, FN_MSIOF0_RXD_B, FN_A6, FN_MSIOF1_SCK,
  112. /* IPSR1 */
  113. FN_A7, FN_MSIOF1_SYNC, FN_A8, FN_MSIOF1_SS1, FN_I2C0_SCL,
  114. FN_A9, FN_MSIOF1_SS2, FN_I2C0_SDA,
  115. FN_A10, FN_MSIOF1_TXD, FN_MSIOF1_TXD_D,
  116. FN_A11, FN_MSIOF1_RXD, FN_I2C3_SCL_D, FN_MSIOF1_RXD_D,
  117. FN_A12, FN_FMCLK, FN_I2C3_SDA_D, FN_MSIOF1_SCK_D,
  118. FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
  119. FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
  120. FN_A15, FN_BPFCLK_C,
  121. FN_A16, FN_DREQ2_B, FN_FMCLK_C, FN_SCIFA1_SCK_B,
  122. FN_A17, FN_DACK2_B, FN_I2C0_SDA_C,
  123. FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, FN_SCIFB1_RXD_C,
  124. /* IPSR2 */
  125. FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, FN_SCIFB1_TXD_C, FN_SCIFB1_SCK_B,
  126. FN_A20, FN_SPCLK,
  127. FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0,
  128. FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
  129. FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
  130. FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
  131. FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
  132. FN_CS0_N, FN_ATAG0_N_B, FN_I2C1_SCL,
  133. FN_CS1_N_A26, FN_ATADIR0_N_B, FN_I2C1_SDA,
  134. FN_EX_CS1_N, FN_MSIOF2_SCK,
  135. FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC,
  136. FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD, FN_ATAG0_N, FN_EX_WAIT1,
  137. /* IPSR3 */
  138. FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, FN_EX_WAIT2,
  139. FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
  140. FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1,
  141. FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
  142. FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2,
  143. FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
  144. FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B,
  145. FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
  146. FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B,
  147. FN_DREQ0, FN_PWM3, FN_TPU_TO3,
  148. FN_DACK0, FN_DRACK0, FN_REMOCON,
  149. FN_SPEEDIN, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
  150. FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
  151. FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C, FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
  152. FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C, FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
  153. /* IPSR4 */
  154. FN_SSI_SDATA0, FN_I2C0_SCL_B, FN_IIC0_SCL_B, FN_MSIOF2_SCK_C,
  155. FN_SSI_SCK1, FN_I2C0_SDA_B, FN_IIC0_SDA_B, FN_MSIOF2_SYNC_C,
  156. FN_GLO_I0_D,
  157. FN_SSI_WS1, FN_I2C1_SCL_B, FN_IIC1_SCL_B, FN_MSIOF2_TXD_C, FN_GLO_I1_D,
  158. FN_SSI_SDATA1, FN_I2C1_SDA_B, FN_IIC1_SDA_B, FN_MSIOF2_RXD_C,
  159. FN_SSI_SCK2, FN_I2C2_SCL, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
  160. FN_SSI_WS2, FN_I2C2_SDA, FN_GPS_SIGN_B, FN_RX2_E,
  161. FN_GLO_Q1_D, FN_HCTS1_N_E,
  162. FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
  163. FN_SSI_SCK34, FN_SSI_WS34, FN_SSI_SDATA3,
  164. FN_SSI_SCK4, FN_GLO_SS_D,
  165. FN_SSI_WS4, FN_GLO_RFON_D,
  166. FN_SSI_SDATA4, FN_MSIOF2_SCK_D,
  167. FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
  168. FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
  169. /* IPSR5 */
  170. FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
  171. FN_MSIOF2_TXD_D, FN_VI1_R3_B,
  172. FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
  173. FN_MSIOF2_SS1_D, FN_VI1_R4_B,
  174. FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
  175. FN_MSIOF2_RXD_D, FN_VI1_R5_B,
  176. FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
  177. FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
  178. FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS,
  179. FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
  180. FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B,
  181. FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B,
  182. FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D,
  183. FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
  184. FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
  185. /* IPSR6 */
  186. FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
  187. FN_SCIF_CLK, FN_DVC_MUTE, FN_BPFCLK_E,
  188. FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
  189. FN_SCIFA2_RXD, FN_FMIN_E,
  190. FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
  191. FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N,
  192. FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N,
  193. FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N,
  194. FN_IRQ3, FN_I2C4_SCL_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
  195. FN_IRQ4, FN_HRX1_C, FN_I2C4_SDA_C, FN_MSIOF2_RXD_E, FN_INTC_IRQ4_N,
  196. FN_IRQ5, FN_HTX1_C, FN_I2C1_SCL_E, FN_MSIOF2_SCK_E,
  197. FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B, FN_I2C1_SDA_E, FN_MSIOF2_SYNC_E,
  198. FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B, FN_GPS_CLK_C, FN_GPS_CLK_D,
  199. FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B, FN_GPS_SIGN_C, FN_GPS_SIGN_D,
  200. /* IPSR7 */
  201. FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
  202. FN_SCIF_CLK_B, FN_GPS_MAG_D,
  203. FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
  204. FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
  205. FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
  206. FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
  207. FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B,
  208. FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B,
  209. FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B,
  210. FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B,
  211. FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B,
  212. FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B,
  213. FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
  214. FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
  215. FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
  216. FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
  217. FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
  218. FN_SCIFA1_SCK, FN_SSI_SCK78_B,
  219. /* IPSR8 */
  220. FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, FN_SSI_WS78_B,
  221. FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
  222. FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
  223. FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
  224. FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
  225. FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
  226. FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
  227. FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B, FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
  228. FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
  229. FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
  230. FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
  231. FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
  232. FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
  233. FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
  234. FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B,
  235. FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
  236. FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
  237. /* IPSR9 */
  238. FN_DU1_DB6, FN_LCDOUT22, FN_I2C3_SCL_C, FN_RX3, FN_SCIFA3_RXD,
  239. FN_DU1_DB7, FN_LCDOUT23, FN_I2C3_SDA_C, FN_SCIF3_SCK, FN_SCIFA3_SCK,
  240. FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
  241. FN_DU1_DOTCLKOUT0, FN_QCLK,
  242. FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
  243. FN_TX3_B, FN_I2C2_SCL_B, FN_PWM4,
  244. FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
  245. FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
  246. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
  247. FN_CAN0_RX, FN_RX3_B, FN_I2C2_SDA_B,
  248. FN_DU1_DISP, FN_QPOLA,
  249. FN_DU1_CDE, FN_QPOLB, FN_PWM4_B,
  250. FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
  251. FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
  252. FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
  253. FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
  254. FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B,
  255. FN_VI0_G0, FN_IIC1_SCL, FN_STP_IVCXO27_0_C, FN_I2C4_SCL,
  256. FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N,
  257. /* IPSR10 */
  258. FN_VI0_G1, FN_IIC1_SDA, FN_STP_ISCLK_0_C, FN_I2C4_SDA,
  259. FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N,
  260. FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_I2C3_SCL_B,
  261. FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N,
  262. FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_I2C3_SDA_B,
  263. FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N,
  264. FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
  265. FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
  266. FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
  267. FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D,
  268. FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D,
  269. FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D,
  270. FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
  271. FN_TS_SDATA0_C, FN_ATACS11_N,
  272. FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B,
  273. FN_TS_SCK0_C, FN_ATAG1_N,
  274. FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
  275. FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
  276. FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_I2C1_SCL_D,
  277. /* IPSR11 */
  278. FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C, FN_I2C1_SDA_D,
  279. FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_I2C4_SCL_B,
  280. FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
  281. FN_I2C4_SDA_B, FN_HRX1_D, FN_SCIFB0_RXD_D,
  282. FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B, FN_TX4_B, FN_SCIFA4_TXD_B,
  283. FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B, FN_RX4_B, FN_SCIFA4_RXD_B,
  284. FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B,
  285. FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B,
  286. FN_VI1_CLK, FN_AVB_RXD4, FN_VI1_DATA0, FN_AVB_RXD5,
  287. FN_VI1_DATA1, FN_AVB_RXD6, FN_VI1_DATA2, FN_AVB_RXD7,
  288. FN_VI1_DATA3, FN_AVB_RX_ER, FN_VI1_DATA4, FN_AVB_MDIO,
  289. FN_VI1_DATA5, FN_AVB_RX_DV, FN_VI1_DATA6, FN_AVB_MAGIC,
  290. FN_VI1_DATA7, FN_AVB_MDC,
  291. FN_ETH_MDIO, FN_AVB_RX_CLK, FN_I2C2_SCL_C,
  292. FN_ETH_CRS_DV, FN_AVB_LINK, FN_I2C2_SDA_C,
  293. /* IPSR12 */
  294. FN_ETH_RX_ER, FN_AVB_CRS, FN_I2C3_SCL, FN_IIC0_SCL,
  295. FN_ETH_RXD0, FN_AVB_PHY_INT, FN_I2C3_SDA, FN_IIC0_SDA,
  296. FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
  297. FN_I2C2_SCL_D, FN_MSIOF1_RXD_E,
  298. FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C, FN_I2C2_SDA_D, FN_MSIOF1_SCK_E,
  299. FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
  300. FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
  301. FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
  302. FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
  303. FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
  304. FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C,
  305. FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C,
  306. FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C,
  307. FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
  308. FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
  309. FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
  310. FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
  311. /* IPSR13 */
  312. FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
  313. FN_ADICLK_B, FN_MSIOF0_SS1_C,
  314. FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
  315. FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
  316. FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
  317. FN_ADICHS2_B, FN_MSIOF0_TXD_C,
  318. FN_SD0_CLK, FN_SPCLK_B, FN_SD0_CMD, FN_MOSI_IO0_B,
  319. FN_SD0_DATA0, FN_MISO_IO1_B, FN_SD0_DATA1, FN_IO2_B,
  320. FN_SD0_DATA2, FN_IO3_B, FN_SD0_DATA3, FN_SSL_B,
  321. FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
  322. FN_SCIFA5_TXD_B, FN_TX3_C,
  323. FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
  324. FN_SCIFA5_RXD_B, FN_RX3_C,
  325. FN_SD1_CMD, FN_REMOCON_B, FN_SD1_DATA0, FN_SPEEDIN_B,
  326. FN_SD1_DATA1, FN_IETX_B, FN_SD1_DATA2, FN_IECLK_B,
  327. FN_SD1_DATA3, FN_IERX_B,
  328. FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_I2C1_SCL_C,
  329. /* IPSR14 */
  330. FN_SD1_WP, FN_PWM1_B, FN_I2C1_SDA_C,
  331. FN_SD2_CLK, FN_MMC_CLK, FN_SD2_CMD, FN_MMC_CMD,
  332. FN_SD2_DATA0, FN_MMC_D0, FN_SD2_DATA1, FN_MMC_D1,
  333. FN_SD2_DATA2, FN_MMC_D2, FN_SD2_DATA3, FN_MMC_D3,
  334. FN_SD2_CD, FN_MMC_D4, FN_IIC1_SCL_C, FN_TX5_B, FN_SCIFA5_TXD_C,
  335. FN_SD2_WP, FN_MMC_D5, FN_IIC1_SDA_C, FN_RX5_B, FN_SCIFA5_RXD_C,
  336. FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, FN_VI1_CLK_C, FN_VI1_G0_B,
  337. FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, FN_VI1_CLKENB_C, FN_VI1_G1_B,
  338. FN_MSIOF0_TXD, FN_ADICLK, FN_VI1_FIELD_C, FN_VI1_G2_B,
  339. FN_MSIOF0_RXD, FN_ADICHS0, FN_VI1_DATA0_C, FN_VI1_G3_B,
  340. FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
  341. FN_VI1_HSYNC_N_C, FN_IIC0_SCL_C, FN_VI1_G4_B,
  342. FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
  343. FN_VI1_VSYNC_N_C, FN_IIC0_SDA_C, FN_VI1_G5_B,
  344. /* IPSR15 */
  345. FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D,
  346. FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C,
  347. FN_SIM0_D, FN_IERX, FN_CAN1_RX_D,
  348. FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
  349. FN_PWM5_B, FN_SCIFA3_TXD_C,
  350. FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
  351. FN_VI1_G6_B, FN_SCIFA3_RXD_C,
  352. FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
  353. FN_VI1_G7_B, FN_SCIFA3_SCK_C,
  354. FN_HCTS0_N, FN_SCIFB0_CTS_N, FN_GLO_I0_C, FN_TCLK1, FN_VI1_DATA1_C,
  355. FN_HRTS0_N, FN_SCIFB0_RTS_N, FN_GLO_I1_C, FN_VI1_DATA2_C,
  356. FN_HSCK0, FN_SCIFB0_SCK, FN_GLO_Q0_C, FN_CAN_CLK,
  357. FN_TCLK2, FN_VI1_DATA3_C,
  358. FN_HRX0, FN_SCIFB0_RXD, FN_GLO_Q1_C, FN_CAN0_RX_B, FN_VI1_DATA4_C,
  359. FN_HTX0, FN_SCIFB0_TXD, FN_GLO_SCLK_C, FN_CAN0_TX_B, FN_VI1_DATA5_C,
  360. /* IPSR16 */
  361. FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B, FN_GLO_SDATA_C, FN_VI1_DATA6_C,
  362. FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B, FN_GLO_SS_C, FN_VI1_DATA7_C,
  363. FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CLK, FN_GLO_RFON_C,
  364. FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
  365. FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
  366. /* MOD_SEL */
  367. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
  368. FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
  369. FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1, FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
  370. FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1, FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
  371. FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2,
  372. FN_SEL_SSI9_0, FN_SEL_SSI9_1,
  373. FN_SEL_SCFA_0, FN_SEL_SCFA_1,
  374. FN_SEL_QSP_0, FN_SEL_QSP_1,
  375. FN_SEL_SSI7_0, FN_SEL_SSI7_1,
  376. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2, FN_SEL_HSCIF1_3,
  377. FN_SEL_HSCIF1_4,
  378. FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2,
  379. FN_SEL_TMU1_0, FN_SEL_TMU1_1,
  380. FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
  381. FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
  382. FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2,
  383. /* MOD_SEL2 */
  384. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2, FN_SEL_SCIF0_3,
  385. FN_SEL_SCIF0_4,
  386. FN_SEL_SCIF_0, FN_SEL_SCIF_1,
  387. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  388. FN_SEL_CAN0_4, FN_SEL_CAN0_5,
  389. FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
  390. FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
  391. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2,
  392. FN_SEL_ADG_0, FN_SEL_ADG_1,
  393. FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2, FN_SEL_FM_3, FN_SEL_FM_4,
  394. FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2,
  395. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
  396. FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2,
  397. FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2,
  398. FN_SEL_SIM_0, FN_SEL_SIM_1,
  399. FN_SEL_SSI8_0, FN_SEL_SSI8_1,
  400. /* MOD_SEL3 */
  401. FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1, FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
  402. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1, FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
  403. FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2,
  404. FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2,
  405. FN_SEL_I2C4_0, FN_SEL_I2C4_1, FN_SEL_I2C4_2,
  406. FN_SEL_I2C3_0, FN_SEL_I2C3_1, FN_SEL_I2C3_2, FN_SEL_I2C3_3,
  407. FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
  408. FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2,
  409. FN_SEL_MMC_0, FN_SEL_MMC_1,
  410. FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
  411. FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
  412. FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3,
  413. FN_SEL_I2C1_4,
  414. FN_SEL_I2C0_0, FN_SEL_I2C0_1, FN_SEL_I2C0_2,
  415. /* MOD_SEL4 */
  416. FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
  417. FN_SEL_SOF1_4,
  418. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2,
  419. FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2,
  420. FN_SEL_RAD_0, FN_SEL_RAD_1,
  421. FN_SEL_RCN_0, FN_SEL_RCN_1,
  422. FN_SEL_RSP_0, FN_SEL_RSP_1,
  423. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2, FN_SEL_SCIF2_3,
  424. FN_SEL_SCIF2_4,
  425. FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2, FN_SEL_SOF2_3,
  426. FN_SEL_SOF2_4,
  427. FN_SEL_SSI1_0, FN_SEL_SSI1_1,
  428. FN_SEL_SSI0_0, FN_SEL_SSI0_1,
  429. FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2,
  430. PINMUX_FUNCTION_END,
  431. PINMUX_MARK_BEGIN,
  432. EX_CS0_N_MARK, RD_N_MARK,
  433. AUDIO_CLKA_MARK,
  434. VI0_CLK_MARK, VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
  435. VI0_DATA2_VI0_B2_MARK, VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
  436. VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
  437. SD1_CLK_MARK,
  438. USB0_PWEN_MARK, USB0_OVC_MARK, USB1_PWEN_MARK, USB1_OVC_MARK,
  439. DU0_DOTCLKIN_MARK,
  440. /* IPSR0 */
  441. D0_MARK, D1_MARK, D2_MARK, D3_MARK, D4_MARK, D5_MARK,
  442. D6_MARK, D7_MARK, D8_MARK,
  443. D9_MARK, D10_MARK, D11_MARK, D12_MARK, D13_MARK, D14_MARK, D15_MARK,
  444. A0_MARK, ATAWR0_N_C_MARK, MSIOF0_SCK_B_MARK, I2C0_SCL_C_MARK,
  445. PWM2_B_MARK,
  446. A1_MARK, MSIOF0_SYNC_B_MARK, A2_MARK, MSIOF0_SS1_B_MARK,
  447. A3_MARK, MSIOF0_SS2_B_MARK, A4_MARK, MSIOF0_TXD_B_MARK,
  448. A5_MARK, MSIOF0_RXD_B_MARK, A6_MARK, MSIOF1_SCK_MARK,
  449. /* IPSR1 */
  450. A7_MARK, MSIOF1_SYNC_MARK, A8_MARK, MSIOF1_SS1_MARK, I2C0_SCL_MARK,
  451. A9_MARK, MSIOF1_SS2_MARK, I2C0_SDA_MARK,
  452. A10_MARK, MSIOF1_TXD_MARK, MSIOF1_TXD_D_MARK,
  453. A11_MARK, MSIOF1_RXD_MARK, I2C3_SCL_D_MARK, MSIOF1_RXD_D_MARK,
  454. A12_MARK, FMCLK_MARK, I2C3_SDA_D_MARK, MSIOF1_SCK_D_MARK,
  455. A13_MARK, ATAG0_N_C_MARK, BPFCLK_MARK, MSIOF1_SS1_D_MARK,
  456. A14_MARK, ATADIR0_N_C_MARK, FMIN_MARK, FMIN_C_MARK, MSIOF1_SYNC_D_MARK,
  457. A15_MARK, BPFCLK_C_MARK,
  458. A16_MARK, DREQ2_B_MARK, FMCLK_C_MARK, SCIFA1_SCK_B_MARK,
  459. A17_MARK, DACK2_B_MARK, I2C0_SDA_C_MARK,
  460. A18_MARK, DREQ1_MARK, SCIFA1_RXD_C_MARK, SCIFB1_RXD_C_MARK,
  461. /* IPSR2 */
  462. A19_MARK, DACK1_MARK, SCIFA1_TXD_C_MARK,
  463. SCIFB1_TXD_C_MARK, SCIFB1_SCK_B_MARK,
  464. A20_MARK, SPCLK_MARK,
  465. A21_MARK, ATAWR0_N_B_MARK, MOSI_IO0_MARK,
  466. A22_MARK, MISO_IO1_MARK, FMCLK_B_MARK, TX0_MARK, SCIFA0_TXD_MARK,
  467. A23_MARK, IO2_MARK, BPFCLK_B_MARK, RX0_MARK, SCIFA0_RXD_MARK,
  468. A24_MARK, DREQ2_MARK, IO3_MARK, TX1_MARK, SCIFA1_TXD_MARK,
  469. A25_MARK, DACK2_MARK, SSL_MARK, DREQ1_C_MARK,
  470. RX1_MARK, SCIFA1_RXD_MARK,
  471. CS0_N_MARK, ATAG0_N_B_MARK, I2C1_SCL_MARK,
  472. CS1_N_A26_MARK, ATADIR0_N_B_MARK, I2C1_SDA_MARK,
  473. EX_CS1_N_MARK, MSIOF2_SCK_MARK,
  474. EX_CS2_N_MARK, ATAWR0_N_MARK, MSIOF2_SYNC_MARK,
  475. EX_CS3_N_MARK, ATADIR0_N_MARK, MSIOF2_TXD_MARK,
  476. ATAG0_N_MARK, EX_WAIT1_MARK,
  477. /* IPSR3 */
  478. EX_CS4_N_MARK, ATARD0_N_MARK, MSIOF2_RXD_MARK, EX_WAIT2_MARK,
  479. EX_CS5_N_MARK, ATACS00_N_MARK, MSIOF2_SS1_MARK, HRX1_B_MARK,
  480. SCIFB1_RXD_B_MARK, PWM1_MARK, TPU_TO1_MARK,
  481. BS_N_MARK, ATACS10_N_MARK, MSIOF2_SS2_MARK, HTX1_B_MARK,
  482. SCIFB1_TXD_B_MARK, PWM2_MARK, TPU_TO2_MARK,
  483. RD_WR_N_MARK, HRX2_B_MARK, FMIN_B_MARK,
  484. SCIFB0_RXD_B_MARK, DREQ1_D_MARK,
  485. WE0_N_MARK, HCTS2_N_B_MARK, SCIFB0_TXD_B_MARK,
  486. WE1_N_MARK, ATARD0_N_B_MARK, HTX2_B_MARK, SCIFB0_RTS_N_B_MARK,
  487. EX_WAIT0_MARK, HRTS2_N_B_MARK, SCIFB0_CTS_N_B_MARK,
  488. DREQ0_MARK, PWM3_MARK, TPU_TO3_MARK,
  489. DACK0_MARK, DRACK0_MARK, REMOCON_MARK,
  490. SPEEDIN_MARK, HSCK0_C_MARK, HSCK2_C_MARK, SCIFB0_SCK_B_MARK,
  491. SCIFB2_SCK_B_MARK, DREQ2_C_MARK, HTX2_D_MARK,
  492. SSI_SCK0129_MARK, HRX0_C_MARK, HRX2_C_MARK,
  493. SCIFB0_RXD_C_MARK, SCIFB2_RXD_C_MARK,
  494. SSI_WS0129_MARK, HTX0_C_MARK, HTX2_C_MARK,
  495. SCIFB0_TXD_C_MARK, SCIFB2_TXD_C_MARK,
  496. /* IPSR4 */
  497. SSI_SDATA0_MARK, I2C0_SCL_B_MARK, IIC0_SCL_B_MARK, MSIOF2_SCK_C_MARK,
  498. SSI_SCK1_MARK, I2C0_SDA_B_MARK, IIC0_SDA_B_MARK,
  499. MSIOF2_SYNC_C_MARK, GLO_I0_D_MARK,
  500. SSI_WS1_MARK, I2C1_SCL_B_MARK, IIC1_SCL_B_MARK,
  501. MSIOF2_TXD_C_MARK, GLO_I1_D_MARK,
  502. SSI_SDATA1_MARK, I2C1_SDA_B_MARK, IIC1_SDA_B_MARK, MSIOF2_RXD_C_MARK,
  503. SSI_SCK2_MARK, I2C2_SCL_MARK, GPS_CLK_B_MARK, GLO_Q0_D_MARK,
  504. HSCK1_E_MARK,
  505. SSI_WS2_MARK, I2C2_SDA_MARK, GPS_SIGN_B_MARK, RX2_E_MARK,
  506. GLO_Q1_D_MARK, HCTS1_N_E_MARK,
  507. SSI_SDATA2_MARK, GPS_MAG_B_MARK, TX2_E_MARK, HRTS1_N_E_MARK,
  508. SSI_SCK34_MARK, SSI_WS34_MARK, SSI_SDATA3_MARK,
  509. SSI_SCK4_MARK, GLO_SS_D_MARK,
  510. SSI_WS4_MARK, GLO_RFON_D_MARK,
  511. SSI_SDATA4_MARK, MSIOF2_SCK_D_MARK,
  512. SSI_SCK5_MARK, MSIOF1_SCK_C_MARK, TS_SDATA0_MARK, GLO_I0_MARK,
  513. MSIOF2_SYNC_D_MARK, VI1_R2_B_MARK,
  514. /* IPSR5 */
  515. SSI_WS5_MARK, MSIOF1_SYNC_C_MARK, TS_SCK0_MARK, GLO_I1_MARK,
  516. MSIOF2_TXD_D_MARK, VI1_R3_B_MARK,
  517. SSI_SDATA5_MARK, MSIOF1_TXD_C_MARK, TS_SDEN0_MARK, GLO_Q0_MARK,
  518. MSIOF2_SS1_D_MARK, VI1_R4_B_MARK,
  519. SSI_SCK6_MARK, MSIOF1_RXD_C_MARK, TS_SPSYNC0_MARK, GLO_Q1_MARK,
  520. MSIOF2_RXD_D_MARK, VI1_R5_B_MARK,
  521. SSI_WS6_MARK, GLO_SCLK_MARK, MSIOF2_SS2_D_MARK, VI1_R6_B_MARK,
  522. SSI_SDATA6_MARK, STP_IVCXO27_0_B_MARK, GLO_SDATA_MARK, VI1_R7_B_MARK,
  523. SSI_SCK78_MARK, STP_ISCLK_0_B_MARK, GLO_SS_MARK,
  524. SSI_WS78_MARK, TX0_D_MARK, STP_ISD_0_B_MARK, GLO_RFON_MARK,
  525. SSI_SDATA7_MARK, RX0_D_MARK, STP_ISEN_0_B_MARK,
  526. SSI_SDATA8_MARK, TX1_D_MARK, STP_ISSYNC_0_B_MARK,
  527. SSI_SCK9_MARK, RX1_D_MARK, GLO_SCLK_D_MARK,
  528. SSI_WS9_MARK, TX3_D_MARK, CAN0_TX_D_MARK, GLO_SDATA_D_MARK,
  529. SSI_SDATA9_MARK, RX3_D_MARK, CAN0_RX_D_MARK,
  530. /* IPSR6 */
  531. AUDIO_CLKB_MARK, STP_OPWM_0_B_MARK, MSIOF1_SCK_B_MARK,
  532. SCIF_CLK_MARK, DVC_MUTE_MARK, BPFCLK_E_MARK,
  533. AUDIO_CLKC_MARK, SCIFB0_SCK_C_MARK, MSIOF1_SYNC_B_MARK, RX2_MARK,
  534. SCIFA2_RXD_MARK, FMIN_E_MARK,
  535. AUDIO_CLKOUT_MARK, MSIOF1_SS1_B_MARK, TX2_MARK, SCIFA2_TXD_MARK,
  536. IRQ0_MARK, SCIFB1_RXD_D_MARK, INTC_IRQ0_N_MARK,
  537. IRQ1_MARK, SCIFB1_SCK_C_MARK, INTC_IRQ1_N_MARK,
  538. IRQ2_MARK, SCIFB1_TXD_D_MARK, INTC_IRQ2_N_MARK,
  539. IRQ3_MARK, I2C4_SCL_C_MARK, MSIOF2_TXD_E_MARK, INTC_IRQ3_N_MARK,
  540. IRQ4_MARK, HRX1_C_MARK, I2C4_SDA_C_MARK,
  541. MSIOF2_RXD_E_MARK, INTC_IRQ4_N_MARK,
  542. IRQ5_MARK, HTX1_C_MARK, I2C1_SCL_E_MARK, MSIOF2_SCK_E_MARK,
  543. IRQ6_MARK, HSCK1_C_MARK, MSIOF1_SS2_B_MARK,
  544. I2C1_SDA_E_MARK, MSIOF2_SYNC_E_MARK,
  545. IRQ7_MARK, HCTS1_N_C_MARK, MSIOF1_TXD_B_MARK,
  546. GPS_CLK_C_MARK, GPS_CLK_D_MARK,
  547. IRQ8_MARK, HRTS1_N_C_MARK, MSIOF1_RXD_B_MARK,
  548. GPS_SIGN_C_MARK, GPS_SIGN_D_MARK,
  549. /* IPSR7 */
  550. IRQ9_MARK, DU1_DOTCLKIN_B_MARK, CAN_CLK_D_MARK, GPS_MAG_C_MARK,
  551. SCIF_CLK_B_MARK, GPS_MAG_D_MARK,
  552. DU1_DR0_MARK, LCDOUT0_MARK, VI1_DATA0_B_MARK, TX0_B_MARK,
  553. SCIFA0_TXD_B_MARK, MSIOF2_SCK_B_MARK,
  554. DU1_DR1_MARK, LCDOUT1_MARK, VI1_DATA1_B_MARK, RX0_B_MARK,
  555. SCIFA0_RXD_B_MARK, MSIOF2_SYNC_B_MARK,
  556. DU1_DR2_MARK, LCDOUT2_MARK, SSI_SCK0129_B_MARK,
  557. DU1_DR3_MARK, LCDOUT3_MARK, SSI_WS0129_B_MARK,
  558. DU1_DR4_MARK, LCDOUT4_MARK, SSI_SDATA0_B_MARK,
  559. DU1_DR5_MARK, LCDOUT5_MARK, SSI_SCK1_B_MARK,
  560. DU1_DR6_MARK, LCDOUT6_MARK, SSI_WS1_B_MARK,
  561. DU1_DR7_MARK, LCDOUT7_MARK, SSI_SDATA1_B_MARK,
  562. DU1_DG0_MARK, LCDOUT8_MARK, VI1_DATA2_B_MARK, TX1_B_MARK,
  563. SCIFA1_TXD_B_MARK, MSIOF2_SS1_B_MARK,
  564. DU1_DG1_MARK, LCDOUT9_MARK, VI1_DATA3_B_MARK, RX1_B_MARK,
  565. SCIFA1_RXD_B_MARK, MSIOF2_SS2_B_MARK,
  566. DU1_DG2_MARK, LCDOUT10_MARK, VI1_DATA4_B_MARK, SCIF1_SCK_B_MARK,
  567. SCIFA1_SCK_MARK, SSI_SCK78_B_MARK,
  568. /* IPSR8 */
  569. DU1_DG3_MARK, LCDOUT11_MARK, VI1_DATA5_B_MARK, SSI_WS78_B_MARK,
  570. DU1_DG4_MARK, LCDOUT12_MARK, VI1_DATA6_B_MARK, HRX0_B_MARK,
  571. SCIFB2_RXD_B_MARK, SSI_SDATA7_B_MARK,
  572. DU1_DG5_MARK, LCDOUT13_MARK, VI1_DATA7_B_MARK, HCTS0_N_B_MARK,
  573. SCIFB2_TXD_B_MARK, SSI_SDATA8_B_MARK,
  574. DU1_DG6_MARK, LCDOUT14_MARK, HRTS0_N_B_MARK,
  575. SCIFB2_CTS_N_B_MARK, SSI_SCK9_B_MARK,
  576. DU1_DG7_MARK, LCDOUT15_MARK, HTX0_B_MARK,
  577. SCIFB2_RTS_N_B_MARK, SSI_WS9_B_MARK,
  578. DU1_DB0_MARK, LCDOUT16_MARK, VI1_CLK_B_MARK, TX2_B_MARK,
  579. SCIFA2_TXD_B_MARK, MSIOF2_TXD_B_MARK,
  580. DU1_DB1_MARK, LCDOUT17_MARK, VI1_HSYNC_N_B_MARK, RX2_B_MARK,
  581. SCIFA2_RXD_B_MARK, MSIOF2_RXD_B_MARK,
  582. DU1_DB2_MARK, LCDOUT18_MARK, VI1_VSYNC_N_B_MARK, SCIF2_SCK_B_MARK,
  583. SCIFA2_SCK_MARK, SSI_SDATA9_B_MARK,
  584. DU1_DB3_MARK, LCDOUT19_MARK, VI1_CLKENB_B_MARK,
  585. DU1_DB4_MARK, LCDOUT20_MARK, VI1_FIELD_B_MARK, CAN1_RX_MARK,
  586. DU1_DB5_MARK, LCDOUT21_MARK, TX3_MARK, SCIFA3_TXD_MARK, CAN1_TX_MARK,
  587. /* IPSR9 */
  588. DU1_DB6_MARK, LCDOUT22_MARK, I2C3_SCL_C_MARK, RX3_MARK, SCIFA3_RXD_MARK,
  589. DU1_DB7_MARK, LCDOUT23_MARK, I2C3_SDA_C_MARK,
  590. SCIF3_SCK_MARK, SCIFA3_SCK_MARK,
  591. DU1_DOTCLKIN_MARK, QSTVA_QVS_MARK,
  592. DU1_DOTCLKOUT0_MARK, QCLK_MARK,
  593. DU1_DOTCLKOUT1_MARK, QSTVB_QVE_MARK, CAN0_TX_MARK,
  594. TX3_B_MARK, I2C2_SCL_B_MARK, PWM4_MARK,
  595. DU1_EXHSYNC_DU1_HSYNC_MARK, QSTH_QHS_MARK,
  596. DU1_EXVSYNC_DU1_VSYNC_MARK, QSTB_QHE_MARK,
  597. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK, QCPV_QDE_MARK,
  598. CAN0_RX_MARK, RX3_B_MARK, I2C2_SDA_B_MARK,
  599. DU1_DISP_MARK, QPOLA_MARK,
  600. DU1_CDE_MARK, QPOLB_MARK, PWM4_B_MARK,
  601. VI0_CLKENB_MARK, TX4_MARK, SCIFA4_TXD_MARK, TS_SDATA0_D_MARK,
  602. VI0_FIELD_MARK, RX4_MARK, SCIFA4_RXD_MARK, TS_SCK0_D_MARK,
  603. VI0_HSYNC_N_MARK, TX5_MARK, SCIFA5_TXD_MARK, TS_SDEN0_D_MARK,
  604. VI0_VSYNC_N_MARK, RX5_MARK, SCIFA5_RXD_MARK, TS_SPSYNC0_D_MARK,
  605. VI0_DATA3_VI0_B3_MARK, SCIF3_SCK_B_MARK, SCIFA3_SCK_B_MARK,
  606. VI0_G0_MARK, IIC1_SCL_MARK, STP_IVCXO27_0_C_MARK, I2C4_SCL_MARK,
  607. HCTS2_N_MARK, SCIFB2_CTS_N_MARK, ATAWR1_N_MARK,
  608. /* IPSR10 */
  609. VI0_G1_MARK, IIC1_SDA_MARK, STP_ISCLK_0_C_MARK, I2C4_SDA_MARK,
  610. HRTS2_N_MARK, SCIFB2_RTS_N_MARK, ATADIR1_N_MARK,
  611. VI0_G2_MARK, VI2_HSYNC_N_MARK, STP_ISD_0_C_MARK, I2C3_SCL_B_MARK,
  612. HSCK2_MARK, SCIFB2_SCK_MARK, ATARD1_N_MARK,
  613. VI0_G3_MARK, VI2_VSYNC_N_MARK, STP_ISEN_0_C_MARK, I2C3_SDA_B_MARK,
  614. HRX2_MARK, SCIFB2_RXD_MARK, ATACS01_N_MARK,
  615. VI0_G4_MARK, VI2_CLKENB_MARK, STP_ISSYNC_0_C_MARK,
  616. HTX2_MARK, SCIFB2_TXD_MARK, SCIFB0_SCK_D_MARK,
  617. VI0_G5_MARK, VI2_FIELD_MARK, STP_OPWM_0_C_MARK, FMCLK_D_MARK,
  618. CAN0_TX_E_MARK, HTX1_D_MARK, SCIFB0_TXD_D_MARK,
  619. VI0_G6_MARK, VI2_CLK_MARK, BPFCLK_D_MARK,
  620. VI0_G7_MARK, VI2_DATA0_MARK, FMIN_D_MARK,
  621. VI0_R0_MARK, VI2_DATA1_MARK, GLO_I0_B_MARK,
  622. TS_SDATA0_C_MARK, ATACS11_N_MARK,
  623. VI0_R1_MARK, VI2_DATA2_MARK, GLO_I1_B_MARK,
  624. TS_SCK0_C_MARK, ATAG1_N_MARK,
  625. VI0_R2_MARK, VI2_DATA3_MARK, GLO_Q0_B_MARK, TS_SDEN0_C_MARK,
  626. VI0_R3_MARK, VI2_DATA4_MARK, GLO_Q1_B_MARK, TS_SPSYNC0_C_MARK,
  627. VI0_R4_MARK, VI2_DATA5_MARK, GLO_SCLK_B_MARK, TX0_C_MARK,
  628. I2C1_SCL_D_MARK,
  629. /* IPSR11 */
  630. VI0_R5_MARK, VI2_DATA6_MARK, GLO_SDATA_B_MARK, RX0_C_MARK,
  631. I2C1_SDA_D_MARK,
  632. VI0_R6_MARK, VI2_DATA7_MARK, GLO_SS_B_MARK, TX1_C_MARK, I2C4_SCL_B_MARK,
  633. VI0_R7_MARK, GLO_RFON_B_MARK, RX1_C_MARK, CAN0_RX_E_MARK,
  634. I2C4_SDA_B_MARK, HRX1_D_MARK, SCIFB0_RXD_D_MARK,
  635. VI1_HSYNC_N_MARK, AVB_RXD0_MARK, TS_SDATA0_B_MARK,
  636. TX4_B_MARK, SCIFA4_TXD_B_MARK,
  637. VI1_VSYNC_N_MARK, AVB_RXD1_MARK, TS_SCK0_B_MARK,
  638. RX4_B_MARK, SCIFA4_RXD_B_MARK,
  639. VI1_CLKENB_MARK, AVB_RXD2_MARK, TS_SDEN0_B_MARK,
  640. VI1_FIELD_MARK, AVB_RXD3_MARK, TS_SPSYNC0_B_MARK,
  641. VI1_CLK_MARK, AVB_RXD4_MARK, VI1_DATA0_MARK, AVB_RXD5_MARK,
  642. VI1_DATA1_MARK, AVB_RXD6_MARK, VI1_DATA2_MARK, AVB_RXD7_MARK,
  643. VI1_DATA3_MARK, AVB_RX_ER_MARK, VI1_DATA4_MARK, AVB_MDIO_MARK,
  644. VI1_DATA5_MARK, AVB_RX_DV_MARK, VI1_DATA6_MARK, AVB_MAGIC_MARK,
  645. VI1_DATA7_MARK, AVB_MDC_MARK,
  646. ETH_MDIO_MARK, AVB_RX_CLK_MARK, I2C2_SCL_C_MARK,
  647. ETH_CRS_DV_MARK, AVB_LINK_MARK, I2C2_SDA_C_MARK,
  648. /* IPSR12 */
  649. ETH_RX_ER_MARK, AVB_CRS_MARK, I2C3_SCL_MARK, IIC0_SCL_MARK,
  650. ETH_RXD0_MARK, AVB_PHY_INT_MARK, I2C3_SDA_MARK, IIC0_SDA_MARK,
  651. ETH_RXD1_MARK, AVB_GTXREFCLK_MARK, CAN0_TX_C_MARK,
  652. I2C2_SCL_D_MARK, MSIOF1_RXD_E_MARK,
  653. ETH_LINK_MARK, AVB_TXD0_MARK, CAN0_RX_C_MARK,
  654. I2C2_SDA_D_MARK, MSIOF1_SCK_E_MARK,
  655. ETH_REFCLK_MARK, AVB_TXD1_MARK, SCIFA3_RXD_B_MARK,
  656. CAN1_RX_C_MARK, MSIOF1_SYNC_E_MARK,
  657. ETH_TXD1_MARK, AVB_TXD2_MARK, SCIFA3_TXD_B_MARK,
  658. CAN1_TX_C_MARK, MSIOF1_TXD_E_MARK,
  659. ETH_TX_EN_MARK, AVB_TXD3_MARK, TCLK1_B_MARK, CAN_CLK_B_MARK,
  660. ETH_MAGIC_MARK, AVB_TXD4_MARK, IETX_C_MARK,
  661. ETH_TXD0_MARK, AVB_TXD5_MARK, IECLK_C_MARK,
  662. ETH_MDC_MARK, AVB_TXD6_MARK, IERX_C_MARK,
  663. STP_IVCXO27_0_MARK, AVB_TXD7_MARK, SCIFB2_TXD_D_MARK,
  664. ADIDATA_B_MARK, MSIOF0_SYNC_C_MARK,
  665. STP_ISCLK_0_MARK, AVB_TX_EN_MARK, SCIFB2_RXD_D_MARK,
  666. ADICS_SAMP_B_MARK, MSIOF0_SCK_C_MARK,
  667. /* IPSR13 */
  668. STP_ISD_0_MARK, AVB_TX_ER_MARK, SCIFB2_SCK_C_MARK,
  669. ADICLK_B_MARK, MSIOF0_SS1_C_MARK,
  670. STP_ISEN_0_MARK, AVB_TX_CLK_MARK, ADICHS0_B_MARK, MSIOF0_SS2_C_MARK,
  671. STP_ISSYNC_0_MARK, AVB_COL_MARK, ADICHS1_B_MARK, MSIOF0_RXD_C_MARK,
  672. STP_OPWM_0_MARK, AVB_GTX_CLK_MARK, PWM0_B_MARK,
  673. ADICHS2_B_MARK, MSIOF0_TXD_C_MARK,
  674. SD0_CLK_MARK, SPCLK_B_MARK, SD0_CMD_MARK, MOSI_IO0_B_MARK,
  675. SD0_DATA0_MARK, MISO_IO1_B_MARK, SD0_DATA1_MARK, IO2_B_MARK,
  676. SD0_DATA2_MARK, IO3_B_MARK, SD0_DATA3_MARK, SSL_B_MARK,
  677. SD0_CD_MARK, MMC_D6_B_MARK, SIM0_RST_B_MARK, CAN0_RX_F_MARK,
  678. SCIFA5_TXD_B_MARK, TX3_C_MARK,
  679. SD0_WP_MARK, MMC_D7_B_MARK, SIM0_D_B_MARK, CAN0_TX_F_MARK,
  680. SCIFA5_RXD_B_MARK, RX3_C_MARK,
  681. SD1_CMD_MARK, REMOCON_B_MARK, SD1_DATA0_MARK, SPEEDIN_B_MARK,
  682. SD1_DATA1_MARK, IETX_B_MARK, SD1_DATA2_MARK, IECLK_B_MARK,
  683. SD1_DATA3_MARK, IERX_B_MARK,
  684. SD1_CD_MARK, PWM0_MARK, TPU_TO0_MARK, I2C1_SCL_C_MARK,
  685. /* IPSR14 */
  686. SD1_WP_MARK, PWM1_B_MARK, I2C1_SDA_C_MARK,
  687. SD2_CLK_MARK, MMC_CLK_MARK, SD2_CMD_MARK, MMC_CMD_MARK,
  688. SD2_DATA0_MARK, MMC_D0_MARK, SD2_DATA1_MARK, MMC_D1_MARK,
  689. SD2_DATA2_MARK, MMC_D2_MARK, SD2_DATA3_MARK, MMC_D3_MARK,
  690. SD2_CD_MARK, MMC_D4_MARK, IIC1_SCL_C_MARK, TX5_B_MARK,
  691. SCIFA5_TXD_C_MARK,
  692. SD2_WP_MARK, MMC_D5_MARK, IIC1_SDA_C_MARK, RX5_B_MARK,
  693. SCIFA5_RXD_C_MARK,
  694. MSIOF0_SCK_MARK, RX2_C_MARK, ADIDATA_MARK,
  695. VI1_CLK_C_MARK, VI1_G0_B_MARK,
  696. MSIOF0_SYNC_MARK, TX2_C_MARK, ADICS_SAMP_MARK,
  697. VI1_CLKENB_C_MARK, VI1_G1_B_MARK,
  698. MSIOF0_TXD_MARK, ADICLK_MARK, VI1_FIELD_C_MARK, VI1_G2_B_MARK,
  699. MSIOF0_RXD_MARK, ADICHS0_MARK, VI1_DATA0_C_MARK, VI1_G3_B_MARK,
  700. MSIOF0_SS1_MARK, MMC_D6_MARK, ADICHS1_MARK, TX0_E_MARK,
  701. VI1_HSYNC_N_C_MARK, IIC0_SCL_C_MARK, VI1_G4_B_MARK,
  702. MSIOF0_SS2_MARK, MMC_D7_MARK, ADICHS2_MARK, RX0_E_MARK,
  703. VI1_VSYNC_N_C_MARK, IIC0_SDA_C_MARK, VI1_G5_B_MARK,
  704. /* IPSR15 */
  705. SIM0_RST_MARK, IETX_MARK, CAN1_TX_D_MARK,
  706. SIM0_CLK_MARK, IECLK_MARK, CAN_CLK_C_MARK,
  707. SIM0_D_MARK, IERX_MARK, CAN1_RX_D_MARK,
  708. GPS_CLK_MARK, DU1_DOTCLKIN_C_MARK, AUDIO_CLKB_B_MARK,
  709. PWM5_B_MARK, SCIFA3_TXD_C_MARK,
  710. GPS_SIGN_MARK, TX4_C_MARK, SCIFA4_TXD_C_MARK, PWM5_MARK,
  711. VI1_G6_B_MARK, SCIFA3_RXD_C_MARK,
  712. GPS_MAG_MARK, RX4_C_MARK, SCIFA4_RXD_C_MARK, PWM6_MARK,
  713. VI1_G7_B_MARK, SCIFA3_SCK_C_MARK,
  714. HCTS0_N_MARK, SCIFB0_CTS_N_MARK, GLO_I0_C_MARK,
  715. TCLK1_MARK, VI1_DATA1_C_MARK,
  716. HRTS0_N_MARK, SCIFB0_RTS_N_MARK, GLO_I1_C_MARK, VI1_DATA2_C_MARK,
  717. HSCK0_MARK, SCIFB0_SCK_MARK, GLO_Q0_C_MARK, CAN_CLK_MARK,
  718. TCLK2_MARK, VI1_DATA3_C_MARK,
  719. HRX0_MARK, SCIFB0_RXD_MARK, GLO_Q1_C_MARK,
  720. CAN0_RX_B_MARK, VI1_DATA4_C_MARK,
  721. HTX0_MARK, SCIFB0_TXD_MARK, GLO_SCLK_C_MARK,
  722. CAN0_TX_B_MARK, VI1_DATA5_C_MARK,
  723. /* IPSR16 */
  724. HRX1_MARK, SCIFB1_RXD_MARK, VI1_R0_B_MARK,
  725. GLO_SDATA_C_MARK, VI1_DATA6_C_MARK,
  726. HTX1_MARK, SCIFB1_TXD_MARK, VI1_R1_B_MARK,
  727. GLO_SS_C_MARK, VI1_DATA7_C_MARK,
  728. HSCK1_MARK, SCIFB1_SCK_MARK, MLB_CLK_MARK, GLO_RFON_C_MARK,
  729. HCTS1_N_MARK, SCIFB1_CTS_N_MARK, MLB_SIG_MARK, CAN1_TX_B_MARK,
  730. HRTS1_N_MARK, SCIFB1_RTS_N_MARK, MLB_DAT_MARK, CAN1_RX_B_MARK,
  731. PINMUX_MARK_END,
  732. };
  733. static const u16 pinmux_data[] = {
  734. PINMUX_DATA_GP_ALL(), /* PINMUX_DATA(GP_M_N_DATA, GP_M_N_FN...), */
  735. PINMUX_SINGLE(EX_CS0_N),
  736. PINMUX_SINGLE(RD_N),
  737. PINMUX_SINGLE(AUDIO_CLKA),
  738. PINMUX_SINGLE(VI0_CLK),
  739. PINMUX_SINGLE(VI0_DATA0_VI0_B0),
  740. PINMUX_SINGLE(VI0_DATA1_VI0_B1),
  741. PINMUX_SINGLE(VI0_DATA2_VI0_B2),
  742. PINMUX_SINGLE(VI0_DATA4_VI0_B4),
  743. PINMUX_SINGLE(VI0_DATA5_VI0_B5),
  744. PINMUX_SINGLE(VI0_DATA6_VI0_B6),
  745. PINMUX_SINGLE(VI0_DATA7_VI0_B7),
  746. PINMUX_SINGLE(USB0_PWEN),
  747. PINMUX_SINGLE(USB0_OVC),
  748. PINMUX_SINGLE(USB1_PWEN),
  749. PINMUX_SINGLE(USB1_OVC),
  750. PINMUX_SINGLE(DU0_DOTCLKIN),
  751. PINMUX_SINGLE(SD1_CLK),
  752. /* IPSR0 */
  753. PINMUX_IPSR_GPSR(IP0_0, D0),
  754. PINMUX_IPSR_GPSR(IP0_1, D1),
  755. PINMUX_IPSR_GPSR(IP0_2, D2),
  756. PINMUX_IPSR_GPSR(IP0_3, D3),
  757. PINMUX_IPSR_GPSR(IP0_4, D4),
  758. PINMUX_IPSR_GPSR(IP0_5, D5),
  759. PINMUX_IPSR_GPSR(IP0_6, D6),
  760. PINMUX_IPSR_GPSR(IP0_7, D7),
  761. PINMUX_IPSR_GPSR(IP0_8, D8),
  762. PINMUX_IPSR_GPSR(IP0_9, D9),
  763. PINMUX_IPSR_GPSR(IP0_10, D10),
  764. PINMUX_IPSR_GPSR(IP0_11, D11),
  765. PINMUX_IPSR_GPSR(IP0_12, D12),
  766. PINMUX_IPSR_GPSR(IP0_13, D13),
  767. PINMUX_IPSR_GPSR(IP0_14, D14),
  768. PINMUX_IPSR_GPSR(IP0_15, D15),
  769. PINMUX_IPSR_GPSR(IP0_18_16, A0),
  770. PINMUX_IPSR_MSEL(IP0_18_16, ATAWR0_N_C, SEL_LBS_2),
  771. PINMUX_IPSR_MSEL(IP0_18_16, MSIOF0_SCK_B, SEL_SOF0_1),
  772. PINMUX_IPSR_MSEL(IP0_18_16, I2C0_SCL_C, SEL_I2C0_2),
  773. PINMUX_IPSR_GPSR(IP0_18_16, PWM2_B),
  774. PINMUX_IPSR_GPSR(IP0_20_19, A1),
  775. PINMUX_IPSR_MSEL(IP0_20_19, MSIOF0_SYNC_B, SEL_SOF0_1),
  776. PINMUX_IPSR_GPSR(IP0_22_21, A2),
  777. PINMUX_IPSR_MSEL(IP0_22_21, MSIOF0_SS1_B, SEL_SOF0_1),
  778. PINMUX_IPSR_GPSR(IP0_24_23, A3),
  779. PINMUX_IPSR_MSEL(IP0_24_23, MSIOF0_SS2_B, SEL_SOF0_1),
  780. PINMUX_IPSR_GPSR(IP0_26_25, A4),
  781. PINMUX_IPSR_MSEL(IP0_26_25, MSIOF0_TXD_B, SEL_SOF0_1),
  782. PINMUX_IPSR_GPSR(IP0_28_27, A5),
  783. PINMUX_IPSR_MSEL(IP0_28_27, MSIOF0_RXD_B, SEL_SOF0_1),
  784. PINMUX_IPSR_GPSR(IP0_30_29, A6),
  785. PINMUX_IPSR_MSEL(IP0_30_29, MSIOF1_SCK, SEL_SOF1_0),
  786. /* IPSR1 */
  787. PINMUX_IPSR_GPSR(IP1_1_0, A7),
  788. PINMUX_IPSR_MSEL(IP1_1_0, MSIOF1_SYNC, SEL_SOF1_0),
  789. PINMUX_IPSR_GPSR(IP1_3_2, A8),
  790. PINMUX_IPSR_MSEL(IP1_3_2, MSIOF1_SS1, SEL_SOF1_0),
  791. PINMUX_IPSR_MSEL(IP1_3_2, I2C0_SCL, SEL_I2C0_0),
  792. PINMUX_IPSR_GPSR(IP1_5_4, A9),
  793. PINMUX_IPSR_MSEL(IP1_5_4, MSIOF1_SS2, SEL_SOF1_0),
  794. PINMUX_IPSR_MSEL(IP1_5_4, I2C0_SDA, SEL_I2C0_0),
  795. PINMUX_IPSR_GPSR(IP1_7_6, A10),
  796. PINMUX_IPSR_MSEL(IP1_7_6, MSIOF1_TXD, SEL_SOF1_0),
  797. PINMUX_IPSR_MSEL(IP1_7_6, MSIOF1_TXD_D, SEL_SOF1_3),
  798. PINMUX_IPSR_GPSR(IP1_10_8, A11),
  799. PINMUX_IPSR_MSEL(IP1_10_8, MSIOF1_RXD, SEL_SOF1_0),
  800. PINMUX_IPSR_MSEL(IP1_10_8, I2C3_SCL_D, SEL_I2C3_3),
  801. PINMUX_IPSR_MSEL(IP1_10_8, MSIOF1_RXD_D, SEL_SOF1_3),
  802. PINMUX_IPSR_GPSR(IP1_13_11, A12),
  803. PINMUX_IPSR_MSEL(IP1_13_11, FMCLK, SEL_FM_0),
  804. PINMUX_IPSR_MSEL(IP1_13_11, I2C3_SDA_D, SEL_I2C3_3),
  805. PINMUX_IPSR_MSEL(IP1_13_11, MSIOF1_SCK_D, SEL_SOF1_3),
  806. PINMUX_IPSR_GPSR(IP1_16_14, A13),
  807. PINMUX_IPSR_MSEL(IP1_16_14, ATAG0_N_C, SEL_LBS_2),
  808. PINMUX_IPSR_MSEL(IP1_16_14, BPFCLK, SEL_FM_0),
  809. PINMUX_IPSR_MSEL(IP1_16_14, MSIOF1_SS1_D, SEL_SOF1_3),
  810. PINMUX_IPSR_GPSR(IP1_19_17, A14),
  811. PINMUX_IPSR_MSEL(IP1_19_17, ATADIR0_N_C, SEL_LBS_2),
  812. PINMUX_IPSR_MSEL(IP1_19_17, FMIN, SEL_FM_0),
  813. PINMUX_IPSR_MSEL(IP1_19_17, FMIN_C, SEL_FM_2),
  814. PINMUX_IPSR_MSEL(IP1_19_17, MSIOF1_SYNC_D, SEL_SOF1_3),
  815. PINMUX_IPSR_GPSR(IP1_22_20, A15),
  816. PINMUX_IPSR_MSEL(IP1_22_20, BPFCLK_C, SEL_FM_2),
  817. PINMUX_IPSR_GPSR(IP1_25_23, A16),
  818. PINMUX_IPSR_MSEL(IP1_25_23, DREQ2_B, SEL_LBS_1),
  819. PINMUX_IPSR_MSEL(IP1_25_23, FMCLK_C, SEL_FM_2),
  820. PINMUX_IPSR_MSEL(IP1_25_23, SCIFA1_SCK_B, SEL_SCIFA1_1),
  821. PINMUX_IPSR_GPSR(IP1_28_26, A17),
  822. PINMUX_IPSR_MSEL(IP1_28_26, DACK2_B, SEL_LBS_1),
  823. PINMUX_IPSR_MSEL(IP1_28_26, I2C0_SDA_C, SEL_I2C0_2),
  824. PINMUX_IPSR_GPSR(IP1_31_29, A18),
  825. PINMUX_IPSR_MSEL(IP1_31_29, DREQ1, SEL_LBS_0),
  826. PINMUX_IPSR_MSEL(IP1_31_29, SCIFA1_RXD_C, SEL_SCIFA1_2),
  827. PINMUX_IPSR_MSEL(IP1_31_29, SCIFB1_RXD_C, SEL_SCIFB1_2),
  828. /* IPSR2 */
  829. PINMUX_IPSR_GPSR(IP2_2_0, A19),
  830. PINMUX_IPSR_GPSR(IP2_2_0, DACK1),
  831. PINMUX_IPSR_MSEL(IP2_2_0, SCIFA1_TXD_C, SEL_SCIFA1_2),
  832. PINMUX_IPSR_MSEL(IP2_2_0, SCIFB1_TXD_C, SEL_SCIFB1_2),
  833. PINMUX_IPSR_MSEL(IP2_2_0, SCIFB1_SCK_B, SEL_SCIFB1_1),
  834. PINMUX_IPSR_GPSR(IP2_2_0, A20),
  835. PINMUX_IPSR_MSEL(IP2_4_3, SPCLK, SEL_QSP_0),
  836. PINMUX_IPSR_GPSR(IP2_6_5, A21),
  837. PINMUX_IPSR_MSEL(IP2_6_5, ATAWR0_N_B, SEL_LBS_1),
  838. PINMUX_IPSR_MSEL(IP2_6_5, MOSI_IO0, SEL_QSP_0),
  839. PINMUX_IPSR_GPSR(IP2_9_7, A22),
  840. PINMUX_IPSR_MSEL(IP2_9_7, MISO_IO1, SEL_QSP_0),
  841. PINMUX_IPSR_MSEL(IP2_9_7, FMCLK_B, SEL_FM_1),
  842. PINMUX_IPSR_MSEL(IP2_9_7, TX0, SEL_SCIF0_0),
  843. PINMUX_IPSR_MSEL(IP2_9_7, SCIFA0_TXD, SEL_SCFA_0),
  844. PINMUX_IPSR_GPSR(IP2_12_10, A23),
  845. PINMUX_IPSR_MSEL(IP2_12_10, IO2, SEL_QSP_0),
  846. PINMUX_IPSR_MSEL(IP2_12_10, BPFCLK_B, SEL_FM_1),
  847. PINMUX_IPSR_MSEL(IP2_12_10, RX0, SEL_SCIF0_0),
  848. PINMUX_IPSR_MSEL(IP2_12_10, SCIFA0_RXD, SEL_SCFA_0),
  849. PINMUX_IPSR_GPSR(IP2_15_13, A24),
  850. PINMUX_IPSR_MSEL(IP2_15_13, DREQ2, SEL_LBS_0),
  851. PINMUX_IPSR_MSEL(IP2_15_13, IO3, SEL_QSP_0),
  852. PINMUX_IPSR_MSEL(IP2_15_13, TX1, SEL_SCIF1_0),
  853. PINMUX_IPSR_MSEL(IP2_15_13, SCIFA1_TXD, SEL_SCIFA1_0),
  854. PINMUX_IPSR_GPSR(IP2_18_16, A25),
  855. PINMUX_IPSR_MSEL(IP2_18_16, DACK2, SEL_LBS_0),
  856. PINMUX_IPSR_MSEL(IP2_18_16, SSL, SEL_QSP_0),
  857. PINMUX_IPSR_MSEL(IP2_18_16, DREQ1_C, SEL_LBS_2),
  858. PINMUX_IPSR_MSEL(IP2_18_16, RX1, SEL_SCIF1_0),
  859. PINMUX_IPSR_MSEL(IP2_18_16, SCIFA1_RXD, SEL_SCIFA1_0),
  860. PINMUX_IPSR_GPSR(IP2_20_19, CS0_N),
  861. PINMUX_IPSR_MSEL(IP2_20_19, ATAG0_N_B, SEL_LBS_1),
  862. PINMUX_IPSR_MSEL(IP2_20_19, I2C1_SCL, SEL_I2C1_0),
  863. PINMUX_IPSR_GPSR(IP2_22_21, CS1_N_A26),
  864. PINMUX_IPSR_MSEL(IP2_22_21, ATADIR0_N_B, SEL_LBS_1),
  865. PINMUX_IPSR_MSEL(IP2_22_21, I2C1_SDA, SEL_I2C1_0),
  866. PINMUX_IPSR_GPSR(IP2_24_23, EX_CS1_N),
  867. PINMUX_IPSR_MSEL(IP2_24_23, MSIOF2_SCK, SEL_SOF2_0),
  868. PINMUX_IPSR_GPSR(IP2_26_25, EX_CS2_N),
  869. PINMUX_IPSR_MSEL(IP2_26_25, ATAWR0_N, SEL_LBS_0),
  870. PINMUX_IPSR_MSEL(IP2_26_25, MSIOF2_SYNC, SEL_SOF2_0),
  871. PINMUX_IPSR_GPSR(IP2_29_27, EX_CS3_N),
  872. PINMUX_IPSR_MSEL(IP2_29_27, ATADIR0_N, SEL_LBS_0),
  873. PINMUX_IPSR_MSEL(IP2_29_27, MSIOF2_TXD, SEL_SOF2_0),
  874. PINMUX_IPSR_MSEL(IP2_29_27, ATAG0_N, SEL_LBS_0),
  875. PINMUX_IPSR_GPSR(IP2_29_27, EX_WAIT1),
  876. /* IPSR3 */
  877. PINMUX_IPSR_GPSR(IP3_2_0, EX_CS4_N),
  878. PINMUX_IPSR_MSEL(IP3_2_0, ATARD0_N, SEL_LBS_0),
  879. PINMUX_IPSR_MSEL(IP3_2_0, MSIOF2_RXD, SEL_SOF2_0),
  880. PINMUX_IPSR_GPSR(IP3_2_0, EX_WAIT2),
  881. PINMUX_IPSR_GPSR(IP3_5_3, EX_CS5_N),
  882. PINMUX_IPSR_GPSR(IP3_5_3, ATACS00_N),
  883. PINMUX_IPSR_MSEL(IP3_5_3, MSIOF2_SS1, SEL_SOF2_0),
  884. PINMUX_IPSR_MSEL(IP3_5_3, HRX1_B, SEL_HSCIF1_1),
  885. PINMUX_IPSR_MSEL(IP3_5_3, SCIFB1_RXD_B, SEL_SCIFB1_1),
  886. PINMUX_IPSR_GPSR(IP3_5_3, PWM1),
  887. PINMUX_IPSR_GPSR(IP3_5_3, TPU_TO1),
  888. PINMUX_IPSR_GPSR(IP3_8_6, BS_N),
  889. PINMUX_IPSR_GPSR(IP3_8_6, ATACS10_N),
  890. PINMUX_IPSR_MSEL(IP3_8_6, MSIOF2_SS2, SEL_SOF2_0),
  891. PINMUX_IPSR_MSEL(IP3_8_6, HTX1_B, SEL_HSCIF1_1),
  892. PINMUX_IPSR_MSEL(IP3_8_6, SCIFB1_TXD_B, SEL_SCIFB1_1),
  893. PINMUX_IPSR_GPSR(IP3_8_6, PWM2),
  894. PINMUX_IPSR_GPSR(IP3_8_6, TPU_TO2),
  895. PINMUX_IPSR_GPSR(IP3_11_9, RD_WR_N),
  896. PINMUX_IPSR_MSEL(IP3_11_9, HRX2_B, SEL_HSCIF2_1),
  897. PINMUX_IPSR_MSEL(IP3_11_9, FMIN_B, SEL_FM_1),
  898. PINMUX_IPSR_MSEL(IP3_11_9, SCIFB0_RXD_B, SEL_SCIFB_1),
  899. PINMUX_IPSR_MSEL(IP3_11_9, DREQ1_D, SEL_LBS_1),
  900. PINMUX_IPSR_GPSR(IP3_13_12, WE0_N),
  901. PINMUX_IPSR_MSEL(IP3_13_12, HCTS2_N_B, SEL_HSCIF2_1),
  902. PINMUX_IPSR_MSEL(IP3_13_12, SCIFB0_TXD_B, SEL_SCIFB_1),
  903. PINMUX_IPSR_GPSR(IP3_15_14, WE1_N),
  904. PINMUX_IPSR_MSEL(IP3_15_14, ATARD0_N_B, SEL_LBS_1),
  905. PINMUX_IPSR_MSEL(IP3_15_14, HTX2_B, SEL_HSCIF2_1),
  906. PINMUX_IPSR_MSEL(IP3_15_14, SCIFB0_RTS_N_B, SEL_SCIFB_1),
  907. PINMUX_IPSR_GPSR(IP3_17_16, EX_WAIT0),
  908. PINMUX_IPSR_MSEL(IP3_17_16, HRTS2_N_B, SEL_HSCIF2_1),
  909. PINMUX_IPSR_MSEL(IP3_17_16, SCIFB0_CTS_N_B, SEL_SCIFB_1),
  910. PINMUX_IPSR_GPSR(IP3_19_18, DREQ0),
  911. PINMUX_IPSR_GPSR(IP3_19_18, PWM3),
  912. PINMUX_IPSR_GPSR(IP3_19_18, TPU_TO3),
  913. PINMUX_IPSR_GPSR(IP3_21_20, DACK0),
  914. PINMUX_IPSR_GPSR(IP3_21_20, DRACK0),
  915. PINMUX_IPSR_MSEL(IP3_21_20, REMOCON, SEL_RCN_0),
  916. PINMUX_IPSR_MSEL(IP3_24_22, SPEEDIN, SEL_RSP_0),
  917. PINMUX_IPSR_MSEL(IP3_24_22, HSCK0_C, SEL_HSCIF0_2),
  918. PINMUX_IPSR_MSEL(IP3_24_22, HSCK2_C, SEL_HSCIF2_2),
  919. PINMUX_IPSR_MSEL(IP3_24_22, SCIFB0_SCK_B, SEL_SCIFB_1),
  920. PINMUX_IPSR_MSEL(IP3_24_22, SCIFB2_SCK_B, SEL_SCIFB2_1),
  921. PINMUX_IPSR_MSEL(IP3_24_22, DREQ2_C, SEL_LBS_2),
  922. PINMUX_IPSR_MSEL(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
  923. PINMUX_IPSR_MSEL(IP3_27_25, SSI_SCK0129, SEL_SSI0_0),
  924. PINMUX_IPSR_MSEL(IP3_27_25, HRX0_C, SEL_HSCIF0_2),
  925. PINMUX_IPSR_MSEL(IP3_27_25, HRX2_C, SEL_HSCIF2_2),
  926. PINMUX_IPSR_MSEL(IP3_27_25, SCIFB0_RXD_C, SEL_SCIFB_2),
  927. PINMUX_IPSR_MSEL(IP3_27_25, SCIFB2_RXD_C, SEL_SCIFB2_2),
  928. PINMUX_IPSR_MSEL(IP3_30_28, SSI_WS0129, SEL_SSI0_0),
  929. PINMUX_IPSR_MSEL(IP3_30_28, HTX0_C, SEL_HSCIF0_2),
  930. PINMUX_IPSR_MSEL(IP3_30_28, HTX2_C, SEL_HSCIF2_2),
  931. PINMUX_IPSR_MSEL(IP3_30_28, SCIFB0_TXD_C, SEL_SCIFB_2),
  932. PINMUX_IPSR_MSEL(IP3_30_28, SCIFB2_TXD_C, SEL_SCIFB2_2),
  933. /* IPSR4 */
  934. PINMUX_IPSR_MSEL(IP4_1_0, SSI_SDATA0, SEL_SSI0_0),
  935. PINMUX_IPSR_MSEL(IP4_1_0, I2C0_SCL_B, SEL_I2C0_1),
  936. PINMUX_IPSR_MSEL(IP4_1_0, IIC0_SCL_B, SEL_IIC0_1),
  937. PINMUX_IPSR_MSEL(IP4_1_0, MSIOF2_SCK_C, SEL_SOF2_2),
  938. PINMUX_IPSR_MSEL(IP4_4_2, SSI_SCK1, SEL_SSI1_0),
  939. PINMUX_IPSR_MSEL(IP4_4_2, I2C0_SDA_B, SEL_I2C0_1),
  940. PINMUX_IPSR_MSEL(IP4_4_2, IIC0_SDA_B, SEL_IIC0_1),
  941. PINMUX_IPSR_MSEL(IP4_4_2, MSIOF2_SYNC_C, SEL_SOF2_2),
  942. PINMUX_IPSR_MSEL(IP4_4_2, GLO_I0_D, SEL_GPS_3),
  943. PINMUX_IPSR_MSEL(IP4_7_5, SSI_WS1, SEL_SSI1_0),
  944. PINMUX_IPSR_MSEL(IP4_7_5, I2C1_SCL_B, SEL_I2C1_1),
  945. PINMUX_IPSR_MSEL(IP4_7_5, IIC1_SCL_B, SEL_IIC1_1),
  946. PINMUX_IPSR_MSEL(IP4_7_5, MSIOF2_TXD_C, SEL_SOF2_2),
  947. PINMUX_IPSR_MSEL(IP4_7_5, GLO_I1_D, SEL_GPS_3),
  948. PINMUX_IPSR_MSEL(IP4_9_8, SSI_SDATA1, SEL_SSI1_0),
  949. PINMUX_IPSR_MSEL(IP4_9_8, I2C1_SDA_B, SEL_I2C1_1),
  950. PINMUX_IPSR_MSEL(IP4_9_8, IIC1_SDA_B, SEL_IIC1_1),
  951. PINMUX_IPSR_MSEL(IP4_9_8, MSIOF2_RXD_C, SEL_SOF2_2),
  952. PINMUX_IPSR_GPSR(IP4_12_10, SSI_SCK2),
  953. PINMUX_IPSR_MSEL(IP4_12_10, I2C2_SCL, SEL_I2C2_0),
  954. PINMUX_IPSR_MSEL(IP4_12_10, GPS_CLK_B, SEL_GPS_1),
  955. PINMUX_IPSR_MSEL(IP4_12_10, GLO_Q0_D, SEL_GPS_3),
  956. PINMUX_IPSR_MSEL(IP4_12_10, HSCK1_E, SEL_HSCIF1_4),
  957. PINMUX_IPSR_GPSR(IP4_15_13, SSI_WS2),
  958. PINMUX_IPSR_MSEL(IP4_15_13, I2C2_SDA, SEL_I2C2_0),
  959. PINMUX_IPSR_MSEL(IP4_15_13, GPS_SIGN_B, SEL_GPS_1),
  960. PINMUX_IPSR_MSEL(IP4_15_13, RX2_E, SEL_SCIF2_4),
  961. PINMUX_IPSR_MSEL(IP4_15_13, GLO_Q1_D, SEL_GPS_3),
  962. PINMUX_IPSR_MSEL(IP4_15_13, HCTS1_N_E, SEL_HSCIF1_4),
  963. PINMUX_IPSR_GPSR(IP4_18_16, SSI_SDATA2),
  964. PINMUX_IPSR_MSEL(IP4_18_16, GPS_MAG_B, SEL_GPS_1),
  965. PINMUX_IPSR_MSEL(IP4_18_16, TX2_E, SEL_SCIF2_4),
  966. PINMUX_IPSR_MSEL(IP4_18_16, HRTS1_N_E, SEL_HSCIF1_4),
  967. PINMUX_IPSR_GPSR(IP4_19, SSI_SCK34),
  968. PINMUX_IPSR_GPSR(IP4_20, SSI_WS34),
  969. PINMUX_IPSR_GPSR(IP4_21, SSI_SDATA3),
  970. PINMUX_IPSR_GPSR(IP4_23_22, SSI_SCK4),
  971. PINMUX_IPSR_MSEL(IP4_23_22, GLO_SS_D, SEL_GPS_3),
  972. PINMUX_IPSR_GPSR(IP4_25_24, SSI_WS4),
  973. PINMUX_IPSR_MSEL(IP4_25_24, GLO_RFON_D, SEL_GPS_3),
  974. PINMUX_IPSR_GPSR(IP4_27_26, SSI_SDATA4),
  975. PINMUX_IPSR_MSEL(IP4_27_26, MSIOF2_SCK_D, SEL_SOF2_3),
  976. PINMUX_IPSR_GPSR(IP4_30_28, SSI_SCK5),
  977. PINMUX_IPSR_MSEL(IP4_30_28, MSIOF1_SCK_C, SEL_SOF1_2),
  978. PINMUX_IPSR_MSEL(IP4_30_28, TS_SDATA0, SEL_TSIF0_0),
  979. PINMUX_IPSR_MSEL(IP4_30_28, GLO_I0, SEL_GPS_0),
  980. PINMUX_IPSR_MSEL(IP4_30_28, MSIOF2_SYNC_D, SEL_SOF2_3),
  981. PINMUX_IPSR_GPSR(IP4_30_28, VI1_R2_B),
  982. /* IPSR5 */
  983. PINMUX_IPSR_GPSR(IP5_2_0, SSI_WS5),
  984. PINMUX_IPSR_MSEL(IP5_2_0, MSIOF1_SYNC_C, SEL_SOF1_2),
  985. PINMUX_IPSR_MSEL(IP5_2_0, TS_SCK0, SEL_TSIF0_0),
  986. PINMUX_IPSR_MSEL(IP5_2_0, GLO_I1, SEL_GPS_0),
  987. PINMUX_IPSR_MSEL(IP5_2_0, MSIOF2_TXD_D, SEL_SOF2_3),
  988. PINMUX_IPSR_GPSR(IP5_2_0, VI1_R3_B),
  989. PINMUX_IPSR_GPSR(IP5_5_3, SSI_SDATA5),
  990. PINMUX_IPSR_MSEL(IP5_5_3, MSIOF1_TXD_C, SEL_SOF1_2),
  991. PINMUX_IPSR_MSEL(IP5_5_3, TS_SDEN0, SEL_TSIF0_0),
  992. PINMUX_IPSR_MSEL(IP5_5_3, GLO_Q0, SEL_GPS_0),
  993. PINMUX_IPSR_MSEL(IP5_5_3, MSIOF2_SS1_D, SEL_SOF2_3),
  994. PINMUX_IPSR_GPSR(IP5_5_3, VI1_R4_B),
  995. PINMUX_IPSR_GPSR(IP5_8_6, SSI_SCK6),
  996. PINMUX_IPSR_MSEL(IP5_8_6, MSIOF1_RXD_C, SEL_SOF1_2),
  997. PINMUX_IPSR_MSEL(IP5_8_6, TS_SPSYNC0, SEL_TSIF0_0),
  998. PINMUX_IPSR_MSEL(IP5_8_6, GLO_Q1, SEL_GPS_0),
  999. PINMUX_IPSR_MSEL(IP5_8_6, MSIOF2_RXD_D, SEL_SOF2_3),
  1000. PINMUX_IPSR_GPSR(IP5_8_6, VI1_R5_B),
  1001. PINMUX_IPSR_GPSR(IP5_11_9, SSI_WS6),
  1002. PINMUX_IPSR_MSEL(IP5_11_9, GLO_SCLK, SEL_GPS_0),
  1003. PINMUX_IPSR_MSEL(IP5_11_9, MSIOF2_SS2_D, SEL_SOF2_3),
  1004. PINMUX_IPSR_GPSR(IP5_11_9, VI1_R6_B),
  1005. PINMUX_IPSR_GPSR(IP5_14_12, SSI_SDATA6),
  1006. PINMUX_IPSR_MSEL(IP5_14_12, STP_IVCXO27_0_B, SEL_SSP_1),
  1007. PINMUX_IPSR_MSEL(IP5_14_12, GLO_SDATA, SEL_GPS_0),
  1008. PINMUX_IPSR_GPSR(IP5_14_12, VI1_R7_B),
  1009. PINMUX_IPSR_MSEL(IP5_16_15, SSI_SCK78, SEL_SSI7_0),
  1010. PINMUX_IPSR_MSEL(IP5_16_15, STP_ISCLK_0_B, SEL_SSP_1),
  1011. PINMUX_IPSR_MSEL(IP5_16_15, GLO_SS, SEL_GPS_0),
  1012. PINMUX_IPSR_MSEL(IP5_19_17, SSI_WS78, SEL_SSI7_0),
  1013. PINMUX_IPSR_MSEL(IP5_19_17, TX0_D, SEL_SCIF0_3),
  1014. PINMUX_IPSR_MSEL(IP5_19_17, STP_ISD_0_B, SEL_SSP_1),
  1015. PINMUX_IPSR_MSEL(IP5_19_17, GLO_RFON, SEL_GPS_0),
  1016. PINMUX_IPSR_MSEL(IP5_21_20, SSI_SDATA7, SEL_SSI7_0),
  1017. PINMUX_IPSR_MSEL(IP5_21_20, RX0_D, SEL_SCIF0_3),
  1018. PINMUX_IPSR_MSEL(IP5_21_20, STP_ISEN_0_B, SEL_SSP_1),
  1019. PINMUX_IPSR_MSEL(IP5_23_22, SSI_SDATA8, SEL_SSI8_0),
  1020. PINMUX_IPSR_MSEL(IP5_23_22, TX1_D, SEL_SCIF1_3),
  1021. PINMUX_IPSR_MSEL(IP5_23_22, STP_ISSYNC_0_B, SEL_SSP_1),
  1022. PINMUX_IPSR_MSEL(IP5_25_24, SSI_SCK9, SEL_SSI9_0),
  1023. PINMUX_IPSR_MSEL(IP5_25_24, RX1_D, SEL_SCIF1_3),
  1024. PINMUX_IPSR_MSEL(IP5_25_24, GLO_SCLK_D, SEL_GPS_3),
  1025. PINMUX_IPSR_MSEL(IP5_28_26, SSI_WS9, SEL_SSI9_0),
  1026. PINMUX_IPSR_MSEL(IP5_28_26, TX3_D, SEL_SCIF3_3),
  1027. PINMUX_IPSR_MSEL(IP5_28_26, CAN0_TX_D, SEL_CAN0_3),
  1028. PINMUX_IPSR_MSEL(IP5_28_26, GLO_SDATA_D, SEL_GPS_3),
  1029. PINMUX_IPSR_MSEL(IP5_31_29, SSI_SDATA9, SEL_SSI9_0),
  1030. PINMUX_IPSR_MSEL(IP5_31_29, RX3_D, SEL_SCIF3_3),
  1031. PINMUX_IPSR_MSEL(IP5_31_29, CAN0_RX_D, SEL_CAN0_3),
  1032. /* IPSR6 */
  1033. PINMUX_IPSR_MSEL(IP6_2_0, AUDIO_CLKB, SEL_ADG_0),
  1034. PINMUX_IPSR_MSEL(IP6_2_0, STP_OPWM_0_B, SEL_SSP_1),
  1035. PINMUX_IPSR_MSEL(IP6_2_0, MSIOF1_SCK_B, SEL_SOF1_1),
  1036. PINMUX_IPSR_MSEL(IP6_2_0, SCIF_CLK, SEL_SCIF_0),
  1037. PINMUX_IPSR_GPSR(IP6_2_0, DVC_MUTE),
  1038. PINMUX_IPSR_MSEL(IP6_2_0, BPFCLK_E, SEL_FM_4),
  1039. PINMUX_IPSR_GPSR(IP6_5_3, AUDIO_CLKC),
  1040. PINMUX_IPSR_MSEL(IP6_5_3, SCIFB0_SCK_C, SEL_SCIFB_2),
  1041. PINMUX_IPSR_MSEL(IP6_5_3, MSIOF1_SYNC_B, SEL_SOF1_1),
  1042. PINMUX_IPSR_MSEL(IP6_5_3, RX2, SEL_SCIF2_0),
  1043. PINMUX_IPSR_MSEL(IP6_5_3, SCIFA2_RXD, SEL_SCIFA2_0),
  1044. PINMUX_IPSR_MSEL(IP6_5_3, FMIN_E, SEL_FM_4),
  1045. PINMUX_IPSR_GPSR(IP6_7_6, AUDIO_CLKOUT),
  1046. PINMUX_IPSR_MSEL(IP6_7_6, MSIOF1_SS1_B, SEL_SOF1_1),
  1047. PINMUX_IPSR_MSEL(IP6_7_6, TX2, SEL_SCIF2_0),
  1048. PINMUX_IPSR_MSEL(IP6_7_6, SCIFA2_TXD, SEL_SCIFA2_0),
  1049. PINMUX_IPSR_GPSR(IP6_9_8, IRQ0),
  1050. PINMUX_IPSR_MSEL(IP6_9_8, SCIFB1_RXD_D, SEL_SCIFB1_3),
  1051. PINMUX_IPSR_GPSR(IP6_9_8, INTC_IRQ0_N),
  1052. PINMUX_IPSR_GPSR(IP6_11_10, IRQ1),
  1053. PINMUX_IPSR_MSEL(IP6_11_10, SCIFB1_SCK_C, SEL_SCIFB1_2),
  1054. PINMUX_IPSR_GPSR(IP6_11_10, INTC_IRQ1_N),
  1055. PINMUX_IPSR_GPSR(IP6_13_12, IRQ2),
  1056. PINMUX_IPSR_MSEL(IP6_13_12, SCIFB1_TXD_D, SEL_SCIFB1_3),
  1057. PINMUX_IPSR_GPSR(IP6_13_12, INTC_IRQ2_N),
  1058. PINMUX_IPSR_GPSR(IP6_15_14, IRQ3),
  1059. PINMUX_IPSR_MSEL(IP6_15_14, I2C4_SCL_C, SEL_I2C4_2),
  1060. PINMUX_IPSR_MSEL(IP6_15_14, MSIOF2_TXD_E, SEL_SOF2_4),
  1061. PINMUX_IPSR_GPSR(IP6_15_14, INTC_IRQ4_N),
  1062. PINMUX_IPSR_GPSR(IP6_18_16, IRQ4),
  1063. PINMUX_IPSR_MSEL(IP6_18_16, HRX1_C, SEL_HSCIF1_2),
  1064. PINMUX_IPSR_MSEL(IP6_18_16, I2C4_SDA_C, SEL_I2C4_2),
  1065. PINMUX_IPSR_MSEL(IP6_18_16, MSIOF2_RXD_E, SEL_SOF2_4),
  1066. PINMUX_IPSR_GPSR(IP6_18_16, INTC_IRQ4_N),
  1067. PINMUX_IPSR_GPSR(IP6_20_19, IRQ5),
  1068. PINMUX_IPSR_MSEL(IP6_20_19, HTX1_C, SEL_HSCIF1_2),
  1069. PINMUX_IPSR_MSEL(IP6_20_19, I2C1_SCL_E, SEL_I2C1_4),
  1070. PINMUX_IPSR_MSEL(IP6_20_19, MSIOF2_SCK_E, SEL_SOF2_4),
  1071. PINMUX_IPSR_GPSR(IP6_23_21, IRQ6),
  1072. PINMUX_IPSR_MSEL(IP6_23_21, HSCK1_C, SEL_HSCIF1_2),
  1073. PINMUX_IPSR_MSEL(IP6_23_21, MSIOF1_SS2_B, SEL_SOF1_1),
  1074. PINMUX_IPSR_MSEL(IP6_23_21, I2C1_SDA_E, SEL_I2C1_4),
  1075. PINMUX_IPSR_MSEL(IP6_23_21, MSIOF2_SYNC_E, SEL_SOF2_4),
  1076. PINMUX_IPSR_GPSR(IP6_26_24, IRQ7),
  1077. PINMUX_IPSR_MSEL(IP6_26_24, HCTS1_N_C, SEL_HSCIF1_2),
  1078. PINMUX_IPSR_MSEL(IP6_26_24, MSIOF1_TXD_B, SEL_SOF1_1),
  1079. PINMUX_IPSR_MSEL(IP6_26_24, GPS_CLK_C, SEL_GPS_2),
  1080. PINMUX_IPSR_MSEL(IP6_26_24, GPS_CLK_D, SEL_GPS_3),
  1081. PINMUX_IPSR_GPSR(IP6_29_27, IRQ8),
  1082. PINMUX_IPSR_MSEL(IP6_29_27, HRTS1_N_C, SEL_HSCIF1_2),
  1083. PINMUX_IPSR_MSEL(IP6_29_27, MSIOF1_RXD_B, SEL_SOF1_1),
  1084. PINMUX_IPSR_MSEL(IP6_29_27, GPS_SIGN_C, SEL_GPS_2),
  1085. PINMUX_IPSR_MSEL(IP6_29_27, GPS_SIGN_D, SEL_GPS_3),
  1086. /* IPSR7 */
  1087. PINMUX_IPSR_GPSR(IP7_2_0, IRQ9),
  1088. PINMUX_IPSR_MSEL(IP7_2_0, DU1_DOTCLKIN_B, SEL_DIS_1),
  1089. PINMUX_IPSR_MSEL(IP7_2_0, CAN_CLK_D, SEL_CANCLK_3),
  1090. PINMUX_IPSR_MSEL(IP7_2_0, GPS_MAG_C, SEL_GPS_2),
  1091. PINMUX_IPSR_MSEL(IP7_2_0, SCIF_CLK_B, SEL_SCIF_1),
  1092. PINMUX_IPSR_MSEL(IP7_2_0, GPS_MAG_D, SEL_GPS_3),
  1093. PINMUX_IPSR_GPSR(IP7_5_3, DU1_DR0),
  1094. PINMUX_IPSR_GPSR(IP7_5_3, LCDOUT0),
  1095. PINMUX_IPSR_MSEL(IP7_5_3, VI1_DATA0_B, SEL_VI1_1),
  1096. PINMUX_IPSR_MSEL(IP7_5_3, TX0_B, SEL_SCIF0_1),
  1097. PINMUX_IPSR_MSEL(IP7_5_3, SCIFA0_TXD_B, SEL_SCFA_1),
  1098. PINMUX_IPSR_MSEL(IP7_5_3, MSIOF2_SCK_B, SEL_SOF2_1),
  1099. PINMUX_IPSR_GPSR(IP7_8_6, DU1_DR1),
  1100. PINMUX_IPSR_GPSR(IP7_8_6, LCDOUT1),
  1101. PINMUX_IPSR_MSEL(IP7_8_6, VI1_DATA1_B, SEL_VI1_1),
  1102. PINMUX_IPSR_MSEL(IP7_8_6, RX0_B, SEL_SCIF0_1),
  1103. PINMUX_IPSR_MSEL(IP7_8_6, SCIFA0_RXD_B, SEL_SCFA_1),
  1104. PINMUX_IPSR_MSEL(IP7_8_6, MSIOF2_SYNC_B, SEL_SOF2_1),
  1105. PINMUX_IPSR_GPSR(IP7_10_9, DU1_DR2),
  1106. PINMUX_IPSR_GPSR(IP7_10_9, LCDOUT2),
  1107. PINMUX_IPSR_MSEL(IP7_10_9, SSI_SCK0129_B, SEL_SSI0_1),
  1108. PINMUX_IPSR_GPSR(IP7_12_11, DU1_DR3),
  1109. PINMUX_IPSR_GPSR(IP7_12_11, LCDOUT3),
  1110. PINMUX_IPSR_MSEL(IP7_12_11, SSI_WS0129_B, SEL_SSI0_1),
  1111. PINMUX_IPSR_GPSR(IP7_14_13, DU1_DR4),
  1112. PINMUX_IPSR_GPSR(IP7_14_13, LCDOUT4),
  1113. PINMUX_IPSR_MSEL(IP7_14_13, SSI_SDATA0_B, SEL_SSI0_1),
  1114. PINMUX_IPSR_GPSR(IP7_16_15, DU1_DR5),
  1115. PINMUX_IPSR_GPSR(IP7_16_15, LCDOUT5),
  1116. PINMUX_IPSR_MSEL(IP7_16_15, SSI_SCK1_B, SEL_SSI1_1),
  1117. PINMUX_IPSR_GPSR(IP7_18_17, DU1_DR6),
  1118. PINMUX_IPSR_GPSR(IP7_18_17, LCDOUT6),
  1119. PINMUX_IPSR_MSEL(IP7_18_17, SSI_WS1_B, SEL_SSI1_1),
  1120. PINMUX_IPSR_GPSR(IP7_20_19, DU1_DR7),
  1121. PINMUX_IPSR_GPSR(IP7_20_19, LCDOUT7),
  1122. PINMUX_IPSR_MSEL(IP7_20_19, SSI_SDATA1_B, SEL_SSI1_1),
  1123. PINMUX_IPSR_GPSR(IP7_23_21, DU1_DG0),
  1124. PINMUX_IPSR_GPSR(IP7_23_21, LCDOUT8),
  1125. PINMUX_IPSR_MSEL(IP7_23_21, VI1_DATA2_B, SEL_VI1_1),
  1126. PINMUX_IPSR_MSEL(IP7_23_21, TX1_B, SEL_SCIF1_1),
  1127. PINMUX_IPSR_MSEL(IP7_23_21, SCIFA1_TXD_B, SEL_SCIFA1_1),
  1128. PINMUX_IPSR_MSEL(IP7_23_21, MSIOF2_SS1_B, SEL_SOF2_1),
  1129. PINMUX_IPSR_GPSR(IP7_26_24, DU1_DG1),
  1130. PINMUX_IPSR_GPSR(IP7_26_24, LCDOUT9),
  1131. PINMUX_IPSR_MSEL(IP7_26_24, VI1_DATA3_B, SEL_VI1_1),
  1132. PINMUX_IPSR_MSEL(IP7_26_24, RX1_B, SEL_SCIF1_1),
  1133. PINMUX_IPSR_MSEL(IP7_26_24, SCIFA1_RXD_B, SEL_SCIFA1_1),
  1134. PINMUX_IPSR_MSEL(IP7_26_24, MSIOF2_SS2_B, SEL_SOF2_1),
  1135. PINMUX_IPSR_GPSR(IP7_29_27, DU1_DG2),
  1136. PINMUX_IPSR_GPSR(IP7_29_27, LCDOUT10),
  1137. PINMUX_IPSR_MSEL(IP7_29_27, VI1_DATA4_B, SEL_VI1_1),
  1138. PINMUX_IPSR_GPSR(IP7_29_27, SCIF1_SCK_B),
  1139. PINMUX_IPSR_MSEL(IP7_29_27, SCIFA1_SCK, SEL_SCIFA1_0),
  1140. PINMUX_IPSR_MSEL(IP7_29_27, SSI_SCK78_B, SEL_SSI7_1),
  1141. /* IPSR8 */
  1142. PINMUX_IPSR_GPSR(IP8_2_0, DU1_DG3),
  1143. PINMUX_IPSR_GPSR(IP8_2_0, LCDOUT11),
  1144. PINMUX_IPSR_MSEL(IP8_2_0, VI1_DATA5_B, SEL_VI1_1),
  1145. PINMUX_IPSR_MSEL(IP8_2_0, SSI_WS78_B, SEL_SSI7_1),
  1146. PINMUX_IPSR_GPSR(IP8_5_3, DU1_DG4),
  1147. PINMUX_IPSR_GPSR(IP8_5_3, LCDOUT12),
  1148. PINMUX_IPSR_MSEL(IP8_5_3, VI1_DATA6_B, SEL_VI1_1),
  1149. PINMUX_IPSR_MSEL(IP8_5_3, HRX0_B, SEL_HSCIF0_1),
  1150. PINMUX_IPSR_MSEL(IP8_5_3, SCIFB2_RXD_B, SEL_SCIFB2_1),
  1151. PINMUX_IPSR_MSEL(IP8_5_3, SSI_SDATA7_B, SEL_SSI7_1),
  1152. PINMUX_IPSR_GPSR(IP8_8_6, DU1_DG5),
  1153. PINMUX_IPSR_GPSR(IP8_8_6, LCDOUT13),
  1154. PINMUX_IPSR_MSEL(IP8_8_6, VI1_DATA7_B, SEL_VI1_1),
  1155. PINMUX_IPSR_MSEL(IP8_8_6, HCTS0_N_B, SEL_HSCIF0_1),
  1156. PINMUX_IPSR_MSEL(IP8_8_6, SCIFB2_TXD_B, SEL_SCIFB2_1),
  1157. PINMUX_IPSR_MSEL(IP8_8_6, SSI_SDATA8_B, SEL_SSI8_1),
  1158. PINMUX_IPSR_GPSR(IP8_11_9, DU1_DG6),
  1159. PINMUX_IPSR_GPSR(IP8_11_9, LCDOUT14),
  1160. PINMUX_IPSR_MSEL(IP8_11_9, HRTS0_N_B, SEL_HSCIF0_1),
  1161. PINMUX_IPSR_MSEL(IP8_11_9, SCIFB2_CTS_N_B, SEL_SCIFB2_1),
  1162. PINMUX_IPSR_MSEL(IP8_11_9, SSI_SCK9_B, SEL_SSI9_1),
  1163. PINMUX_IPSR_GPSR(IP8_14_12, DU1_DG7),
  1164. PINMUX_IPSR_GPSR(IP8_14_12, LCDOUT15),
  1165. PINMUX_IPSR_MSEL(IP8_14_12, HTX0_B, SEL_HSCIF0_1),
  1166. PINMUX_IPSR_MSEL(IP8_14_12, SCIFB2_RTS_N_B, SEL_SCIFB2_1),
  1167. PINMUX_IPSR_MSEL(IP8_14_12, SSI_WS9_B, SEL_SSI9_1),
  1168. PINMUX_IPSR_GPSR(IP8_17_15, DU1_DB0),
  1169. PINMUX_IPSR_GPSR(IP8_17_15, LCDOUT16),
  1170. PINMUX_IPSR_MSEL(IP8_17_15, VI1_CLK_B, SEL_VI1_1),
  1171. PINMUX_IPSR_MSEL(IP8_17_15, TX2_B, SEL_SCIF2_1),
  1172. PINMUX_IPSR_MSEL(IP8_17_15, SCIFA2_TXD_B, SEL_SCIFA2_1),
  1173. PINMUX_IPSR_MSEL(IP8_17_15, MSIOF2_TXD_B, SEL_SOF2_1),
  1174. PINMUX_IPSR_GPSR(IP8_20_18, DU1_DB1),
  1175. PINMUX_IPSR_GPSR(IP8_20_18, LCDOUT17),
  1176. PINMUX_IPSR_MSEL(IP8_20_18, VI1_HSYNC_N_B, SEL_VI1_1),
  1177. PINMUX_IPSR_MSEL(IP8_20_18, RX2_B, SEL_SCIF2_1),
  1178. PINMUX_IPSR_MSEL(IP8_20_18, SCIFA2_RXD_B, SEL_SCIFA2_1),
  1179. PINMUX_IPSR_MSEL(IP8_20_18, MSIOF2_RXD_B, SEL_SOF2_1),
  1180. PINMUX_IPSR_GPSR(IP8_23_21, DU1_DB2),
  1181. PINMUX_IPSR_GPSR(IP8_23_21, LCDOUT18),
  1182. PINMUX_IPSR_MSEL(IP8_23_21, VI1_VSYNC_N_B, SEL_VI1_1),
  1183. PINMUX_IPSR_GPSR(IP8_23_21, SCIF2_SCK_B),
  1184. PINMUX_IPSR_MSEL(IP8_23_21, SCIFA2_SCK, SEL_SCIFA2_1),
  1185. PINMUX_IPSR_MSEL(IP8_23_21, SSI_SDATA9_B, SEL_SSI9_1),
  1186. PINMUX_IPSR_GPSR(IP8_25_24, DU1_DB3),
  1187. PINMUX_IPSR_GPSR(IP8_25_24, LCDOUT19),
  1188. PINMUX_IPSR_MSEL(IP8_25_24, VI1_CLKENB_B, SEL_VI1_1),
  1189. PINMUX_IPSR_GPSR(IP8_27_26, DU1_DB4),
  1190. PINMUX_IPSR_GPSR(IP8_27_26, LCDOUT20),
  1191. PINMUX_IPSR_MSEL(IP8_27_26, VI1_FIELD_B, SEL_VI1_1),
  1192. PINMUX_IPSR_MSEL(IP8_27_26, CAN1_RX, SEL_CAN1_0),
  1193. PINMUX_IPSR_GPSR(IP8_30_28, DU1_DB5),
  1194. PINMUX_IPSR_GPSR(IP8_30_28, LCDOUT21),
  1195. PINMUX_IPSR_MSEL(IP8_30_28, TX3, SEL_SCIF3_0),
  1196. PINMUX_IPSR_MSEL(IP8_30_28, SCIFA3_TXD, SEL_SCIFA3_0),
  1197. PINMUX_IPSR_MSEL(IP8_30_28, CAN1_TX, SEL_CAN1_0),
  1198. /* IPSR9 */
  1199. PINMUX_IPSR_GPSR(IP9_2_0, DU1_DB6),
  1200. PINMUX_IPSR_GPSR(IP9_2_0, LCDOUT22),
  1201. PINMUX_IPSR_MSEL(IP9_2_0, I2C3_SCL_C, SEL_I2C3_2),
  1202. PINMUX_IPSR_MSEL(IP9_2_0, RX3, SEL_SCIF3_0),
  1203. PINMUX_IPSR_MSEL(IP9_2_0, SCIFA3_RXD, SEL_SCIFA3_0),
  1204. PINMUX_IPSR_GPSR(IP9_5_3, DU1_DB7),
  1205. PINMUX_IPSR_GPSR(IP9_5_3, LCDOUT23),
  1206. PINMUX_IPSR_MSEL(IP9_5_3, I2C3_SDA_C, SEL_I2C3_2),
  1207. PINMUX_IPSR_MSEL(IP9_5_3, SCIF3_SCK, SEL_SCIF3_0),
  1208. PINMUX_IPSR_MSEL(IP9_5_3, SCIFA3_SCK, SEL_SCIFA3_0),
  1209. PINMUX_IPSR_MSEL(IP9_6, DU1_DOTCLKIN, SEL_DIS_0),
  1210. PINMUX_IPSR_GPSR(IP9_6, QSTVA_QVS),
  1211. PINMUX_IPSR_GPSR(IP9_7, DU1_DOTCLKOUT0),
  1212. PINMUX_IPSR_GPSR(IP9_7, QCLK),
  1213. PINMUX_IPSR_GPSR(IP9_10_8, DU1_DOTCLKOUT1),
  1214. PINMUX_IPSR_GPSR(IP9_10_8, QSTVB_QVE),
  1215. PINMUX_IPSR_MSEL(IP9_10_8, CAN0_TX, SEL_CAN0_0),
  1216. PINMUX_IPSR_MSEL(IP9_10_8, TX3_B, SEL_SCIF3_1),
  1217. PINMUX_IPSR_MSEL(IP9_10_8, I2C2_SCL_B, SEL_I2C2_1),
  1218. PINMUX_IPSR_GPSR(IP9_10_8, PWM4),
  1219. PINMUX_IPSR_GPSR(IP9_11, DU1_EXHSYNC_DU1_HSYNC),
  1220. PINMUX_IPSR_GPSR(IP9_11, QSTH_QHS),
  1221. PINMUX_IPSR_GPSR(IP9_12, DU1_EXVSYNC_DU1_VSYNC),
  1222. PINMUX_IPSR_GPSR(IP9_12, QSTB_QHE),
  1223. PINMUX_IPSR_GPSR(IP9_15_13, DU1_EXODDF_DU1_ODDF_DISP_CDE),
  1224. PINMUX_IPSR_GPSR(IP9_15_13, QCPV_QDE),
  1225. PINMUX_IPSR_MSEL(IP9_15_13, CAN0_RX, SEL_CAN0_0),
  1226. PINMUX_IPSR_MSEL(IP9_15_13, RX3_B, SEL_SCIF3_1),
  1227. PINMUX_IPSR_MSEL(IP9_15_13, I2C2_SDA_B, SEL_I2C2_1),
  1228. PINMUX_IPSR_GPSR(IP9_16, DU1_DISP),
  1229. PINMUX_IPSR_GPSR(IP9_16, QPOLA),
  1230. PINMUX_IPSR_GPSR(IP9_18_17, DU1_CDE),
  1231. PINMUX_IPSR_GPSR(IP9_18_17, QPOLB),
  1232. PINMUX_IPSR_GPSR(IP9_18_17, PWM4_B),
  1233. PINMUX_IPSR_GPSR(IP9_20_19, VI0_CLKENB),
  1234. PINMUX_IPSR_MSEL(IP9_20_19, TX4, SEL_SCIF4_0),
  1235. PINMUX_IPSR_MSEL(IP9_20_19, SCIFA4_TXD, SEL_SCIFA4_0),
  1236. PINMUX_IPSR_MSEL(IP9_20_19, TS_SDATA0_D, SEL_TSIF0_3),
  1237. PINMUX_IPSR_GPSR(IP9_22_21, VI0_FIELD),
  1238. PINMUX_IPSR_MSEL(IP9_22_21, RX4, SEL_SCIF4_0),
  1239. PINMUX_IPSR_MSEL(IP9_22_21, SCIFA4_RXD, SEL_SCIFA4_0),
  1240. PINMUX_IPSR_MSEL(IP9_22_21, TS_SCK0_D, SEL_TSIF0_3),
  1241. PINMUX_IPSR_GPSR(IP9_24_23, VI0_HSYNC_N),
  1242. PINMUX_IPSR_MSEL(IP9_24_23, TX5, SEL_SCIF5_0),
  1243. PINMUX_IPSR_MSEL(IP9_24_23, SCIFA5_TXD, SEL_SCIFA5_0),
  1244. PINMUX_IPSR_MSEL(IP9_24_23, TS_SDEN0_D, SEL_TSIF0_3),
  1245. PINMUX_IPSR_GPSR(IP9_26_25, VI0_VSYNC_N),
  1246. PINMUX_IPSR_MSEL(IP9_26_25, RX5, SEL_SCIF5_0),
  1247. PINMUX_IPSR_MSEL(IP9_26_25, SCIFA5_RXD, SEL_SCIFA5_0),
  1248. PINMUX_IPSR_MSEL(IP9_26_25, TS_SPSYNC0_D, SEL_TSIF0_3),
  1249. PINMUX_IPSR_GPSR(IP9_28_27, VI0_DATA3_VI0_B3),
  1250. PINMUX_IPSR_MSEL(IP9_28_27, SCIF3_SCK_B, SEL_SCIF3_1),
  1251. PINMUX_IPSR_MSEL(IP9_28_27, SCIFA3_SCK_B, SEL_SCIFA3_1),
  1252. PINMUX_IPSR_GPSR(IP9_31_29, VI0_G0),
  1253. PINMUX_IPSR_MSEL(IP9_31_29, IIC1_SCL, SEL_IIC1_0),
  1254. PINMUX_IPSR_MSEL(IP9_31_29, STP_IVCXO27_0_C, SEL_SSP_2),
  1255. PINMUX_IPSR_MSEL(IP9_31_29, I2C4_SCL, SEL_I2C4_0),
  1256. PINMUX_IPSR_MSEL(IP9_31_29, HCTS2_N, SEL_HSCIF2_0),
  1257. PINMUX_IPSR_MSEL(IP9_31_29, SCIFB2_CTS_N, SEL_SCIFB2_0),
  1258. PINMUX_IPSR_GPSR(IP9_31_29, ATAWR1_N),
  1259. /* IPSR10 */
  1260. PINMUX_IPSR_GPSR(IP10_2_0, VI0_G1),
  1261. PINMUX_IPSR_MSEL(IP10_2_0, IIC1_SDA, SEL_IIC1_0),
  1262. PINMUX_IPSR_MSEL(IP10_2_0, STP_ISCLK_0_C, SEL_SSP_2),
  1263. PINMUX_IPSR_MSEL(IP10_2_0, I2C4_SDA, SEL_I2C4_0),
  1264. PINMUX_IPSR_MSEL(IP10_2_0, HRTS2_N, SEL_HSCIF2_0),
  1265. PINMUX_IPSR_MSEL(IP10_2_0, SCIFB2_RTS_N, SEL_SCIFB2_0),
  1266. PINMUX_IPSR_GPSR(IP10_2_0, ATADIR1_N),
  1267. PINMUX_IPSR_GPSR(IP10_5_3, VI0_G2),
  1268. PINMUX_IPSR_GPSR(IP10_5_3, VI2_HSYNC_N),
  1269. PINMUX_IPSR_MSEL(IP10_5_3, STP_ISD_0_C, SEL_SSP_2),
  1270. PINMUX_IPSR_MSEL(IP10_5_3, I2C3_SCL_B, SEL_I2C3_1),
  1271. PINMUX_IPSR_MSEL(IP10_5_3, HSCK2, SEL_HSCIF2_0),
  1272. PINMUX_IPSR_MSEL(IP10_5_3, SCIFB2_SCK, SEL_SCIFB2_0),
  1273. PINMUX_IPSR_GPSR(IP10_5_3, ATARD1_N),
  1274. PINMUX_IPSR_GPSR(IP10_8_6, VI0_G3),
  1275. PINMUX_IPSR_GPSR(IP10_8_6, VI2_VSYNC_N),
  1276. PINMUX_IPSR_MSEL(IP10_8_6, STP_ISEN_0_C, SEL_SSP_2),
  1277. PINMUX_IPSR_MSEL(IP10_8_6, I2C3_SDA_B, SEL_I2C3_1),
  1278. PINMUX_IPSR_MSEL(IP10_8_6, HRX2, SEL_HSCIF2_0),
  1279. PINMUX_IPSR_MSEL(IP10_8_6, SCIFB2_RXD, SEL_SCIFB2_0),
  1280. PINMUX_IPSR_GPSR(IP10_8_6, ATACS01_N),
  1281. PINMUX_IPSR_GPSR(IP10_11_9, VI0_G4),
  1282. PINMUX_IPSR_GPSR(IP10_11_9, VI2_CLKENB),
  1283. PINMUX_IPSR_MSEL(IP10_11_9, STP_ISSYNC_0_C, SEL_SSP_2),
  1284. PINMUX_IPSR_MSEL(IP10_11_9, HTX2, SEL_HSCIF2_0),
  1285. PINMUX_IPSR_MSEL(IP10_11_9, SCIFB2_TXD, SEL_SCIFB2_0),
  1286. PINMUX_IPSR_MSEL(IP10_11_9, SCIFB0_SCK_D, SEL_SCIFB_3),
  1287. PINMUX_IPSR_GPSR(IP10_14_12, VI0_G5),
  1288. PINMUX_IPSR_GPSR(IP10_14_12, VI2_FIELD),
  1289. PINMUX_IPSR_MSEL(IP10_14_12, STP_OPWM_0_C, SEL_SSP_2),
  1290. PINMUX_IPSR_MSEL(IP10_14_12, FMCLK_D, SEL_FM_3),
  1291. PINMUX_IPSR_MSEL(IP10_14_12, CAN0_TX_E, SEL_CAN0_4),
  1292. PINMUX_IPSR_MSEL(IP10_14_12, HTX1_D, SEL_HSCIF1_3),
  1293. PINMUX_IPSR_MSEL(IP10_14_12, SCIFB0_TXD_D, SEL_SCIFB_3),
  1294. PINMUX_IPSR_GPSR(IP10_16_15, VI0_G6),
  1295. PINMUX_IPSR_GPSR(IP10_16_15, VI2_CLK),
  1296. PINMUX_IPSR_MSEL(IP10_16_15, BPFCLK_D, SEL_FM_3),
  1297. PINMUX_IPSR_GPSR(IP10_18_17, VI0_G7),
  1298. PINMUX_IPSR_GPSR(IP10_18_17, VI2_DATA0),
  1299. PINMUX_IPSR_MSEL(IP10_18_17, FMIN_D, SEL_FM_3),
  1300. PINMUX_IPSR_GPSR(IP10_21_19, VI0_R0),
  1301. PINMUX_IPSR_GPSR(IP10_21_19, VI2_DATA1),
  1302. PINMUX_IPSR_MSEL(IP10_21_19, GLO_I0_B, SEL_GPS_1),
  1303. PINMUX_IPSR_MSEL(IP10_21_19, TS_SDATA0_C, SEL_TSIF0_2),
  1304. PINMUX_IPSR_GPSR(IP10_21_19, ATACS11_N),
  1305. PINMUX_IPSR_GPSR(IP10_24_22, VI0_R1),
  1306. PINMUX_IPSR_GPSR(IP10_24_22, VI2_DATA2),
  1307. PINMUX_IPSR_MSEL(IP10_24_22, GLO_I1_B, SEL_GPS_1),
  1308. PINMUX_IPSR_MSEL(IP10_24_22, TS_SCK0_C, SEL_TSIF0_2),
  1309. PINMUX_IPSR_GPSR(IP10_24_22, ATAG1_N),
  1310. PINMUX_IPSR_GPSR(IP10_26_25, VI0_R2),
  1311. PINMUX_IPSR_GPSR(IP10_26_25, VI2_DATA3),
  1312. PINMUX_IPSR_MSEL(IP10_26_25, GLO_Q0_B, SEL_GPS_1),
  1313. PINMUX_IPSR_MSEL(IP10_26_25, TS_SDEN0_C, SEL_TSIF0_2),
  1314. PINMUX_IPSR_GPSR(IP10_28_27, VI0_R3),
  1315. PINMUX_IPSR_GPSR(IP10_28_27, VI2_DATA4),
  1316. PINMUX_IPSR_MSEL(IP10_28_27, GLO_Q1_B, SEL_GPS_1),
  1317. PINMUX_IPSR_MSEL(IP10_28_27, TS_SPSYNC0_C, SEL_TSIF0_2),
  1318. PINMUX_IPSR_GPSR(IP10_31_29, VI0_R4),
  1319. PINMUX_IPSR_GPSR(IP10_31_29, VI2_DATA5),
  1320. PINMUX_IPSR_MSEL(IP10_31_29, GLO_SCLK_B, SEL_GPS_1),
  1321. PINMUX_IPSR_MSEL(IP10_31_29, TX0_C, SEL_SCIF0_2),
  1322. PINMUX_IPSR_MSEL(IP10_31_29, I2C1_SCL_D, SEL_I2C1_3),
  1323. /* IPSR11 */
  1324. PINMUX_IPSR_GPSR(IP11_2_0, VI0_R5),
  1325. PINMUX_IPSR_GPSR(IP11_2_0, VI2_DATA6),
  1326. PINMUX_IPSR_MSEL(IP11_2_0, GLO_SDATA_B, SEL_GPS_1),
  1327. PINMUX_IPSR_MSEL(IP11_2_0, RX0_C, SEL_SCIF0_2),
  1328. PINMUX_IPSR_MSEL(IP11_2_0, I2C1_SDA_D, SEL_I2C1_3),
  1329. PINMUX_IPSR_GPSR(IP11_5_3, VI0_R6),
  1330. PINMUX_IPSR_GPSR(IP11_5_3, VI2_DATA7),
  1331. PINMUX_IPSR_MSEL(IP11_5_3, GLO_SS_B, SEL_GPS_1),
  1332. PINMUX_IPSR_MSEL(IP11_5_3, TX1_C, SEL_SCIF1_2),
  1333. PINMUX_IPSR_MSEL(IP11_5_3, I2C4_SCL_B, SEL_I2C4_1),
  1334. PINMUX_IPSR_GPSR(IP11_8_6, VI0_R7),
  1335. PINMUX_IPSR_MSEL(IP11_8_6, GLO_RFON_B, SEL_GPS_1),
  1336. PINMUX_IPSR_MSEL(IP11_8_6, RX1_C, SEL_SCIF1_2),
  1337. PINMUX_IPSR_MSEL(IP11_8_6, CAN0_RX_E, SEL_CAN0_4),
  1338. PINMUX_IPSR_MSEL(IP11_8_6, I2C4_SDA_B, SEL_I2C4_1),
  1339. PINMUX_IPSR_MSEL(IP11_8_6, HRX1_D, SEL_HSCIF1_3),
  1340. PINMUX_IPSR_MSEL(IP11_8_6, SCIFB0_RXD_D, SEL_SCIFB_3),
  1341. PINMUX_IPSR_MSEL(IP11_11_9, VI1_HSYNC_N, SEL_VI1_0),
  1342. PINMUX_IPSR_GPSR(IP11_11_9, AVB_RXD0),
  1343. PINMUX_IPSR_MSEL(IP11_11_9, TS_SDATA0_B, SEL_TSIF0_1),
  1344. PINMUX_IPSR_MSEL(IP11_11_9, TX4_B, SEL_SCIF4_1),
  1345. PINMUX_IPSR_MSEL(IP11_11_9, SCIFA4_TXD_B, SEL_SCIFA4_1),
  1346. PINMUX_IPSR_MSEL(IP11_14_12, VI1_VSYNC_N, SEL_VI1_0),
  1347. PINMUX_IPSR_GPSR(IP11_14_12, AVB_RXD1),
  1348. PINMUX_IPSR_MSEL(IP11_14_12, TS_SCK0_B, SEL_TSIF0_1),
  1349. PINMUX_IPSR_MSEL(IP11_14_12, RX4_B, SEL_SCIF4_1),
  1350. PINMUX_IPSR_MSEL(IP11_14_12, SCIFA4_RXD_B, SEL_SCIFA4_1),
  1351. PINMUX_IPSR_MSEL(IP11_16_15, VI1_CLKENB, SEL_VI1_0),
  1352. PINMUX_IPSR_GPSR(IP11_16_15, AVB_RXD2),
  1353. PINMUX_IPSR_MSEL(IP11_16_15, TS_SDEN0_B, SEL_TSIF0_1),
  1354. PINMUX_IPSR_MSEL(IP11_18_17, VI1_FIELD, SEL_VI1_0),
  1355. PINMUX_IPSR_GPSR(IP11_18_17, AVB_RXD3),
  1356. PINMUX_IPSR_MSEL(IP11_18_17, TS_SPSYNC0_B, SEL_TSIF0_1),
  1357. PINMUX_IPSR_MSEL(IP11_19, VI1_CLK, SEL_VI1_0),
  1358. PINMUX_IPSR_GPSR(IP11_19, AVB_RXD4),
  1359. PINMUX_IPSR_MSEL(IP11_20, VI1_DATA0, SEL_VI1_0),
  1360. PINMUX_IPSR_GPSR(IP11_20, AVB_RXD5),
  1361. PINMUX_IPSR_MSEL(IP11_21, VI1_DATA1, SEL_VI1_0),
  1362. PINMUX_IPSR_GPSR(IP11_21, AVB_RXD6),
  1363. PINMUX_IPSR_MSEL(IP11_22, VI1_DATA2, SEL_VI1_0),
  1364. PINMUX_IPSR_GPSR(IP11_22, AVB_RXD7),
  1365. PINMUX_IPSR_MSEL(IP11_23, VI1_DATA3, SEL_VI1_0),
  1366. PINMUX_IPSR_GPSR(IP11_23, AVB_RX_ER),
  1367. PINMUX_IPSR_MSEL(IP11_24, VI1_DATA4, SEL_VI1_0),
  1368. PINMUX_IPSR_GPSR(IP11_24, AVB_MDIO),
  1369. PINMUX_IPSR_MSEL(IP11_25, VI1_DATA5, SEL_VI1_0),
  1370. PINMUX_IPSR_GPSR(IP11_25, AVB_RX_DV),
  1371. PINMUX_IPSR_MSEL(IP11_26, VI1_DATA6, SEL_VI1_0),
  1372. PINMUX_IPSR_GPSR(IP11_26, AVB_MAGIC),
  1373. PINMUX_IPSR_MSEL(IP11_27, VI1_DATA7, SEL_VI1_0),
  1374. PINMUX_IPSR_GPSR(IP11_27, AVB_MDC),
  1375. PINMUX_IPSR_GPSR(IP11_29_28, ETH_MDIO),
  1376. PINMUX_IPSR_GPSR(IP11_29_28, AVB_RX_CLK),
  1377. PINMUX_IPSR_MSEL(IP11_29_28, I2C2_SCL_C, SEL_I2C2_2),
  1378. PINMUX_IPSR_GPSR(IP11_31_30, ETH_CRS_DV),
  1379. PINMUX_IPSR_GPSR(IP11_31_30, AVB_LINK),
  1380. PINMUX_IPSR_MSEL(IP11_31_30, I2C2_SDA_C, SEL_I2C2_2),
  1381. /* IPSR12 */
  1382. PINMUX_IPSR_GPSR(IP12_1_0, ETH_RX_ER),
  1383. PINMUX_IPSR_GPSR(IP12_1_0, AVB_CRS),
  1384. PINMUX_IPSR_MSEL(IP12_1_0, I2C3_SCL, SEL_I2C3_0),
  1385. PINMUX_IPSR_MSEL(IP12_1_0, IIC0_SCL, SEL_IIC0_0),
  1386. PINMUX_IPSR_GPSR(IP12_3_2, ETH_RXD0),
  1387. PINMUX_IPSR_GPSR(IP12_3_2, AVB_PHY_INT),
  1388. PINMUX_IPSR_MSEL(IP12_3_2, I2C3_SDA, SEL_I2C3_0),
  1389. PINMUX_IPSR_MSEL(IP12_3_2, IIC0_SDA, SEL_IIC0_0),
  1390. PINMUX_IPSR_GPSR(IP12_6_4, ETH_RXD1),
  1391. PINMUX_IPSR_GPSR(IP12_6_4, AVB_GTXREFCLK),
  1392. PINMUX_IPSR_MSEL(IP12_6_4, CAN0_TX_C, SEL_CAN0_2),
  1393. PINMUX_IPSR_MSEL(IP12_6_4, I2C2_SCL_D, SEL_I2C2_3),
  1394. PINMUX_IPSR_MSEL(IP12_6_4, MSIOF1_RXD_E, SEL_SOF1_4),
  1395. PINMUX_IPSR_GPSR(IP12_9_7, ETH_LINK),
  1396. PINMUX_IPSR_GPSR(IP12_9_7, AVB_TXD0),
  1397. PINMUX_IPSR_MSEL(IP12_9_7, CAN0_RX_C, SEL_CAN0_2),
  1398. PINMUX_IPSR_MSEL(IP12_9_7, I2C2_SDA_D, SEL_I2C2_3),
  1399. PINMUX_IPSR_MSEL(IP12_9_7, MSIOF1_SCK_E, SEL_SOF1_4),
  1400. PINMUX_IPSR_GPSR(IP12_12_10, ETH_REFCLK),
  1401. PINMUX_IPSR_GPSR(IP12_12_10, AVB_TXD1),
  1402. PINMUX_IPSR_MSEL(IP12_12_10, SCIFA3_RXD_B, SEL_SCIFA3_1),
  1403. PINMUX_IPSR_MSEL(IP12_12_10, CAN1_RX_C, SEL_CAN1_2),
  1404. PINMUX_IPSR_MSEL(IP12_12_10, MSIOF1_SYNC_E, SEL_SOF1_4),
  1405. PINMUX_IPSR_GPSR(IP12_15_13, ETH_TXD1),
  1406. PINMUX_IPSR_GPSR(IP12_15_13, AVB_TXD2),
  1407. PINMUX_IPSR_MSEL(IP12_15_13, SCIFA3_TXD_B, SEL_SCIFA3_1),
  1408. PINMUX_IPSR_MSEL(IP12_15_13, CAN1_TX_C, SEL_CAN1_2),
  1409. PINMUX_IPSR_MSEL(IP12_15_13, MSIOF1_TXD_E, SEL_SOF1_4),
  1410. PINMUX_IPSR_GPSR(IP12_17_16, ETH_TX_EN),
  1411. PINMUX_IPSR_GPSR(IP12_17_16, AVB_TXD3),
  1412. PINMUX_IPSR_MSEL(IP12_17_16, TCLK1_B, SEL_TMU1_0),
  1413. PINMUX_IPSR_MSEL(IP12_17_16, CAN_CLK_B, SEL_CANCLK_1),
  1414. PINMUX_IPSR_GPSR(IP12_19_18, ETH_MAGIC),
  1415. PINMUX_IPSR_GPSR(IP12_19_18, AVB_TXD4),
  1416. PINMUX_IPSR_MSEL(IP12_19_18, IETX_C, SEL_IEB_2),
  1417. PINMUX_IPSR_GPSR(IP12_21_20, ETH_TXD0),
  1418. PINMUX_IPSR_GPSR(IP12_21_20, AVB_TXD5),
  1419. PINMUX_IPSR_MSEL(IP12_21_20, IECLK_C, SEL_IEB_2),
  1420. PINMUX_IPSR_GPSR(IP12_23_22, ETH_MDC),
  1421. PINMUX_IPSR_GPSR(IP12_23_22, AVB_TXD6),
  1422. PINMUX_IPSR_MSEL(IP12_23_22, IERX_C, SEL_IEB_2),
  1423. PINMUX_IPSR_MSEL(IP12_26_24, STP_IVCXO27_0, SEL_SSP_0),
  1424. PINMUX_IPSR_GPSR(IP12_26_24, AVB_TXD7),
  1425. PINMUX_IPSR_MSEL(IP12_26_24, SCIFB2_TXD_D, SEL_SCIFB2_3),
  1426. PINMUX_IPSR_MSEL(IP12_26_24, ADIDATA_B, SEL_RAD_1),
  1427. PINMUX_IPSR_MSEL(IP12_26_24, MSIOF0_SYNC_C, SEL_SOF0_2),
  1428. PINMUX_IPSR_MSEL(IP12_29_27, STP_ISCLK_0, SEL_SSP_0),
  1429. PINMUX_IPSR_GPSR(IP12_29_27, AVB_TX_EN),
  1430. PINMUX_IPSR_MSEL(IP12_29_27, SCIFB2_RXD_D, SEL_SCIFB2_3),
  1431. PINMUX_IPSR_MSEL(IP12_29_27, ADICS_SAMP_B, SEL_RAD_1),
  1432. PINMUX_IPSR_MSEL(IP12_29_27, MSIOF0_SCK_C, SEL_SOF0_2),
  1433. /* IPSR13 */
  1434. PINMUX_IPSR_MSEL(IP13_2_0, STP_ISD_0, SEL_SSP_0),
  1435. PINMUX_IPSR_GPSR(IP13_2_0, AVB_TX_ER),
  1436. PINMUX_IPSR_MSEL(IP13_2_0, SCIFB2_SCK_C, SEL_SCIFB2_2),
  1437. PINMUX_IPSR_MSEL(IP13_2_0, ADICLK_B, SEL_RAD_1),
  1438. PINMUX_IPSR_MSEL(IP13_2_0, MSIOF0_SS1_C, SEL_SOF0_2),
  1439. PINMUX_IPSR_MSEL(IP13_4_3, STP_ISEN_0, SEL_SSP_0),
  1440. PINMUX_IPSR_GPSR(IP13_4_3, AVB_TX_CLK),
  1441. PINMUX_IPSR_MSEL(IP13_4_3, ADICHS0_B, SEL_RAD_1),
  1442. PINMUX_IPSR_MSEL(IP13_4_3, MSIOF0_SS2_C, SEL_SOF0_2),
  1443. PINMUX_IPSR_MSEL(IP13_6_5, STP_ISSYNC_0, SEL_SSP_0),
  1444. PINMUX_IPSR_GPSR(IP13_6_5, AVB_COL),
  1445. PINMUX_IPSR_MSEL(IP13_6_5, ADICHS1_B, SEL_RAD_1),
  1446. PINMUX_IPSR_MSEL(IP13_6_5, MSIOF0_RXD_C, SEL_SOF0_2),
  1447. PINMUX_IPSR_MSEL(IP13_9_7, STP_OPWM_0, SEL_SSP_0),
  1448. PINMUX_IPSR_GPSR(IP13_9_7, AVB_GTX_CLK),
  1449. PINMUX_IPSR_GPSR(IP13_9_7, PWM0_B),
  1450. PINMUX_IPSR_MSEL(IP13_9_7, ADICHS2_B, SEL_RAD_1),
  1451. PINMUX_IPSR_MSEL(IP13_9_7, MSIOF0_TXD_C, SEL_SOF0_2),
  1452. PINMUX_IPSR_GPSR(IP13_10, SD0_CLK),
  1453. PINMUX_IPSR_MSEL(IP13_10, SPCLK_B, SEL_QSP_1),
  1454. PINMUX_IPSR_GPSR(IP13_11, SD0_CMD),
  1455. PINMUX_IPSR_MSEL(IP13_11, MOSI_IO0_B, SEL_QSP_1),
  1456. PINMUX_IPSR_GPSR(IP13_12, SD0_DATA0),
  1457. PINMUX_IPSR_MSEL(IP13_12, MISO_IO1_B, SEL_QSP_1),
  1458. PINMUX_IPSR_GPSR(IP13_13, SD0_DATA1),
  1459. PINMUX_IPSR_MSEL(IP13_13, IO2_B, SEL_QSP_1),
  1460. PINMUX_IPSR_GPSR(IP13_14, SD0_DATA2),
  1461. PINMUX_IPSR_MSEL(IP13_14, IO3_B, SEL_QSP_1),
  1462. PINMUX_IPSR_GPSR(IP13_15, SD0_DATA3),
  1463. PINMUX_IPSR_MSEL(IP13_15, SSL_B, SEL_QSP_1),
  1464. PINMUX_IPSR_GPSR(IP13_18_16, SD0_CD),
  1465. PINMUX_IPSR_MSEL(IP13_18_16, MMC_D6_B, SEL_MMC_1),
  1466. PINMUX_IPSR_MSEL(IP13_18_16, SIM0_RST_B, SEL_SIM_1),
  1467. PINMUX_IPSR_MSEL(IP13_18_16, CAN0_RX_F, SEL_CAN0_5),
  1468. PINMUX_IPSR_MSEL(IP13_18_16, SCIFA5_TXD_B, SEL_SCIFA5_1),
  1469. PINMUX_IPSR_MSEL(IP13_18_16, TX3_C, SEL_SCIF3_2),
  1470. PINMUX_IPSR_GPSR(IP13_21_19, SD0_WP),
  1471. PINMUX_IPSR_MSEL(IP13_21_19, MMC_D7_B, SEL_MMC_1),
  1472. PINMUX_IPSR_MSEL(IP13_21_19, SIM0_D_B, SEL_SIM_1),
  1473. PINMUX_IPSR_MSEL(IP13_21_19, CAN0_TX_F, SEL_CAN0_5),
  1474. PINMUX_IPSR_MSEL(IP13_21_19, SCIFA5_RXD_B, SEL_SCIFA5_1),
  1475. PINMUX_IPSR_MSEL(IP13_21_19, RX3_C, SEL_SCIF3_2),
  1476. PINMUX_IPSR_GPSR(IP13_22, SD1_CMD),
  1477. PINMUX_IPSR_MSEL(IP13_22, REMOCON_B, SEL_RCN_1),
  1478. PINMUX_IPSR_GPSR(IP13_24_23, SD1_DATA0),
  1479. PINMUX_IPSR_MSEL(IP13_24_23, SPEEDIN_B, SEL_RSP_1),
  1480. PINMUX_IPSR_GPSR(IP13_25, SD1_DATA1),
  1481. PINMUX_IPSR_MSEL(IP13_25, IETX_B, SEL_IEB_1),
  1482. PINMUX_IPSR_GPSR(IP13_26, SD1_DATA2),
  1483. PINMUX_IPSR_MSEL(IP13_26, IECLK_B, SEL_IEB_1),
  1484. PINMUX_IPSR_GPSR(IP13_27, SD1_DATA3),
  1485. PINMUX_IPSR_MSEL(IP13_27, IERX_B, SEL_IEB_1),
  1486. PINMUX_IPSR_GPSR(IP13_30_28, SD1_CD),
  1487. PINMUX_IPSR_GPSR(IP13_30_28, PWM0),
  1488. PINMUX_IPSR_GPSR(IP13_30_28, TPU_TO0),
  1489. PINMUX_IPSR_MSEL(IP13_30_28, I2C1_SCL_C, SEL_I2C1_2),
  1490. /* IPSR14 */
  1491. PINMUX_IPSR_GPSR(IP14_1_0, SD1_WP),
  1492. PINMUX_IPSR_GPSR(IP14_1_0, PWM1_B),
  1493. PINMUX_IPSR_MSEL(IP14_1_0, I2C1_SDA_C, SEL_I2C1_2),
  1494. PINMUX_IPSR_GPSR(IP14_2, SD2_CLK),
  1495. PINMUX_IPSR_GPSR(IP14_2, MMC_CLK),
  1496. PINMUX_IPSR_GPSR(IP14_3, SD2_CMD),
  1497. PINMUX_IPSR_GPSR(IP14_3, MMC_CMD),
  1498. PINMUX_IPSR_GPSR(IP14_4, SD2_DATA0),
  1499. PINMUX_IPSR_GPSR(IP14_4, MMC_D0),
  1500. PINMUX_IPSR_GPSR(IP14_5, SD2_DATA1),
  1501. PINMUX_IPSR_GPSR(IP14_5, MMC_D1),
  1502. PINMUX_IPSR_GPSR(IP14_6, SD2_DATA2),
  1503. PINMUX_IPSR_GPSR(IP14_6, MMC_D2),
  1504. PINMUX_IPSR_GPSR(IP14_7, SD2_DATA3),
  1505. PINMUX_IPSR_GPSR(IP14_7, MMC_D3),
  1506. PINMUX_IPSR_GPSR(IP14_10_8, SD2_CD),
  1507. PINMUX_IPSR_GPSR(IP14_10_8, MMC_D4),
  1508. PINMUX_IPSR_MSEL(IP14_10_8, IIC1_SCL_C, SEL_IIC1_2),
  1509. PINMUX_IPSR_MSEL(IP14_10_8, TX5_B, SEL_SCIF5_1),
  1510. PINMUX_IPSR_MSEL(IP14_10_8, SCIFA5_TXD_C, SEL_SCIFA5_2),
  1511. PINMUX_IPSR_GPSR(IP14_13_11, SD2_WP),
  1512. PINMUX_IPSR_GPSR(IP14_13_11, MMC_D5),
  1513. PINMUX_IPSR_MSEL(IP14_13_11, IIC1_SDA_C, SEL_IIC1_2),
  1514. PINMUX_IPSR_MSEL(IP14_13_11, RX5_B, SEL_SCIF5_1),
  1515. PINMUX_IPSR_MSEL(IP14_13_11, SCIFA5_RXD_C, SEL_SCIFA5_2),
  1516. PINMUX_IPSR_MSEL(IP14_16_14, MSIOF0_SCK, SEL_SOF0_0),
  1517. PINMUX_IPSR_MSEL(IP14_16_14, RX2_C, SEL_SCIF2_2),
  1518. PINMUX_IPSR_MSEL(IP14_16_14, ADIDATA, SEL_RAD_0),
  1519. PINMUX_IPSR_MSEL(IP14_16_14, VI1_CLK_C, SEL_VI1_2),
  1520. PINMUX_IPSR_GPSR(IP14_16_14, VI1_G0_B),
  1521. PINMUX_IPSR_MSEL(IP14_19_17, MSIOF0_SYNC, SEL_SOF0_0),
  1522. PINMUX_IPSR_MSEL(IP14_19_17, TX2_C, SEL_SCIF2_2),
  1523. PINMUX_IPSR_MSEL(IP14_19_17, ADICS_SAMP, SEL_RAD_0),
  1524. PINMUX_IPSR_MSEL(IP14_19_17, VI1_CLKENB_C, SEL_VI1_2),
  1525. PINMUX_IPSR_GPSR(IP14_19_17, VI1_G1_B),
  1526. PINMUX_IPSR_MSEL(IP14_22_20, MSIOF0_TXD, SEL_SOF0_0),
  1527. PINMUX_IPSR_MSEL(IP14_22_20, ADICLK, SEL_RAD_0),
  1528. PINMUX_IPSR_MSEL(IP14_22_20, VI1_FIELD_C, SEL_VI1_2),
  1529. PINMUX_IPSR_GPSR(IP14_22_20, VI1_G2_B),
  1530. PINMUX_IPSR_MSEL(IP14_25_23, MSIOF0_RXD, SEL_SOF0_0),
  1531. PINMUX_IPSR_MSEL(IP14_25_23, ADICHS0, SEL_RAD_0),
  1532. PINMUX_IPSR_MSEL(IP14_25_23, VI1_DATA0_C, SEL_VI1_2),
  1533. PINMUX_IPSR_GPSR(IP14_25_23, VI1_G3_B),
  1534. PINMUX_IPSR_MSEL(IP14_28_26, MSIOF0_SS1, SEL_SOF0_0),
  1535. PINMUX_IPSR_MSEL(IP14_28_26, MMC_D6, SEL_MMC_0),
  1536. PINMUX_IPSR_MSEL(IP14_28_26, ADICHS1, SEL_RAD_0),
  1537. PINMUX_IPSR_MSEL(IP14_28_26, TX0_E, SEL_SCIF0_4),
  1538. PINMUX_IPSR_MSEL(IP14_28_26, VI1_HSYNC_N_C, SEL_VI1_2),
  1539. PINMUX_IPSR_MSEL(IP14_28_26, IIC0_SCL_C, SEL_IIC0_2),
  1540. PINMUX_IPSR_GPSR(IP14_28_26, VI1_G4_B),
  1541. PINMUX_IPSR_MSEL(IP14_31_29, MSIOF0_SS2, SEL_SOF0_0),
  1542. PINMUX_IPSR_MSEL(IP14_31_29, MMC_D7, SEL_MMC_0),
  1543. PINMUX_IPSR_MSEL(IP14_31_29, ADICHS2, SEL_RAD_0),
  1544. PINMUX_IPSR_MSEL(IP14_31_29, RX0_E, SEL_SCIF0_4),
  1545. PINMUX_IPSR_MSEL(IP14_31_29, VI1_VSYNC_N_C, SEL_VI1_2),
  1546. PINMUX_IPSR_MSEL(IP14_31_29, IIC0_SDA_C, SEL_IIC0_2),
  1547. PINMUX_IPSR_GPSR(IP14_31_29, VI1_G5_B),
  1548. /* IPSR15 */
  1549. PINMUX_IPSR_MSEL(IP15_1_0, SIM0_RST, SEL_SIM_0),
  1550. PINMUX_IPSR_MSEL(IP15_1_0, IETX, SEL_IEB_0),
  1551. PINMUX_IPSR_MSEL(IP15_1_0, CAN1_TX_D, SEL_CAN1_3),
  1552. PINMUX_IPSR_GPSR(IP15_3_2, SIM0_CLK),
  1553. PINMUX_IPSR_MSEL(IP15_3_2, IECLK, SEL_IEB_0),
  1554. PINMUX_IPSR_MSEL(IP15_3_2, CAN_CLK_C, SEL_CANCLK_2),
  1555. PINMUX_IPSR_MSEL(IP15_5_4, SIM0_D, SEL_SIM_0),
  1556. PINMUX_IPSR_MSEL(IP15_5_4, IERX, SEL_IEB_0),
  1557. PINMUX_IPSR_MSEL(IP15_5_4, CAN1_RX_D, SEL_CAN1_3),
  1558. PINMUX_IPSR_MSEL(IP15_8_6, GPS_CLK, SEL_GPS_0),
  1559. PINMUX_IPSR_MSEL(IP15_8_6, DU1_DOTCLKIN_C, SEL_DIS_2),
  1560. PINMUX_IPSR_MSEL(IP15_8_6, AUDIO_CLKB_B, SEL_ADG_1),
  1561. PINMUX_IPSR_GPSR(IP15_8_6, PWM5_B),
  1562. PINMUX_IPSR_MSEL(IP15_8_6, SCIFA3_TXD_C, SEL_SCIFA3_2),
  1563. PINMUX_IPSR_MSEL(IP15_11_9, GPS_SIGN, SEL_GPS_0),
  1564. PINMUX_IPSR_MSEL(IP15_11_9, TX4_C, SEL_SCIF4_2),
  1565. PINMUX_IPSR_MSEL(IP15_11_9, SCIFA4_TXD_C, SEL_SCIFA4_2),
  1566. PINMUX_IPSR_GPSR(IP15_11_9, PWM5),
  1567. PINMUX_IPSR_GPSR(IP15_11_9, VI1_G6_B),
  1568. PINMUX_IPSR_MSEL(IP15_11_9, SCIFA3_RXD_C, SEL_SCIFA3_2),
  1569. PINMUX_IPSR_MSEL(IP15_14_12, GPS_MAG, SEL_GPS_0),
  1570. PINMUX_IPSR_MSEL(IP15_14_12, RX4_C, SEL_SCIF4_2),
  1571. PINMUX_IPSR_MSEL(IP15_14_12, SCIFA4_RXD_C, SEL_SCIFA4_2),
  1572. PINMUX_IPSR_GPSR(IP15_14_12, PWM6),
  1573. PINMUX_IPSR_GPSR(IP15_14_12, VI1_G7_B),
  1574. PINMUX_IPSR_MSEL(IP15_14_12, SCIFA3_SCK_C, SEL_SCIFA3_2),
  1575. PINMUX_IPSR_MSEL(IP15_17_15, HCTS0_N, SEL_HSCIF0_0),
  1576. PINMUX_IPSR_MSEL(IP15_17_15, SCIFB0_CTS_N, SEL_SCIFB_0),
  1577. PINMUX_IPSR_MSEL(IP15_17_15, GLO_I0_C, SEL_GPS_2),
  1578. PINMUX_IPSR_MSEL(IP15_17_15, TCLK1, SEL_TMU1_0),
  1579. PINMUX_IPSR_MSEL(IP15_17_15, VI1_DATA1_C, SEL_VI1_2),
  1580. PINMUX_IPSR_MSEL(IP15_20_18, HRTS0_N, SEL_HSCIF0_0),
  1581. PINMUX_IPSR_MSEL(IP15_20_18, SCIFB0_RTS_N, SEL_SCIFB_0),
  1582. PINMUX_IPSR_MSEL(IP15_20_18, GLO_I1_C, SEL_GPS_2),
  1583. PINMUX_IPSR_MSEL(IP15_20_18, VI1_DATA2_C, SEL_VI1_2),
  1584. PINMUX_IPSR_MSEL(IP15_23_21, HSCK0, SEL_HSCIF0_0),
  1585. PINMUX_IPSR_MSEL(IP15_23_21, SCIFB0_SCK, SEL_SCIFB_0),
  1586. PINMUX_IPSR_MSEL(IP15_23_21, GLO_Q0_C, SEL_GPS_2),
  1587. PINMUX_IPSR_MSEL(IP15_23_21, CAN_CLK, SEL_CANCLK_0),
  1588. PINMUX_IPSR_GPSR(IP15_23_21, TCLK2),
  1589. PINMUX_IPSR_MSEL(IP15_23_21, VI1_DATA3_C, SEL_VI1_2),
  1590. PINMUX_IPSR_MSEL(IP15_26_24, HRX0, SEL_HSCIF0_0),
  1591. PINMUX_IPSR_MSEL(IP15_26_24, SCIFB0_RXD, SEL_SCIFB_0),
  1592. PINMUX_IPSR_MSEL(IP15_26_24, GLO_Q1_C, SEL_GPS_2),
  1593. PINMUX_IPSR_MSEL(IP15_26_24, CAN0_RX_B, SEL_CAN0_1),
  1594. PINMUX_IPSR_MSEL(IP15_26_24, VI1_DATA4_C, SEL_VI1_2),
  1595. PINMUX_IPSR_MSEL(IP15_29_27, HTX0, SEL_HSCIF0_0),
  1596. PINMUX_IPSR_MSEL(IP15_29_27, SCIFB0_TXD, SEL_SCIFB_0),
  1597. PINMUX_IPSR_MSEL(IP15_29_27, GLO_SCLK_C, SEL_GPS_2),
  1598. PINMUX_IPSR_MSEL(IP15_29_27, CAN0_TX_B, SEL_CAN0_1),
  1599. PINMUX_IPSR_MSEL(IP15_29_27, VI1_DATA5_C, SEL_VI1_2),
  1600. /* IPSR16 */
  1601. PINMUX_IPSR_MSEL(IP16_2_0, HRX1, SEL_HSCIF1_0),
  1602. PINMUX_IPSR_MSEL(IP16_2_0, SCIFB1_RXD, SEL_SCIFB1_0),
  1603. PINMUX_IPSR_GPSR(IP16_2_0, VI1_R0_B),
  1604. PINMUX_IPSR_MSEL(IP16_2_0, GLO_SDATA_C, SEL_GPS_2),
  1605. PINMUX_IPSR_MSEL(IP16_2_0, VI1_DATA6_C, SEL_VI1_2),
  1606. PINMUX_IPSR_MSEL(IP16_5_3, HTX1, SEL_HSCIF1_0),
  1607. PINMUX_IPSR_MSEL(IP16_5_3, SCIFB1_TXD, SEL_SCIFB1_0),
  1608. PINMUX_IPSR_GPSR(IP16_5_3, VI1_R1_B),
  1609. PINMUX_IPSR_MSEL(IP16_5_3, GLO_SS_C, SEL_GPS_2),
  1610. PINMUX_IPSR_MSEL(IP16_5_3, VI1_DATA7_C, SEL_VI1_2),
  1611. PINMUX_IPSR_MSEL(IP16_7_6, HSCK1, SEL_HSCIF1_0),
  1612. PINMUX_IPSR_MSEL(IP16_7_6, SCIFB1_SCK, SEL_SCIFB1_0),
  1613. PINMUX_IPSR_GPSR(IP16_7_6, MLB_CLK),
  1614. PINMUX_IPSR_MSEL(IP16_7_6, GLO_RFON_C, SEL_GPS_2),
  1615. PINMUX_IPSR_MSEL(IP16_9_8, HCTS1_N, SEL_HSCIF1_0),
  1616. PINMUX_IPSR_GPSR(IP16_9_8, SCIFB1_CTS_N),
  1617. PINMUX_IPSR_GPSR(IP16_9_8, MLB_SIG),
  1618. PINMUX_IPSR_MSEL(IP16_9_8, CAN1_TX_B, SEL_CAN1_1),
  1619. PINMUX_IPSR_MSEL(IP16_11_10, HRTS1_N, SEL_HSCIF1_0),
  1620. PINMUX_IPSR_GPSR(IP16_11_10, SCIFB1_RTS_N),
  1621. PINMUX_IPSR_GPSR(IP16_11_10, MLB_DAT),
  1622. PINMUX_IPSR_MSEL(IP16_11_10, CAN1_RX_B, SEL_CAN1_1),
  1623. };
  1624. static const struct sh_pfc_pin pinmux_pins[] = {
  1625. PINMUX_GPIO_GP_ALL(),
  1626. };
  1627. /* - ADI -------------------------------------------------------------------- */
  1628. static const unsigned int adi_common_pins[] = {
  1629. /* ADIDATA, ADICS/SAMP, ADICLK */
  1630. RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25), RCAR_GP_PIN(6, 26),
  1631. };
  1632. static const unsigned int adi_common_mux[] = {
  1633. /* ADIDATA, ADICS/SAMP, ADICLK */
  1634. ADIDATA_MARK, ADICS_SAMP_MARK, ADICLK_MARK,
  1635. };
  1636. static const unsigned int adi_chsel0_pins[] = {
  1637. /* ADICHS 0 */
  1638. RCAR_GP_PIN(6, 27),
  1639. };
  1640. static const unsigned int adi_chsel0_mux[] = {
  1641. /* ADICHS 0 */
  1642. ADICHS0_MARK,
  1643. };
  1644. static const unsigned int adi_chsel1_pins[] = {
  1645. /* ADICHS 1 */
  1646. RCAR_GP_PIN(6, 28),
  1647. };
  1648. static const unsigned int adi_chsel1_mux[] = {
  1649. /* ADICHS 1 */
  1650. ADICHS1_MARK,
  1651. };
  1652. static const unsigned int adi_chsel2_pins[] = {
  1653. /* ADICHS 2 */
  1654. RCAR_GP_PIN(6, 29),
  1655. };
  1656. static const unsigned int adi_chsel2_mux[] = {
  1657. /* ADICHS 2 */
  1658. ADICHS2_MARK,
  1659. };
  1660. static const unsigned int adi_common_b_pins[] = {
  1661. /* ADIDATA B, ADICS/SAMP B, ADICLK B */
  1662. RCAR_GP_PIN(5, 25), RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27),
  1663. };
  1664. static const unsigned int adi_common_b_mux[] = {
  1665. /* ADIDATA B, ADICS/SAMP B, ADICLK B */
  1666. ADIDATA_B_MARK, ADICS_SAMP_B_MARK, ADICLK_B_MARK,
  1667. };
  1668. static const unsigned int adi_chsel0_b_pins[] = {
  1669. /* ADICHS B 0 */
  1670. RCAR_GP_PIN(5, 28),
  1671. };
  1672. static const unsigned int adi_chsel0_b_mux[] = {
  1673. /* ADICHS B 0 */
  1674. ADICHS0_B_MARK,
  1675. };
  1676. static const unsigned int adi_chsel1_b_pins[] = {
  1677. /* ADICHS B 1 */
  1678. RCAR_GP_PIN(5, 29),
  1679. };
  1680. static const unsigned int adi_chsel1_b_mux[] = {
  1681. /* ADICHS B 1 */
  1682. ADICHS1_B_MARK,
  1683. };
  1684. static const unsigned int adi_chsel2_b_pins[] = {
  1685. /* ADICHS B 2 */
  1686. RCAR_GP_PIN(5, 30),
  1687. };
  1688. static const unsigned int adi_chsel2_b_mux[] = {
  1689. /* ADICHS B 2 */
  1690. ADICHS2_B_MARK,
  1691. };
  1692. /* - Audio Clock ------------------------------------------------------------ */
  1693. static const unsigned int audio_clk_a_pins[] = {
  1694. /* CLK */
  1695. RCAR_GP_PIN(2, 28),
  1696. };
  1697. static const unsigned int audio_clk_a_mux[] = {
  1698. AUDIO_CLKA_MARK,
  1699. };
  1700. static const unsigned int audio_clk_b_pins[] = {
  1701. /* CLK */
  1702. RCAR_GP_PIN(2, 29),
  1703. };
  1704. static const unsigned int audio_clk_b_mux[] = {
  1705. AUDIO_CLKB_MARK,
  1706. };
  1707. static const unsigned int audio_clk_b_b_pins[] = {
  1708. /* CLK */
  1709. RCAR_GP_PIN(7, 20),
  1710. };
  1711. static const unsigned int audio_clk_b_b_mux[] = {
  1712. AUDIO_CLKB_B_MARK,
  1713. };
  1714. static const unsigned int audio_clk_c_pins[] = {
  1715. /* CLK */
  1716. RCAR_GP_PIN(2, 30),
  1717. };
  1718. static const unsigned int audio_clk_c_mux[] = {
  1719. AUDIO_CLKC_MARK,
  1720. };
  1721. static const unsigned int audio_clkout_pins[] = {
  1722. /* CLK */
  1723. RCAR_GP_PIN(2, 31),
  1724. };
  1725. static const unsigned int audio_clkout_mux[] = {
  1726. AUDIO_CLKOUT_MARK,
  1727. };
  1728. /* - AVB -------------------------------------------------------------------- */
  1729. static const unsigned int avb_link_pins[] = {
  1730. RCAR_GP_PIN(5, 14),
  1731. };
  1732. static const unsigned int avb_link_mux[] = {
  1733. AVB_LINK_MARK,
  1734. };
  1735. static const unsigned int avb_magic_pins[] = {
  1736. RCAR_GP_PIN(5, 11),
  1737. };
  1738. static const unsigned int avb_magic_mux[] = {
  1739. AVB_MAGIC_MARK,
  1740. };
  1741. static const unsigned int avb_phy_int_pins[] = {
  1742. RCAR_GP_PIN(5, 16),
  1743. };
  1744. static const unsigned int avb_phy_int_mux[] = {
  1745. AVB_PHY_INT_MARK,
  1746. };
  1747. static const unsigned int avb_mdio_pins[] = {
  1748. RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 9),
  1749. };
  1750. static const unsigned int avb_mdio_mux[] = {
  1751. AVB_MDC_MARK, AVB_MDIO_MARK,
  1752. };
  1753. static const unsigned int avb_mii_pins[] = {
  1754. RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
  1755. RCAR_GP_PIN(5, 21),
  1756. RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
  1757. RCAR_GP_PIN(5, 3),
  1758. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 10),
  1759. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27),
  1760. RCAR_GP_PIN(5, 28), RCAR_GP_PIN(5, 29),
  1761. };
  1762. static const unsigned int avb_mii_mux[] = {
  1763. AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
  1764. AVB_TXD3_MARK,
  1765. AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
  1766. AVB_RXD3_MARK,
  1767. AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
  1768. AVB_CRS_MARK, AVB_TX_EN_MARK, AVB_TX_ER_MARK,
  1769. AVB_TX_CLK_MARK, AVB_COL_MARK,
  1770. };
  1771. static const unsigned int avb_gmii_pins[] = {
  1772. RCAR_GP_PIN(5, 18), RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
  1773. RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 22), RCAR_GP_PIN(5, 23),
  1774. RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 25),
  1775. RCAR_GP_PIN(5, 0), RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 2),
  1776. RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5),
  1777. RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7),
  1778. RCAR_GP_PIN(5, 8), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 10),
  1779. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 30), RCAR_GP_PIN(5, 17),
  1780. RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 27), RCAR_GP_PIN(5, 28),
  1781. RCAR_GP_PIN(5, 29),
  1782. };
  1783. static const unsigned int avb_gmii_mux[] = {
  1784. AVB_TXD0_MARK, AVB_TXD1_MARK, AVB_TXD2_MARK,
  1785. AVB_TXD3_MARK, AVB_TXD4_MARK, AVB_TXD5_MARK,
  1786. AVB_TXD6_MARK, AVB_TXD7_MARK,
  1787. AVB_RXD0_MARK, AVB_RXD1_MARK, AVB_RXD2_MARK,
  1788. AVB_RXD3_MARK, AVB_RXD4_MARK, AVB_RXD5_MARK,
  1789. AVB_RXD6_MARK, AVB_RXD7_MARK,
  1790. AVB_RX_ER_MARK, AVB_RX_CLK_MARK, AVB_RX_DV_MARK,
  1791. AVB_CRS_MARK, AVB_GTX_CLK_MARK, AVB_GTXREFCLK_MARK,
  1792. AVB_TX_EN_MARK, AVB_TX_ER_MARK, AVB_TX_CLK_MARK,
  1793. AVB_COL_MARK,
  1794. };
  1795. /* - CAN -------------------------------------------------------------------- */
  1796. static const unsigned int can0_data_pins[] = {
  1797. /* TX, RX */
  1798. RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
  1799. };
  1800. static const unsigned int can0_data_mux[] = {
  1801. CAN0_TX_MARK, CAN0_RX_MARK,
  1802. };
  1803. static const unsigned int can0_data_b_pins[] = {
  1804. /* TX, RX */
  1805. RCAR_GP_PIN(7, 4), RCAR_GP_PIN(7, 3),
  1806. };
  1807. static const unsigned int can0_data_b_mux[] = {
  1808. CAN0_TX_B_MARK, CAN0_RX_B_MARK,
  1809. };
  1810. static const unsigned int can0_data_c_pins[] = {
  1811. /* TX, RX */
  1812. RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
  1813. };
  1814. static const unsigned int can0_data_c_mux[] = {
  1815. CAN0_TX_C_MARK, CAN0_RX_C_MARK,
  1816. };
  1817. static const unsigned int can0_data_d_pins[] = {
  1818. /* TX, RX */
  1819. RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 27),
  1820. };
  1821. static const unsigned int can0_data_d_mux[] = {
  1822. CAN0_TX_D_MARK, CAN0_RX_D_MARK,
  1823. };
  1824. static const unsigned int can0_data_e_pins[] = {
  1825. /* TX, RX */
  1826. RCAR_GP_PIN(4, 18), RCAR_GP_PIN(4, 28),
  1827. };
  1828. static const unsigned int can0_data_e_mux[] = {
  1829. CAN0_TX_E_MARK, CAN0_RX_E_MARK,
  1830. };
  1831. static const unsigned int can0_data_f_pins[] = {
  1832. /* TX, RX */
  1833. RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
  1834. };
  1835. static const unsigned int can0_data_f_mux[] = {
  1836. CAN0_TX_F_MARK, CAN0_RX_F_MARK,
  1837. };
  1838. static const unsigned int can1_data_pins[] = {
  1839. /* TX, RX */
  1840. RCAR_GP_PIN(3, 21), RCAR_GP_PIN(3, 20),
  1841. };
  1842. static const unsigned int can1_data_mux[] = {
  1843. CAN1_TX_MARK, CAN1_RX_MARK,
  1844. };
  1845. static const unsigned int can1_data_b_pins[] = {
  1846. /* TX, RX */
  1847. RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
  1848. };
  1849. static const unsigned int can1_data_b_mux[] = {
  1850. CAN1_TX_B_MARK, CAN1_RX_B_MARK,
  1851. };
  1852. static const unsigned int can1_data_c_pins[] = {
  1853. /* TX, RX */
  1854. RCAR_GP_PIN(5, 20), RCAR_GP_PIN(5, 19),
  1855. };
  1856. static const unsigned int can1_data_c_mux[] = {
  1857. CAN1_TX_C_MARK, CAN1_RX_C_MARK,
  1858. };
  1859. static const unsigned int can1_data_d_pins[] = {
  1860. /* TX, RX */
  1861. RCAR_GP_PIN(4, 29), RCAR_GP_PIN(4, 31),
  1862. };
  1863. static const unsigned int can1_data_d_mux[] = {
  1864. CAN1_TX_D_MARK, CAN1_RX_D_MARK,
  1865. };
  1866. static const unsigned int can_clk_pins[] = {
  1867. /* CLK */
  1868. RCAR_GP_PIN(7, 2),
  1869. };
  1870. static const unsigned int can_clk_mux[] = {
  1871. CAN_CLK_MARK,
  1872. };
  1873. static const unsigned int can_clk_b_pins[] = {
  1874. /* CLK */
  1875. RCAR_GP_PIN(5, 21),
  1876. };
  1877. static const unsigned int can_clk_b_mux[] = {
  1878. CAN_CLK_B_MARK,
  1879. };
  1880. static const unsigned int can_clk_c_pins[] = {
  1881. /* CLK */
  1882. RCAR_GP_PIN(4, 30),
  1883. };
  1884. static const unsigned int can_clk_c_mux[] = {
  1885. CAN_CLK_C_MARK,
  1886. };
  1887. static const unsigned int can_clk_d_pins[] = {
  1888. /* CLK */
  1889. RCAR_GP_PIN(7, 19),
  1890. };
  1891. static const unsigned int can_clk_d_mux[] = {
  1892. CAN_CLK_D_MARK,
  1893. };
  1894. /* - DU --------------------------------------------------------------------- */
  1895. static const unsigned int du_rgb666_pins[] = {
  1896. /* R[7:2], G[7:2], B[7:2] */
  1897. RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
  1898. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
  1899. RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
  1900. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
  1901. RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
  1902. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
  1903. };
  1904. static const unsigned int du_rgb666_mux[] = {
  1905. DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
  1906. DU1_DR3_MARK, DU1_DR2_MARK,
  1907. DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
  1908. DU1_DG3_MARK, DU1_DG2_MARK,
  1909. DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
  1910. DU1_DB3_MARK, DU1_DB2_MARK,
  1911. };
  1912. static const unsigned int du_rgb888_pins[] = {
  1913. /* R[7:0], G[7:0], B[7:0] */
  1914. RCAR_GP_PIN(3, 7), RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 5),
  1915. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 3), RCAR_GP_PIN(3, 2),
  1916. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
  1917. RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
  1918. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 11), RCAR_GP_PIN(3, 10),
  1919. RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
  1920. RCAR_GP_PIN(3, 23), RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
  1921. RCAR_GP_PIN(3, 20), RCAR_GP_PIN(3, 19), RCAR_GP_PIN(3, 18),
  1922. RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
  1923. };
  1924. static const unsigned int du_rgb888_mux[] = {
  1925. DU1_DR7_MARK, DU1_DR6_MARK, DU1_DR5_MARK, DU1_DR4_MARK,
  1926. DU1_DR3_MARK, DU1_DR2_MARK, DU1_DR1_MARK, DU1_DR0_MARK,
  1927. DU1_DG7_MARK, DU1_DG6_MARK, DU1_DG5_MARK, DU1_DG4_MARK,
  1928. DU1_DG3_MARK, DU1_DG2_MARK, DU1_DG1_MARK, DU1_DG0_MARK,
  1929. DU1_DB7_MARK, DU1_DB6_MARK, DU1_DB5_MARK, DU1_DB4_MARK,
  1930. DU1_DB3_MARK, DU1_DB2_MARK, DU1_DB1_MARK, DU1_DB0_MARK,
  1931. };
  1932. static const unsigned int du_clk_out_0_pins[] = {
  1933. /* CLKOUT */
  1934. RCAR_GP_PIN(3, 25),
  1935. };
  1936. static const unsigned int du_clk_out_0_mux[] = {
  1937. DU1_DOTCLKOUT0_MARK
  1938. };
  1939. static const unsigned int du_clk_out_1_pins[] = {
  1940. /* CLKOUT */
  1941. RCAR_GP_PIN(3, 26),
  1942. };
  1943. static const unsigned int du_clk_out_1_mux[] = {
  1944. DU1_DOTCLKOUT1_MARK
  1945. };
  1946. static const unsigned int du_sync_pins[] = {
  1947. /* EXVSYNC/VSYNC, EXHSYNC/HSYNC */
  1948. RCAR_GP_PIN(3, 28), RCAR_GP_PIN(3, 27),
  1949. };
  1950. static const unsigned int du_sync_mux[] = {
  1951. DU1_EXVSYNC_DU1_VSYNC_MARK, DU1_EXHSYNC_DU1_HSYNC_MARK
  1952. };
  1953. static const unsigned int du_oddf_pins[] = {
  1954. /* EXDISP/EXODDF/EXCDE */
  1955. RCAR_GP_PIN(3, 29),
  1956. };
  1957. static const unsigned int du_oddf_mux[] = {
  1958. DU1_EXODDF_DU1_ODDF_DISP_CDE_MARK,
  1959. };
  1960. static const unsigned int du_cde_pins[] = {
  1961. /* CDE */
  1962. RCAR_GP_PIN(3, 31),
  1963. };
  1964. static const unsigned int du_cde_mux[] = {
  1965. DU1_CDE_MARK,
  1966. };
  1967. static const unsigned int du_disp_pins[] = {
  1968. /* DISP */
  1969. RCAR_GP_PIN(3, 30),
  1970. };
  1971. static const unsigned int du_disp_mux[] = {
  1972. DU1_DISP_MARK,
  1973. };
  1974. static const unsigned int du0_clk_in_pins[] = {
  1975. /* CLKIN */
  1976. RCAR_GP_PIN(6, 31),
  1977. };
  1978. static const unsigned int du0_clk_in_mux[] = {
  1979. DU0_DOTCLKIN_MARK
  1980. };
  1981. static const unsigned int du1_clk_in_pins[] = {
  1982. /* CLKIN */
  1983. RCAR_GP_PIN(3, 24),
  1984. };
  1985. static const unsigned int du1_clk_in_mux[] = {
  1986. DU1_DOTCLKIN_MARK
  1987. };
  1988. static const unsigned int du1_clk_in_b_pins[] = {
  1989. /* CLKIN */
  1990. RCAR_GP_PIN(7, 19),
  1991. };
  1992. static const unsigned int du1_clk_in_b_mux[] = {
  1993. DU1_DOTCLKIN_B_MARK,
  1994. };
  1995. static const unsigned int du1_clk_in_c_pins[] = {
  1996. /* CLKIN */
  1997. RCAR_GP_PIN(7, 20),
  1998. };
  1999. static const unsigned int du1_clk_in_c_mux[] = {
  2000. DU1_DOTCLKIN_C_MARK,
  2001. };
  2002. /* - ETH -------------------------------------------------------------------- */
  2003. static const unsigned int eth_link_pins[] = {
  2004. /* LINK */
  2005. RCAR_GP_PIN(5, 18),
  2006. };
  2007. static const unsigned int eth_link_mux[] = {
  2008. ETH_LINK_MARK,
  2009. };
  2010. static const unsigned int eth_magic_pins[] = {
  2011. /* MAGIC */
  2012. RCAR_GP_PIN(5, 22),
  2013. };
  2014. static const unsigned int eth_magic_mux[] = {
  2015. ETH_MAGIC_MARK,
  2016. };
  2017. static const unsigned int eth_mdio_pins[] = {
  2018. /* MDC, MDIO */
  2019. RCAR_GP_PIN(5, 24), RCAR_GP_PIN(5, 13),
  2020. };
  2021. static const unsigned int eth_mdio_mux[] = {
  2022. ETH_MDC_MARK, ETH_MDIO_MARK,
  2023. };
  2024. static const unsigned int eth_rmii_pins[] = {
  2025. /* RXD[0:1], RX_ER, CRS_DV, TXD[0:1], TX_EN, REF_CLK */
  2026. RCAR_GP_PIN(5, 16), RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 15),
  2027. RCAR_GP_PIN(5, 14), RCAR_GP_PIN(5, 23), RCAR_GP_PIN(5, 20),
  2028. RCAR_GP_PIN(5, 21), RCAR_GP_PIN(5, 19),
  2029. };
  2030. static const unsigned int eth_rmii_mux[] = {
  2031. ETH_RXD0_MARK, ETH_RXD1_MARK, ETH_RX_ER_MARK, ETH_CRS_DV_MARK,
  2032. ETH_TXD0_MARK, ETH_TXD1_MARK, ETH_TX_EN_MARK, ETH_REFCLK_MARK,
  2033. };
  2034. /* - HSCIF0 ----------------------------------------------------------------- */
  2035. static const unsigned int hscif0_data_pins[] = {
  2036. /* RX, TX */
  2037. RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
  2038. };
  2039. static const unsigned int hscif0_data_mux[] = {
  2040. HRX0_MARK, HTX0_MARK,
  2041. };
  2042. static const unsigned int hscif0_clk_pins[] = {
  2043. /* SCK */
  2044. RCAR_GP_PIN(7, 2),
  2045. };
  2046. static const unsigned int hscif0_clk_mux[] = {
  2047. HSCK0_MARK,
  2048. };
  2049. static const unsigned int hscif0_ctrl_pins[] = {
  2050. /* RTS, CTS */
  2051. RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
  2052. };
  2053. static const unsigned int hscif0_ctrl_mux[] = {
  2054. HRTS0_N_MARK, HCTS0_N_MARK,
  2055. };
  2056. static const unsigned int hscif0_data_b_pins[] = {
  2057. /* RX, TX */
  2058. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 15),
  2059. };
  2060. static const unsigned int hscif0_data_b_mux[] = {
  2061. HRX0_B_MARK, HTX0_B_MARK,
  2062. };
  2063. static const unsigned int hscif0_ctrl_b_pins[] = {
  2064. /* RTS, CTS */
  2065. RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 13),
  2066. };
  2067. static const unsigned int hscif0_ctrl_b_mux[] = {
  2068. HRTS0_N_B_MARK, HCTS0_N_B_MARK,
  2069. };
  2070. static const unsigned int hscif0_data_c_pins[] = {
  2071. /* RX, TX */
  2072. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  2073. };
  2074. static const unsigned int hscif0_data_c_mux[] = {
  2075. HRX0_C_MARK, HTX0_C_MARK,
  2076. };
  2077. static const unsigned int hscif0_clk_c_pins[] = {
  2078. /* SCK */
  2079. RCAR_GP_PIN(5, 31),
  2080. };
  2081. static const unsigned int hscif0_clk_c_mux[] = {
  2082. HSCK0_C_MARK,
  2083. };
  2084. /* - HSCIF1 ----------------------------------------------------------------- */
  2085. static const unsigned int hscif1_data_pins[] = {
  2086. /* RX, TX */
  2087. RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
  2088. };
  2089. static const unsigned int hscif1_data_mux[] = {
  2090. HRX1_MARK, HTX1_MARK,
  2091. };
  2092. static const unsigned int hscif1_clk_pins[] = {
  2093. /* SCK */
  2094. RCAR_GP_PIN(7, 7),
  2095. };
  2096. static const unsigned int hscif1_clk_mux[] = {
  2097. HSCK1_MARK,
  2098. };
  2099. static const unsigned int hscif1_ctrl_pins[] = {
  2100. /* RTS, CTS */
  2101. RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
  2102. };
  2103. static const unsigned int hscif1_ctrl_mux[] = {
  2104. HRTS1_N_MARK, HCTS1_N_MARK,
  2105. };
  2106. static const unsigned int hscif1_data_b_pins[] = {
  2107. /* RX, TX */
  2108. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
  2109. };
  2110. static const unsigned int hscif1_data_b_mux[] = {
  2111. HRX1_B_MARK, HTX1_B_MARK,
  2112. };
  2113. static const unsigned int hscif1_data_c_pins[] = {
  2114. /* RX, TX */
  2115. RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
  2116. };
  2117. static const unsigned int hscif1_data_c_mux[] = {
  2118. HRX1_C_MARK, HTX1_C_MARK,
  2119. };
  2120. static const unsigned int hscif1_clk_c_pins[] = {
  2121. /* SCK */
  2122. RCAR_GP_PIN(7, 16),
  2123. };
  2124. static const unsigned int hscif1_clk_c_mux[] = {
  2125. HSCK1_C_MARK,
  2126. };
  2127. static const unsigned int hscif1_ctrl_c_pins[] = {
  2128. /* RTS, CTS */
  2129. RCAR_GP_PIN(7, 18), RCAR_GP_PIN(7, 17),
  2130. };
  2131. static const unsigned int hscif1_ctrl_c_mux[] = {
  2132. HRTS1_N_C_MARK, HCTS1_N_C_MARK,
  2133. };
  2134. static const unsigned int hscif1_data_d_pins[] = {
  2135. /* RX, TX */
  2136. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
  2137. };
  2138. static const unsigned int hscif1_data_d_mux[] = {
  2139. HRX1_D_MARK, HTX1_D_MARK,
  2140. };
  2141. static const unsigned int hscif1_data_e_pins[] = {
  2142. /* RX, TX */
  2143. RCAR_GP_PIN(7, 14), RCAR_GP_PIN(7, 15),
  2144. };
  2145. static const unsigned int hscif1_data_e_mux[] = {
  2146. HRX1_C_MARK, HTX1_C_MARK,
  2147. };
  2148. static const unsigned int hscif1_clk_e_pins[] = {
  2149. /* SCK */
  2150. RCAR_GP_PIN(2, 6),
  2151. };
  2152. static const unsigned int hscif1_clk_e_mux[] = {
  2153. HSCK1_E_MARK,
  2154. };
  2155. static const unsigned int hscif1_ctrl_e_pins[] = {
  2156. /* RTS, CTS */
  2157. RCAR_GP_PIN(2, 8), RCAR_GP_PIN(2, 7),
  2158. };
  2159. static const unsigned int hscif1_ctrl_e_mux[] = {
  2160. HRTS1_N_E_MARK, HCTS1_N_E_MARK,
  2161. };
  2162. /* - HSCIF2 ----------------------------------------------------------------- */
  2163. static const unsigned int hscif2_data_pins[] = {
  2164. /* RX, TX */
  2165. RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
  2166. };
  2167. static const unsigned int hscif2_data_mux[] = {
  2168. HRX2_MARK, HTX2_MARK,
  2169. };
  2170. static const unsigned int hscif2_clk_pins[] = {
  2171. /* SCK */
  2172. RCAR_GP_PIN(4, 15),
  2173. };
  2174. static const unsigned int hscif2_clk_mux[] = {
  2175. HSCK2_MARK,
  2176. };
  2177. static const unsigned int hscif2_ctrl_pins[] = {
  2178. /* RTS, CTS */
  2179. RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
  2180. };
  2181. static const unsigned int hscif2_ctrl_mux[] = {
  2182. HRTS2_N_MARK, HCTS2_N_MARK,
  2183. };
  2184. static const unsigned int hscif2_data_b_pins[] = {
  2185. /* RX, TX */
  2186. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 22),
  2187. };
  2188. static const unsigned int hscif2_data_b_mux[] = {
  2189. HRX2_B_MARK, HTX2_B_MARK,
  2190. };
  2191. static const unsigned int hscif2_ctrl_b_pins[] = {
  2192. /* RTS, CTS */
  2193. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 21),
  2194. };
  2195. static const unsigned int hscif2_ctrl_b_mux[] = {
  2196. HRTS2_N_B_MARK, HCTS2_N_B_MARK,
  2197. };
  2198. static const unsigned int hscif2_data_c_pins[] = {
  2199. /* RX, TX */
  2200. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  2201. };
  2202. static const unsigned int hscif2_data_c_mux[] = {
  2203. HRX2_C_MARK, HTX2_C_MARK,
  2204. };
  2205. static const unsigned int hscif2_clk_c_pins[] = {
  2206. /* SCK */
  2207. RCAR_GP_PIN(5, 31),
  2208. };
  2209. static const unsigned int hscif2_clk_c_mux[] = {
  2210. HSCK2_C_MARK,
  2211. };
  2212. static const unsigned int hscif2_data_d_pins[] = {
  2213. /* RX, TX */
  2214. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(5, 31),
  2215. };
  2216. static const unsigned int hscif2_data_d_mux[] = {
  2217. HRX2_B_MARK, HTX2_D_MARK,
  2218. };
  2219. /* - I2C0 ------------------------------------------------------------------- */
  2220. static const unsigned int i2c0_pins[] = {
  2221. /* SCL, SDA */
  2222. RCAR_GP_PIN(0, 24), RCAR_GP_PIN(0, 25),
  2223. };
  2224. static const unsigned int i2c0_mux[] = {
  2225. I2C0_SCL_MARK, I2C0_SDA_MARK,
  2226. };
  2227. static const unsigned int i2c0_b_pins[] = {
  2228. /* SCL, SDA */
  2229. RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
  2230. };
  2231. static const unsigned int i2c0_b_mux[] = {
  2232. I2C0_SCL_B_MARK, I2C0_SDA_B_MARK,
  2233. };
  2234. static const unsigned int i2c0_c_pins[] = {
  2235. /* SCL, SDA */
  2236. RCAR_GP_PIN(0, 16), RCAR_GP_PIN(1, 1),
  2237. };
  2238. static const unsigned int i2c0_c_mux[] = {
  2239. I2C0_SCL_C_MARK, I2C0_SDA_C_MARK,
  2240. };
  2241. /* - I2C1 ------------------------------------------------------------------- */
  2242. static const unsigned int i2c1_pins[] = {
  2243. /* SCL, SDA */
  2244. RCAR_GP_PIN(1, 10), RCAR_GP_PIN(1, 11),
  2245. };
  2246. static const unsigned int i2c1_mux[] = {
  2247. I2C1_SCL_MARK, I2C1_SDA_MARK,
  2248. };
  2249. static const unsigned int i2c1_b_pins[] = {
  2250. /* SCL, SDA */
  2251. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
  2252. };
  2253. static const unsigned int i2c1_b_mux[] = {
  2254. I2C1_SCL_B_MARK, I2C1_SDA_B_MARK,
  2255. };
  2256. static const unsigned int i2c1_c_pins[] = {
  2257. /* SCL, SDA */
  2258. RCAR_GP_PIN(6, 14), RCAR_GP_PIN(6, 15),
  2259. };
  2260. static const unsigned int i2c1_c_mux[] = {
  2261. I2C1_SCL_C_MARK, I2C1_SDA_C_MARK,
  2262. };
  2263. static const unsigned int i2c1_d_pins[] = {
  2264. /* SCL, SDA */
  2265. RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
  2266. };
  2267. static const unsigned int i2c1_d_mux[] = {
  2268. I2C1_SCL_D_MARK, I2C1_SDA_D_MARK,
  2269. };
  2270. static const unsigned int i2c1_e_pins[] = {
  2271. /* SCL, SDA */
  2272. RCAR_GP_PIN(7, 15), RCAR_GP_PIN(7, 16),
  2273. };
  2274. static const unsigned int i2c1_e_mux[] = {
  2275. I2C1_SCL_E_MARK, I2C1_SDA_E_MARK,
  2276. };
  2277. /* - I2C2 ------------------------------------------------------------------- */
  2278. static const unsigned int i2c2_pins[] = {
  2279. /* SCL, SDA */
  2280. RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
  2281. };
  2282. static const unsigned int i2c2_mux[] = {
  2283. I2C2_SCL_MARK, I2C2_SDA_MARK,
  2284. };
  2285. static const unsigned int i2c2_b_pins[] = {
  2286. /* SCL, SDA */
  2287. RCAR_GP_PIN(3, 26), RCAR_GP_PIN(3, 29),
  2288. };
  2289. static const unsigned int i2c2_b_mux[] = {
  2290. I2C2_SCL_B_MARK, I2C2_SDA_B_MARK,
  2291. };
  2292. static const unsigned int i2c2_c_pins[] = {
  2293. /* SCL, SDA */
  2294. RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
  2295. };
  2296. static const unsigned int i2c2_c_mux[] = {
  2297. I2C2_SCL_C_MARK, I2C2_SDA_C_MARK,
  2298. };
  2299. static const unsigned int i2c2_d_pins[] = {
  2300. /* SCL, SDA */
  2301. RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 18),
  2302. };
  2303. static const unsigned int i2c2_d_mux[] = {
  2304. I2C2_SCL_D_MARK, I2C2_SDA_D_MARK,
  2305. };
  2306. /* - I2C3 ------------------------------------------------------------------- */
  2307. static const unsigned int i2c3_pins[] = {
  2308. /* SCL, SDA */
  2309. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
  2310. };
  2311. static const unsigned int i2c3_mux[] = {
  2312. I2C3_SCL_MARK, I2C3_SDA_MARK,
  2313. };
  2314. static const unsigned int i2c3_b_pins[] = {
  2315. /* SCL, SDA */
  2316. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
  2317. };
  2318. static const unsigned int i2c3_b_mux[] = {
  2319. I2C3_SCL_B_MARK, I2C3_SDA_B_MARK,
  2320. };
  2321. static const unsigned int i2c3_c_pins[] = {
  2322. /* SCL, SDA */
  2323. RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 23),
  2324. };
  2325. static const unsigned int i2c3_c_mux[] = {
  2326. I2C3_SCL_C_MARK, I2C3_SDA_C_MARK,
  2327. };
  2328. static const unsigned int i2c3_d_pins[] = {
  2329. /* SCL, SDA */
  2330. RCAR_GP_PIN(0, 27), RCAR_GP_PIN(0, 28),
  2331. };
  2332. static const unsigned int i2c3_d_mux[] = {
  2333. I2C3_SCL_D_MARK, I2C3_SDA_D_MARK,
  2334. };
  2335. /* - I2C4 ------------------------------------------------------------------- */
  2336. static const unsigned int i2c4_pins[] = {
  2337. /* SCL, SDA */
  2338. RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
  2339. };
  2340. static const unsigned int i2c4_mux[] = {
  2341. I2C4_SCL_MARK, I2C4_SDA_MARK,
  2342. };
  2343. static const unsigned int i2c4_b_pins[] = {
  2344. /* SCL, SDA */
  2345. RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
  2346. };
  2347. static const unsigned int i2c4_b_mux[] = {
  2348. I2C4_SCL_B_MARK, I2C4_SDA_B_MARK,
  2349. };
  2350. static const unsigned int i2c4_c_pins[] = {
  2351. /* SCL, SDA */
  2352. RCAR_GP_PIN(7, 13), RCAR_GP_PIN(7, 14),
  2353. };
  2354. static const unsigned int i2c4_c_mux[] = {
  2355. I2C4_SCL_C_MARK, I2C4_SDA_C_MARK,
  2356. };
  2357. /* - I2C7 ------------------------------------------------------------------- */
  2358. static const unsigned int i2c7_pins[] = {
  2359. /* SCL, SDA */
  2360. RCAR_GP_PIN(5, 15), RCAR_GP_PIN(5, 16),
  2361. };
  2362. static const unsigned int i2c7_mux[] = {
  2363. IIC0_SCL_MARK, IIC0_SDA_MARK,
  2364. };
  2365. static const unsigned int i2c7_b_pins[] = {
  2366. /* SCL, SDA */
  2367. RCAR_GP_PIN(2, 2), RCAR_GP_PIN(2, 3),
  2368. };
  2369. static const unsigned int i2c7_b_mux[] = {
  2370. IIC0_SCL_B_MARK, IIC0_SDA_B_MARK,
  2371. };
  2372. static const unsigned int i2c7_c_pins[] = {
  2373. /* SCL, SDA */
  2374. RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
  2375. };
  2376. static const unsigned int i2c7_c_mux[] = {
  2377. IIC0_SCL_C_MARK, IIC0_SDA_C_MARK,
  2378. };
  2379. /* - I2C8 ------------------------------------------------------------------- */
  2380. static const unsigned int i2c8_pins[] = {
  2381. /* SCL, SDA */
  2382. RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
  2383. };
  2384. static const unsigned int i2c8_mux[] = {
  2385. IIC1_SCL_MARK, IIC1_SDA_MARK,
  2386. };
  2387. static const unsigned int i2c8_b_pins[] = {
  2388. /* SCL, SDA */
  2389. RCAR_GP_PIN(2, 4), RCAR_GP_PIN(2, 5),
  2390. };
  2391. static const unsigned int i2c8_b_mux[] = {
  2392. IIC1_SCL_B_MARK, IIC1_SDA_B_MARK,
  2393. };
  2394. static const unsigned int i2c8_c_pins[] = {
  2395. /* SCL, SDA */
  2396. RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
  2397. };
  2398. static const unsigned int i2c8_c_mux[] = {
  2399. IIC1_SCL_C_MARK, IIC1_SDA_C_MARK,
  2400. };
  2401. /* - INTC ------------------------------------------------------------------- */
  2402. static const unsigned int intc_irq0_pins[] = {
  2403. /* IRQ */
  2404. RCAR_GP_PIN(7, 10),
  2405. };
  2406. static const unsigned int intc_irq0_mux[] = {
  2407. IRQ0_MARK,
  2408. };
  2409. static const unsigned int intc_irq1_pins[] = {
  2410. /* IRQ */
  2411. RCAR_GP_PIN(7, 11),
  2412. };
  2413. static const unsigned int intc_irq1_mux[] = {
  2414. IRQ1_MARK,
  2415. };
  2416. static const unsigned int intc_irq2_pins[] = {
  2417. /* IRQ */
  2418. RCAR_GP_PIN(7, 12),
  2419. };
  2420. static const unsigned int intc_irq2_mux[] = {
  2421. IRQ2_MARK,
  2422. };
  2423. static const unsigned int intc_irq3_pins[] = {
  2424. /* IRQ */
  2425. RCAR_GP_PIN(7, 13),
  2426. };
  2427. static const unsigned int intc_irq3_mux[] = {
  2428. IRQ3_MARK,
  2429. };
  2430. /* - MLB+ ------------------------------------------------------------------- */
  2431. static const unsigned int mlb_3pin_pins[] = {
  2432. RCAR_GP_PIN(7, 7), RCAR_GP_PIN(7, 8), RCAR_GP_PIN(7, 9),
  2433. };
  2434. static const unsigned int mlb_3pin_mux[] = {
  2435. MLB_CLK_MARK, MLB_SIG_MARK, MLB_DAT_MARK,
  2436. };
  2437. /* - MMCIF ------------------------------------------------------------------ */
  2438. static const unsigned int mmc_data1_pins[] = {
  2439. /* D[0] */
  2440. RCAR_GP_PIN(6, 18),
  2441. };
  2442. static const unsigned int mmc_data1_mux[] = {
  2443. MMC_D0_MARK,
  2444. };
  2445. static const unsigned int mmc_data4_pins[] = {
  2446. /* D[0:3] */
  2447. RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
  2448. RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
  2449. };
  2450. static const unsigned int mmc_data4_mux[] = {
  2451. MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
  2452. };
  2453. static const unsigned int mmc_data8_pins[] = {
  2454. /* D[0:7] */
  2455. RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
  2456. RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
  2457. RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
  2458. RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
  2459. };
  2460. static const unsigned int mmc_data8_mux[] = {
  2461. MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
  2462. MMC_D4_MARK, MMC_D5_MARK, MMC_D6_MARK, MMC_D7_MARK,
  2463. };
  2464. static const unsigned int mmc_data8_b_pins[] = {
  2465. /* D[0:7] */
  2466. RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
  2467. RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
  2468. RCAR_GP_PIN(6, 22), RCAR_GP_PIN(6, 23),
  2469. RCAR_GP_PIN(6, 6), RCAR_GP_PIN(6, 7),
  2470. };
  2471. static const unsigned int mmc_data8_b_mux[] = {
  2472. MMC_D0_MARK, MMC_D1_MARK, MMC_D2_MARK, MMC_D3_MARK,
  2473. MMC_D4_MARK, MMC_D5_MARK, MMC_D6_B_MARK, MMC_D7_B_MARK,
  2474. };
  2475. static const unsigned int mmc_ctrl_pins[] = {
  2476. /* CLK, CMD */
  2477. RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
  2478. };
  2479. static const unsigned int mmc_ctrl_mux[] = {
  2480. MMC_CLK_MARK, MMC_CMD_MARK,
  2481. };
  2482. /* - MSIOF0 ----------------------------------------------------------------- */
  2483. static const unsigned int msiof0_clk_pins[] = {
  2484. /* SCK */
  2485. RCAR_GP_PIN(6, 24),
  2486. };
  2487. static const unsigned int msiof0_clk_mux[] = {
  2488. MSIOF0_SCK_MARK,
  2489. };
  2490. static const unsigned int msiof0_sync_pins[] = {
  2491. /* SYNC */
  2492. RCAR_GP_PIN(6, 25),
  2493. };
  2494. static const unsigned int msiof0_sync_mux[] = {
  2495. MSIOF0_SYNC_MARK,
  2496. };
  2497. static const unsigned int msiof0_ss1_pins[] = {
  2498. /* SS1 */
  2499. RCAR_GP_PIN(6, 28),
  2500. };
  2501. static const unsigned int msiof0_ss1_mux[] = {
  2502. MSIOF0_SS1_MARK,
  2503. };
  2504. static const unsigned int msiof0_ss2_pins[] = {
  2505. /* SS2 */
  2506. RCAR_GP_PIN(6, 29),
  2507. };
  2508. static const unsigned int msiof0_ss2_mux[] = {
  2509. MSIOF0_SS2_MARK,
  2510. };
  2511. static const unsigned int msiof0_rx_pins[] = {
  2512. /* RXD */
  2513. RCAR_GP_PIN(6, 27),
  2514. };
  2515. static const unsigned int msiof0_rx_mux[] = {
  2516. MSIOF0_RXD_MARK,
  2517. };
  2518. static const unsigned int msiof0_tx_pins[] = {
  2519. /* TXD */
  2520. RCAR_GP_PIN(6, 26),
  2521. };
  2522. static const unsigned int msiof0_tx_mux[] = {
  2523. MSIOF0_TXD_MARK,
  2524. };
  2525. static const unsigned int msiof0_clk_b_pins[] = {
  2526. /* SCK */
  2527. RCAR_GP_PIN(0, 16),
  2528. };
  2529. static const unsigned int msiof0_clk_b_mux[] = {
  2530. MSIOF0_SCK_B_MARK,
  2531. };
  2532. static const unsigned int msiof0_sync_b_pins[] = {
  2533. /* SYNC */
  2534. RCAR_GP_PIN(0, 17),
  2535. };
  2536. static const unsigned int msiof0_sync_b_mux[] = {
  2537. MSIOF0_SYNC_B_MARK,
  2538. };
  2539. static const unsigned int msiof0_ss1_b_pins[] = {
  2540. /* SS1 */
  2541. RCAR_GP_PIN(0, 18),
  2542. };
  2543. static const unsigned int msiof0_ss1_b_mux[] = {
  2544. MSIOF0_SS1_B_MARK,
  2545. };
  2546. static const unsigned int msiof0_ss2_b_pins[] = {
  2547. /* SS2 */
  2548. RCAR_GP_PIN(0, 19),
  2549. };
  2550. static const unsigned int msiof0_ss2_b_mux[] = {
  2551. MSIOF0_SS2_B_MARK,
  2552. };
  2553. static const unsigned int msiof0_rx_b_pins[] = {
  2554. /* RXD */
  2555. RCAR_GP_PIN(0, 21),
  2556. };
  2557. static const unsigned int msiof0_rx_b_mux[] = {
  2558. MSIOF0_RXD_B_MARK,
  2559. };
  2560. static const unsigned int msiof0_tx_b_pins[] = {
  2561. /* TXD */
  2562. RCAR_GP_PIN(0, 20),
  2563. };
  2564. static const unsigned int msiof0_tx_b_mux[] = {
  2565. MSIOF0_TXD_B_MARK,
  2566. };
  2567. static const unsigned int msiof0_clk_c_pins[] = {
  2568. /* SCK */
  2569. RCAR_GP_PIN(5, 26),
  2570. };
  2571. static const unsigned int msiof0_clk_c_mux[] = {
  2572. MSIOF0_SCK_C_MARK,
  2573. };
  2574. static const unsigned int msiof0_sync_c_pins[] = {
  2575. /* SYNC */
  2576. RCAR_GP_PIN(5, 25),
  2577. };
  2578. static const unsigned int msiof0_sync_c_mux[] = {
  2579. MSIOF0_SYNC_C_MARK,
  2580. };
  2581. static const unsigned int msiof0_ss1_c_pins[] = {
  2582. /* SS1 */
  2583. RCAR_GP_PIN(5, 27),
  2584. };
  2585. static const unsigned int msiof0_ss1_c_mux[] = {
  2586. MSIOF0_SS1_C_MARK,
  2587. };
  2588. static const unsigned int msiof0_ss2_c_pins[] = {
  2589. /* SS2 */
  2590. RCAR_GP_PIN(5, 28),
  2591. };
  2592. static const unsigned int msiof0_ss2_c_mux[] = {
  2593. MSIOF0_SS2_C_MARK,
  2594. };
  2595. static const unsigned int msiof0_rx_c_pins[] = {
  2596. /* RXD */
  2597. RCAR_GP_PIN(5, 29),
  2598. };
  2599. static const unsigned int msiof0_rx_c_mux[] = {
  2600. MSIOF0_RXD_C_MARK,
  2601. };
  2602. static const unsigned int msiof0_tx_c_pins[] = {
  2603. /* TXD */
  2604. RCAR_GP_PIN(5, 30),
  2605. };
  2606. static const unsigned int msiof0_tx_c_mux[] = {
  2607. MSIOF0_TXD_C_MARK,
  2608. };
  2609. /* - MSIOF1 ----------------------------------------------------------------- */
  2610. static const unsigned int msiof1_clk_pins[] = {
  2611. /* SCK */
  2612. RCAR_GP_PIN(0, 22),
  2613. };
  2614. static const unsigned int msiof1_clk_mux[] = {
  2615. MSIOF1_SCK_MARK,
  2616. };
  2617. static const unsigned int msiof1_sync_pins[] = {
  2618. /* SYNC */
  2619. RCAR_GP_PIN(0, 23),
  2620. };
  2621. static const unsigned int msiof1_sync_mux[] = {
  2622. MSIOF1_SYNC_MARK,
  2623. };
  2624. static const unsigned int msiof1_ss1_pins[] = {
  2625. /* SS1 */
  2626. RCAR_GP_PIN(0, 24),
  2627. };
  2628. static const unsigned int msiof1_ss1_mux[] = {
  2629. MSIOF1_SS1_MARK,
  2630. };
  2631. static const unsigned int msiof1_ss2_pins[] = {
  2632. /* SS2 */
  2633. RCAR_GP_PIN(0, 25),
  2634. };
  2635. static const unsigned int msiof1_ss2_mux[] = {
  2636. MSIOF1_SS2_MARK,
  2637. };
  2638. static const unsigned int msiof1_rx_pins[] = {
  2639. /* RXD */
  2640. RCAR_GP_PIN(0, 27),
  2641. };
  2642. static const unsigned int msiof1_rx_mux[] = {
  2643. MSIOF1_RXD_MARK,
  2644. };
  2645. static const unsigned int msiof1_tx_pins[] = {
  2646. /* TXD */
  2647. RCAR_GP_PIN(0, 26),
  2648. };
  2649. static const unsigned int msiof1_tx_mux[] = {
  2650. MSIOF1_TXD_MARK,
  2651. };
  2652. static const unsigned int msiof1_clk_b_pins[] = {
  2653. /* SCK */
  2654. RCAR_GP_PIN(2, 29),
  2655. };
  2656. static const unsigned int msiof1_clk_b_mux[] = {
  2657. MSIOF1_SCK_B_MARK,
  2658. };
  2659. static const unsigned int msiof1_sync_b_pins[] = {
  2660. /* SYNC */
  2661. RCAR_GP_PIN(2, 30),
  2662. };
  2663. static const unsigned int msiof1_sync_b_mux[] = {
  2664. MSIOF1_SYNC_B_MARK,
  2665. };
  2666. static const unsigned int msiof1_ss1_b_pins[] = {
  2667. /* SS1 */
  2668. RCAR_GP_PIN(2, 31),
  2669. };
  2670. static const unsigned int msiof1_ss1_b_mux[] = {
  2671. MSIOF1_SS1_B_MARK,
  2672. };
  2673. static const unsigned int msiof1_ss2_b_pins[] = {
  2674. /* SS2 */
  2675. RCAR_GP_PIN(7, 16),
  2676. };
  2677. static const unsigned int msiof1_ss2_b_mux[] = {
  2678. MSIOF1_SS2_B_MARK,
  2679. };
  2680. static const unsigned int msiof1_rx_b_pins[] = {
  2681. /* RXD */
  2682. RCAR_GP_PIN(7, 18),
  2683. };
  2684. static const unsigned int msiof1_rx_b_mux[] = {
  2685. MSIOF1_RXD_B_MARK,
  2686. };
  2687. static const unsigned int msiof1_tx_b_pins[] = {
  2688. /* TXD */
  2689. RCAR_GP_PIN(7, 17),
  2690. };
  2691. static const unsigned int msiof1_tx_b_mux[] = {
  2692. MSIOF1_TXD_B_MARK,
  2693. };
  2694. static const unsigned int msiof1_clk_c_pins[] = {
  2695. /* SCK */
  2696. RCAR_GP_PIN(2, 15),
  2697. };
  2698. static const unsigned int msiof1_clk_c_mux[] = {
  2699. MSIOF1_SCK_C_MARK,
  2700. };
  2701. static const unsigned int msiof1_sync_c_pins[] = {
  2702. /* SYNC */
  2703. RCAR_GP_PIN(2, 16),
  2704. };
  2705. static const unsigned int msiof1_sync_c_mux[] = {
  2706. MSIOF1_SYNC_C_MARK,
  2707. };
  2708. static const unsigned int msiof1_rx_c_pins[] = {
  2709. /* RXD */
  2710. RCAR_GP_PIN(2, 18),
  2711. };
  2712. static const unsigned int msiof1_rx_c_mux[] = {
  2713. MSIOF1_RXD_C_MARK,
  2714. };
  2715. static const unsigned int msiof1_tx_c_pins[] = {
  2716. /* TXD */
  2717. RCAR_GP_PIN(2, 17),
  2718. };
  2719. static const unsigned int msiof1_tx_c_mux[] = {
  2720. MSIOF1_TXD_C_MARK,
  2721. };
  2722. static const unsigned int msiof1_clk_d_pins[] = {
  2723. /* SCK */
  2724. RCAR_GP_PIN(0, 28),
  2725. };
  2726. static const unsigned int msiof1_clk_d_mux[] = {
  2727. MSIOF1_SCK_D_MARK,
  2728. };
  2729. static const unsigned int msiof1_sync_d_pins[] = {
  2730. /* SYNC */
  2731. RCAR_GP_PIN(0, 30),
  2732. };
  2733. static const unsigned int msiof1_sync_d_mux[] = {
  2734. MSIOF1_SYNC_D_MARK,
  2735. };
  2736. static const unsigned int msiof1_ss1_d_pins[] = {
  2737. /* SS1 */
  2738. RCAR_GP_PIN(0, 29),
  2739. };
  2740. static const unsigned int msiof1_ss1_d_mux[] = {
  2741. MSIOF1_SS1_D_MARK,
  2742. };
  2743. static const unsigned int msiof1_rx_d_pins[] = {
  2744. /* RXD */
  2745. RCAR_GP_PIN(0, 27),
  2746. };
  2747. static const unsigned int msiof1_rx_d_mux[] = {
  2748. MSIOF1_RXD_D_MARK,
  2749. };
  2750. static const unsigned int msiof1_tx_d_pins[] = {
  2751. /* TXD */
  2752. RCAR_GP_PIN(0, 26),
  2753. };
  2754. static const unsigned int msiof1_tx_d_mux[] = {
  2755. MSIOF1_TXD_D_MARK,
  2756. };
  2757. static const unsigned int msiof1_clk_e_pins[] = {
  2758. /* SCK */
  2759. RCAR_GP_PIN(5, 18),
  2760. };
  2761. static const unsigned int msiof1_clk_e_mux[] = {
  2762. MSIOF1_SCK_E_MARK,
  2763. };
  2764. static const unsigned int msiof1_sync_e_pins[] = {
  2765. /* SYNC */
  2766. RCAR_GP_PIN(5, 19),
  2767. };
  2768. static const unsigned int msiof1_sync_e_mux[] = {
  2769. MSIOF1_SYNC_E_MARK,
  2770. };
  2771. static const unsigned int msiof1_rx_e_pins[] = {
  2772. /* RXD */
  2773. RCAR_GP_PIN(5, 17),
  2774. };
  2775. static const unsigned int msiof1_rx_e_mux[] = {
  2776. MSIOF1_RXD_E_MARK,
  2777. };
  2778. static const unsigned int msiof1_tx_e_pins[] = {
  2779. /* TXD */
  2780. RCAR_GP_PIN(5, 20),
  2781. };
  2782. static const unsigned int msiof1_tx_e_mux[] = {
  2783. MSIOF1_TXD_E_MARK,
  2784. };
  2785. /* - MSIOF2 ----------------------------------------------------------------- */
  2786. static const unsigned int msiof2_clk_pins[] = {
  2787. /* SCK */
  2788. RCAR_GP_PIN(1, 13),
  2789. };
  2790. static const unsigned int msiof2_clk_mux[] = {
  2791. MSIOF2_SCK_MARK,
  2792. };
  2793. static const unsigned int msiof2_sync_pins[] = {
  2794. /* SYNC */
  2795. RCAR_GP_PIN(1, 14),
  2796. };
  2797. static const unsigned int msiof2_sync_mux[] = {
  2798. MSIOF2_SYNC_MARK,
  2799. };
  2800. static const unsigned int msiof2_ss1_pins[] = {
  2801. /* SS1 */
  2802. RCAR_GP_PIN(1, 17),
  2803. };
  2804. static const unsigned int msiof2_ss1_mux[] = {
  2805. MSIOF2_SS1_MARK,
  2806. };
  2807. static const unsigned int msiof2_ss2_pins[] = {
  2808. /* SS2 */
  2809. RCAR_GP_PIN(1, 18),
  2810. };
  2811. static const unsigned int msiof2_ss2_mux[] = {
  2812. MSIOF2_SS2_MARK,
  2813. };
  2814. static const unsigned int msiof2_rx_pins[] = {
  2815. /* RXD */
  2816. RCAR_GP_PIN(1, 16),
  2817. };
  2818. static const unsigned int msiof2_rx_mux[] = {
  2819. MSIOF2_RXD_MARK,
  2820. };
  2821. static const unsigned int msiof2_tx_pins[] = {
  2822. /* TXD */
  2823. RCAR_GP_PIN(1, 15),
  2824. };
  2825. static const unsigned int msiof2_tx_mux[] = {
  2826. MSIOF2_TXD_MARK,
  2827. };
  2828. static const unsigned int msiof2_clk_b_pins[] = {
  2829. /* SCK */
  2830. RCAR_GP_PIN(3, 0),
  2831. };
  2832. static const unsigned int msiof2_clk_b_mux[] = {
  2833. MSIOF2_SCK_B_MARK,
  2834. };
  2835. static const unsigned int msiof2_sync_b_pins[] = {
  2836. /* SYNC */
  2837. RCAR_GP_PIN(3, 1),
  2838. };
  2839. static const unsigned int msiof2_sync_b_mux[] = {
  2840. MSIOF2_SYNC_B_MARK,
  2841. };
  2842. static const unsigned int msiof2_ss1_b_pins[] = {
  2843. /* SS1 */
  2844. RCAR_GP_PIN(3, 8),
  2845. };
  2846. static const unsigned int msiof2_ss1_b_mux[] = {
  2847. MSIOF2_SS1_B_MARK,
  2848. };
  2849. static const unsigned int msiof2_ss2_b_pins[] = {
  2850. /* SS2 */
  2851. RCAR_GP_PIN(3, 9),
  2852. };
  2853. static const unsigned int msiof2_ss2_b_mux[] = {
  2854. MSIOF2_SS2_B_MARK,
  2855. };
  2856. static const unsigned int msiof2_rx_b_pins[] = {
  2857. /* RXD */
  2858. RCAR_GP_PIN(3, 17),
  2859. };
  2860. static const unsigned int msiof2_rx_b_mux[] = {
  2861. MSIOF2_RXD_B_MARK,
  2862. };
  2863. static const unsigned int msiof2_tx_b_pins[] = {
  2864. /* TXD */
  2865. RCAR_GP_PIN(3, 16),
  2866. };
  2867. static const unsigned int msiof2_tx_b_mux[] = {
  2868. MSIOF2_TXD_B_MARK,
  2869. };
  2870. static const unsigned int msiof2_clk_c_pins[] = {
  2871. /* SCK */
  2872. RCAR_GP_PIN(2, 2),
  2873. };
  2874. static const unsigned int msiof2_clk_c_mux[] = {
  2875. MSIOF2_SCK_C_MARK,
  2876. };
  2877. static const unsigned int msiof2_sync_c_pins[] = {
  2878. /* SYNC */
  2879. RCAR_GP_PIN(2, 3),
  2880. };
  2881. static const unsigned int msiof2_sync_c_mux[] = {
  2882. MSIOF2_SYNC_C_MARK,
  2883. };
  2884. static const unsigned int msiof2_rx_c_pins[] = {
  2885. /* RXD */
  2886. RCAR_GP_PIN(2, 5),
  2887. };
  2888. static const unsigned int msiof2_rx_c_mux[] = {
  2889. MSIOF2_RXD_C_MARK,
  2890. };
  2891. static const unsigned int msiof2_tx_c_pins[] = {
  2892. /* TXD */
  2893. RCAR_GP_PIN(2, 4),
  2894. };
  2895. static const unsigned int msiof2_tx_c_mux[] = {
  2896. MSIOF2_TXD_C_MARK,
  2897. };
  2898. static const unsigned int msiof2_clk_d_pins[] = {
  2899. /* SCK */
  2900. RCAR_GP_PIN(2, 14),
  2901. };
  2902. static const unsigned int msiof2_clk_d_mux[] = {
  2903. MSIOF2_SCK_D_MARK,
  2904. };
  2905. static const unsigned int msiof2_sync_d_pins[] = {
  2906. /* SYNC */
  2907. RCAR_GP_PIN(2, 15),
  2908. };
  2909. static const unsigned int msiof2_sync_d_mux[] = {
  2910. MSIOF2_SYNC_D_MARK,
  2911. };
  2912. static const unsigned int msiof2_ss1_d_pins[] = {
  2913. /* SS1 */
  2914. RCAR_GP_PIN(2, 17),
  2915. };
  2916. static const unsigned int msiof2_ss1_d_mux[] = {
  2917. MSIOF2_SS1_D_MARK,
  2918. };
  2919. static const unsigned int msiof2_ss2_d_pins[] = {
  2920. /* SS2 */
  2921. RCAR_GP_PIN(2, 19),
  2922. };
  2923. static const unsigned int msiof2_ss2_d_mux[] = {
  2924. MSIOF2_SS2_D_MARK,
  2925. };
  2926. static const unsigned int msiof2_rx_d_pins[] = {
  2927. /* RXD */
  2928. RCAR_GP_PIN(2, 18),
  2929. };
  2930. static const unsigned int msiof2_rx_d_mux[] = {
  2931. MSIOF2_RXD_D_MARK,
  2932. };
  2933. static const unsigned int msiof2_tx_d_pins[] = {
  2934. /* TXD */
  2935. RCAR_GP_PIN(2, 16),
  2936. };
  2937. static const unsigned int msiof2_tx_d_mux[] = {
  2938. MSIOF2_TXD_D_MARK,
  2939. };
  2940. static const unsigned int msiof2_clk_e_pins[] = {
  2941. /* SCK */
  2942. RCAR_GP_PIN(7, 15),
  2943. };
  2944. static const unsigned int msiof2_clk_e_mux[] = {
  2945. MSIOF2_SCK_E_MARK,
  2946. };
  2947. static const unsigned int msiof2_sync_e_pins[] = {
  2948. /* SYNC */
  2949. RCAR_GP_PIN(7, 16),
  2950. };
  2951. static const unsigned int msiof2_sync_e_mux[] = {
  2952. MSIOF2_SYNC_E_MARK,
  2953. };
  2954. static const unsigned int msiof2_rx_e_pins[] = {
  2955. /* RXD */
  2956. RCAR_GP_PIN(7, 14),
  2957. };
  2958. static const unsigned int msiof2_rx_e_mux[] = {
  2959. MSIOF2_RXD_E_MARK,
  2960. };
  2961. static const unsigned int msiof2_tx_e_pins[] = {
  2962. /* TXD */
  2963. RCAR_GP_PIN(7, 13),
  2964. };
  2965. static const unsigned int msiof2_tx_e_mux[] = {
  2966. MSIOF2_TXD_E_MARK,
  2967. };
  2968. /* - PWM -------------------------------------------------------------------- */
  2969. static const unsigned int pwm0_pins[] = {
  2970. RCAR_GP_PIN(6, 14),
  2971. };
  2972. static const unsigned int pwm0_mux[] = {
  2973. PWM0_MARK,
  2974. };
  2975. static const unsigned int pwm0_b_pins[] = {
  2976. RCAR_GP_PIN(5, 30),
  2977. };
  2978. static const unsigned int pwm0_b_mux[] = {
  2979. PWM0_B_MARK,
  2980. };
  2981. static const unsigned int pwm1_pins[] = {
  2982. RCAR_GP_PIN(1, 17),
  2983. };
  2984. static const unsigned int pwm1_mux[] = {
  2985. PWM1_MARK,
  2986. };
  2987. static const unsigned int pwm1_b_pins[] = {
  2988. RCAR_GP_PIN(6, 15),
  2989. };
  2990. static const unsigned int pwm1_b_mux[] = {
  2991. PWM1_B_MARK,
  2992. };
  2993. static const unsigned int pwm2_pins[] = {
  2994. RCAR_GP_PIN(1, 18),
  2995. };
  2996. static const unsigned int pwm2_mux[] = {
  2997. PWM2_MARK,
  2998. };
  2999. static const unsigned int pwm2_b_pins[] = {
  3000. RCAR_GP_PIN(0, 16),
  3001. };
  3002. static const unsigned int pwm2_b_mux[] = {
  3003. PWM2_B_MARK,
  3004. };
  3005. static const unsigned int pwm3_pins[] = {
  3006. RCAR_GP_PIN(1, 24),
  3007. };
  3008. static const unsigned int pwm3_mux[] = {
  3009. PWM3_MARK,
  3010. };
  3011. static const unsigned int pwm4_pins[] = {
  3012. RCAR_GP_PIN(3, 26),
  3013. };
  3014. static const unsigned int pwm4_mux[] = {
  3015. PWM4_MARK,
  3016. };
  3017. static const unsigned int pwm4_b_pins[] = {
  3018. RCAR_GP_PIN(3, 31),
  3019. };
  3020. static const unsigned int pwm4_b_mux[] = {
  3021. PWM4_B_MARK,
  3022. };
  3023. static const unsigned int pwm5_pins[] = {
  3024. RCAR_GP_PIN(7, 21),
  3025. };
  3026. static const unsigned int pwm5_mux[] = {
  3027. PWM5_MARK,
  3028. };
  3029. static const unsigned int pwm5_b_pins[] = {
  3030. RCAR_GP_PIN(7, 20),
  3031. };
  3032. static const unsigned int pwm5_b_mux[] = {
  3033. PWM5_B_MARK,
  3034. };
  3035. static const unsigned int pwm6_pins[] = {
  3036. RCAR_GP_PIN(7, 22),
  3037. };
  3038. static const unsigned int pwm6_mux[] = {
  3039. PWM6_MARK,
  3040. };
  3041. /* - QSPI ------------------------------------------------------------------- */
  3042. static const unsigned int qspi_ctrl_pins[] = {
  3043. /* SPCLK, SSL */
  3044. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 9),
  3045. };
  3046. static const unsigned int qspi_ctrl_mux[] = {
  3047. SPCLK_MARK, SSL_MARK,
  3048. };
  3049. static const unsigned int qspi_data2_pins[] = {
  3050. /* MOSI_IO0, MISO_IO1 */
  3051. RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6),
  3052. };
  3053. static const unsigned int qspi_data2_mux[] = {
  3054. MOSI_IO0_MARK, MISO_IO1_MARK,
  3055. };
  3056. static const unsigned int qspi_data4_pins[] = {
  3057. /* MOSI_IO0, MISO_IO1, IO2, IO3 */
  3058. RCAR_GP_PIN(1, 5), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 7),
  3059. RCAR_GP_PIN(1, 8),
  3060. };
  3061. static const unsigned int qspi_data4_mux[] = {
  3062. MOSI_IO0_MARK, MISO_IO1_MARK, IO2_MARK, IO3_MARK,
  3063. };
  3064. static const unsigned int qspi_ctrl_b_pins[] = {
  3065. /* SPCLK, SSL */
  3066. RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 5),
  3067. };
  3068. static const unsigned int qspi_ctrl_b_mux[] = {
  3069. SPCLK_B_MARK, SSL_B_MARK,
  3070. };
  3071. static const unsigned int qspi_data2_b_pins[] = {
  3072. /* MOSI_IO0, MISO_IO1 */
  3073. RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2),
  3074. };
  3075. static const unsigned int qspi_data2_b_mux[] = {
  3076. MOSI_IO0_B_MARK, MISO_IO1_B_MARK,
  3077. };
  3078. static const unsigned int qspi_data4_b_pins[] = {
  3079. /* MOSI_IO0, MISO_IO1, IO2, IO3 */
  3080. RCAR_GP_PIN(6, 1), RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
  3081. RCAR_GP_PIN(6, 4),
  3082. };
  3083. static const unsigned int qspi_data4_b_mux[] = {
  3084. SPCLK_B_MARK, MOSI_IO0_B_MARK, MISO_IO1_B_MARK,
  3085. IO2_B_MARK, IO3_B_MARK, SSL_B_MARK,
  3086. };
  3087. /* - SCIF0 ------------------------------------------------------------------ */
  3088. static const unsigned int scif0_data_pins[] = {
  3089. /* RX, TX */
  3090. RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
  3091. };
  3092. static const unsigned int scif0_data_mux[] = {
  3093. RX0_MARK, TX0_MARK,
  3094. };
  3095. static const unsigned int scif0_data_b_pins[] = {
  3096. /* RX, TX */
  3097. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
  3098. };
  3099. static const unsigned int scif0_data_b_mux[] = {
  3100. RX0_B_MARK, TX0_B_MARK,
  3101. };
  3102. static const unsigned int scif0_data_c_pins[] = {
  3103. /* RX, TX */
  3104. RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 25),
  3105. };
  3106. static const unsigned int scif0_data_c_mux[] = {
  3107. RX0_C_MARK, TX0_C_MARK,
  3108. };
  3109. static const unsigned int scif0_data_d_pins[] = {
  3110. /* RX, TX */
  3111. RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 22),
  3112. };
  3113. static const unsigned int scif0_data_d_mux[] = {
  3114. RX0_D_MARK, TX0_D_MARK,
  3115. };
  3116. static const unsigned int scif0_data_e_pins[] = {
  3117. /* RX, TX */
  3118. RCAR_GP_PIN(6, 29), RCAR_GP_PIN(6, 28),
  3119. };
  3120. static const unsigned int scif0_data_e_mux[] = {
  3121. RX0_E_MARK, TX0_E_MARK,
  3122. };
  3123. /* - SCIF1 ------------------------------------------------------------------ */
  3124. static const unsigned int scif1_data_pins[] = {
  3125. /* RX, TX */
  3126. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
  3127. };
  3128. static const unsigned int scif1_data_mux[] = {
  3129. RX1_MARK, TX1_MARK,
  3130. };
  3131. static const unsigned int scif1_data_b_pins[] = {
  3132. /* RX, TX */
  3133. RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
  3134. };
  3135. static const unsigned int scif1_data_b_mux[] = {
  3136. RX1_B_MARK, TX1_B_MARK,
  3137. };
  3138. static const unsigned int scif1_clk_b_pins[] = {
  3139. /* SCK */
  3140. RCAR_GP_PIN(3, 10),
  3141. };
  3142. static const unsigned int scif1_clk_b_mux[] = {
  3143. SCIF1_SCK_B_MARK,
  3144. };
  3145. static const unsigned int scif1_data_c_pins[] = {
  3146. /* RX, TX */
  3147. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 27),
  3148. };
  3149. static const unsigned int scif1_data_c_mux[] = {
  3150. RX1_C_MARK, TX1_C_MARK,
  3151. };
  3152. static const unsigned int scif1_data_d_pins[] = {
  3153. /* RX, TX */
  3154. RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 24),
  3155. };
  3156. static const unsigned int scif1_data_d_mux[] = {
  3157. RX1_D_MARK, TX1_D_MARK,
  3158. };
  3159. /* - SCIF2 ------------------------------------------------------------------ */
  3160. static const unsigned int scif2_data_pins[] = {
  3161. /* RX, TX */
  3162. RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
  3163. };
  3164. static const unsigned int scif2_data_mux[] = {
  3165. RX2_MARK, TX2_MARK,
  3166. };
  3167. static const unsigned int scif2_data_b_pins[] = {
  3168. /* RX, TX */
  3169. RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
  3170. };
  3171. static const unsigned int scif2_data_b_mux[] = {
  3172. RX2_B_MARK, TX2_B_MARK,
  3173. };
  3174. static const unsigned int scif2_clk_b_pins[] = {
  3175. /* SCK */
  3176. RCAR_GP_PIN(3, 18),
  3177. };
  3178. static const unsigned int scif2_clk_b_mux[] = {
  3179. SCIF2_SCK_B_MARK,
  3180. };
  3181. static const unsigned int scif2_data_c_pins[] = {
  3182. /* RX, TX */
  3183. RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
  3184. };
  3185. static const unsigned int scif2_data_c_mux[] = {
  3186. RX2_C_MARK, TX2_C_MARK,
  3187. };
  3188. static const unsigned int scif2_data_e_pins[] = {
  3189. /* RX, TX */
  3190. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
  3191. };
  3192. static const unsigned int scif2_data_e_mux[] = {
  3193. RX2_E_MARK, TX2_E_MARK,
  3194. };
  3195. /* - SCIF3 ------------------------------------------------------------------ */
  3196. static const unsigned int scif3_data_pins[] = {
  3197. /* RX, TX */
  3198. RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
  3199. };
  3200. static const unsigned int scif3_data_mux[] = {
  3201. RX3_MARK, TX3_MARK,
  3202. };
  3203. static const unsigned int scif3_clk_pins[] = {
  3204. /* SCK */
  3205. RCAR_GP_PIN(3, 23),
  3206. };
  3207. static const unsigned int scif3_clk_mux[] = {
  3208. SCIF3_SCK_MARK,
  3209. };
  3210. static const unsigned int scif3_data_b_pins[] = {
  3211. /* RX, TX */
  3212. RCAR_GP_PIN(3, 29), RCAR_GP_PIN(3, 26),
  3213. };
  3214. static const unsigned int scif3_data_b_mux[] = {
  3215. RX3_B_MARK, TX3_B_MARK,
  3216. };
  3217. static const unsigned int scif3_clk_b_pins[] = {
  3218. /* SCK */
  3219. RCAR_GP_PIN(4, 8),
  3220. };
  3221. static const unsigned int scif3_clk_b_mux[] = {
  3222. SCIF3_SCK_B_MARK,
  3223. };
  3224. static const unsigned int scif3_data_c_pins[] = {
  3225. /* RX, TX */
  3226. RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
  3227. };
  3228. static const unsigned int scif3_data_c_mux[] = {
  3229. RX3_C_MARK, TX3_C_MARK,
  3230. };
  3231. static const unsigned int scif3_data_d_pins[] = {
  3232. /* RX, TX */
  3233. RCAR_GP_PIN(2, 27), RCAR_GP_PIN(2, 26),
  3234. };
  3235. static const unsigned int scif3_data_d_mux[] = {
  3236. RX3_D_MARK, TX3_D_MARK,
  3237. };
  3238. /* - SCIF4 ------------------------------------------------------------------ */
  3239. static const unsigned int scif4_data_pins[] = {
  3240. /* RX, TX */
  3241. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
  3242. };
  3243. static const unsigned int scif4_data_mux[] = {
  3244. RX4_MARK, TX4_MARK,
  3245. };
  3246. static const unsigned int scif4_data_b_pins[] = {
  3247. /* RX, TX */
  3248. RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
  3249. };
  3250. static const unsigned int scif4_data_b_mux[] = {
  3251. RX4_B_MARK, TX4_B_MARK,
  3252. };
  3253. static const unsigned int scif4_data_c_pins[] = {
  3254. /* RX, TX */
  3255. RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
  3256. };
  3257. static const unsigned int scif4_data_c_mux[] = {
  3258. RX4_C_MARK, TX4_C_MARK,
  3259. };
  3260. /* - SCIF5 ------------------------------------------------------------------ */
  3261. static const unsigned int scif5_data_pins[] = {
  3262. /* RX, TX */
  3263. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
  3264. };
  3265. static const unsigned int scif5_data_mux[] = {
  3266. RX5_MARK, TX5_MARK,
  3267. };
  3268. static const unsigned int scif5_data_b_pins[] = {
  3269. /* RX, TX */
  3270. RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
  3271. };
  3272. static const unsigned int scif5_data_b_mux[] = {
  3273. RX5_B_MARK, TX5_B_MARK,
  3274. };
  3275. /* - SCIFA0 ----------------------------------------------------------------- */
  3276. static const unsigned int scifa0_data_pins[] = {
  3277. /* RXD, TXD */
  3278. RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6),
  3279. };
  3280. static const unsigned int scifa0_data_mux[] = {
  3281. SCIFA0_RXD_MARK, SCIFA0_TXD_MARK,
  3282. };
  3283. static const unsigned int scifa0_data_b_pins[] = {
  3284. /* RXD, TXD */
  3285. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
  3286. };
  3287. static const unsigned int scifa0_data_b_mux[] = {
  3288. SCIFA0_RXD_B_MARK, SCIFA0_TXD_B_MARK
  3289. };
  3290. /* - SCIFA1 ----------------------------------------------------------------- */
  3291. static const unsigned int scifa1_data_pins[] = {
  3292. /* RXD, TXD */
  3293. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
  3294. };
  3295. static const unsigned int scifa1_data_mux[] = {
  3296. SCIFA1_RXD_MARK, SCIFA1_TXD_MARK,
  3297. };
  3298. static const unsigned int scifa1_clk_pins[] = {
  3299. /* SCK */
  3300. RCAR_GP_PIN(3, 10),
  3301. };
  3302. static const unsigned int scifa1_clk_mux[] = {
  3303. SCIFA1_SCK_MARK,
  3304. };
  3305. static const unsigned int scifa1_data_b_pins[] = {
  3306. /* RXD, TXD */
  3307. RCAR_GP_PIN(3, 9), RCAR_GP_PIN(3, 8),
  3308. };
  3309. static const unsigned int scifa1_data_b_mux[] = {
  3310. SCIFA1_RXD_B_MARK, SCIFA1_TXD_B_MARK,
  3311. };
  3312. static const unsigned int scifa1_clk_b_pins[] = {
  3313. /* SCK */
  3314. RCAR_GP_PIN(1, 0),
  3315. };
  3316. static const unsigned int scifa1_clk_b_mux[] = {
  3317. SCIFA1_SCK_B_MARK,
  3318. };
  3319. static const unsigned int scifa1_data_c_pins[] = {
  3320. /* RXD, TXD */
  3321. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
  3322. };
  3323. static const unsigned int scifa1_data_c_mux[] = {
  3324. SCIFA1_RXD_C_MARK, SCIFA1_TXD_C_MARK,
  3325. };
  3326. /* - SCIFA2 ----------------------------------------------------------------- */
  3327. static const unsigned int scifa2_data_pins[] = {
  3328. /* RXD, TXD */
  3329. RCAR_GP_PIN(2, 30), RCAR_GP_PIN(2, 31),
  3330. };
  3331. static const unsigned int scifa2_data_mux[] = {
  3332. SCIFA2_RXD_MARK, SCIFA2_TXD_MARK,
  3333. };
  3334. static const unsigned int scifa2_clk_pins[] = {
  3335. /* SCK */
  3336. RCAR_GP_PIN(3, 18),
  3337. };
  3338. static const unsigned int scifa2_clk_mux[] = {
  3339. SCIFA2_SCK_MARK,
  3340. };
  3341. static const unsigned int scifa2_data_b_pins[] = {
  3342. /* RXD, TXD */
  3343. RCAR_GP_PIN(3, 17), RCAR_GP_PIN(3, 16),
  3344. };
  3345. static const unsigned int scifa2_data_b_mux[] = {
  3346. SCIFA2_RXD_B_MARK, SCIFA2_TXD_B_MARK,
  3347. };
  3348. /* - SCIFA3 ----------------------------------------------------------------- */
  3349. static const unsigned int scifa3_data_pins[] = {
  3350. /* RXD, TXD */
  3351. RCAR_GP_PIN(3, 22), RCAR_GP_PIN(3, 21),
  3352. };
  3353. static const unsigned int scifa3_data_mux[] = {
  3354. SCIFA3_RXD_MARK, SCIFA3_TXD_MARK,
  3355. };
  3356. static const unsigned int scifa3_clk_pins[] = {
  3357. /* SCK */
  3358. RCAR_GP_PIN(3, 23),
  3359. };
  3360. static const unsigned int scifa3_clk_mux[] = {
  3361. SCIFA3_SCK_MARK,
  3362. };
  3363. static const unsigned int scifa3_data_b_pins[] = {
  3364. /* RXD, TXD */
  3365. RCAR_GP_PIN(5, 19), RCAR_GP_PIN(5, 20),
  3366. };
  3367. static const unsigned int scifa3_data_b_mux[] = {
  3368. SCIFA3_RXD_B_MARK, SCIFA3_TXD_B_MARK,
  3369. };
  3370. static const unsigned int scifa3_clk_b_pins[] = {
  3371. /* SCK */
  3372. RCAR_GP_PIN(4, 8),
  3373. };
  3374. static const unsigned int scifa3_clk_b_mux[] = {
  3375. SCIFA3_SCK_B_MARK,
  3376. };
  3377. static const unsigned int scifa3_data_c_pins[] = {
  3378. /* RXD, TXD */
  3379. RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 20),
  3380. };
  3381. static const unsigned int scifa3_data_c_mux[] = {
  3382. SCIFA3_RXD_C_MARK, SCIFA3_TXD_C_MARK,
  3383. };
  3384. static const unsigned int scifa3_clk_c_pins[] = {
  3385. /* SCK */
  3386. RCAR_GP_PIN(7, 22),
  3387. };
  3388. static const unsigned int scifa3_clk_c_mux[] = {
  3389. SCIFA3_SCK_C_MARK,
  3390. };
  3391. /* - SCIFA4 ----------------------------------------------------------------- */
  3392. static const unsigned int scifa4_data_pins[] = {
  3393. /* RXD, TXD */
  3394. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 1),
  3395. };
  3396. static const unsigned int scifa4_data_mux[] = {
  3397. SCIFA4_RXD_MARK, SCIFA4_TXD_MARK,
  3398. };
  3399. static const unsigned int scifa4_data_b_pins[] = {
  3400. /* RXD, TXD */
  3401. RCAR_GP_PIN(5, 1), RCAR_GP_PIN(5, 0),
  3402. };
  3403. static const unsigned int scifa4_data_b_mux[] = {
  3404. SCIFA4_RXD_B_MARK, SCIFA4_TXD_B_MARK,
  3405. };
  3406. static const unsigned int scifa4_data_c_pins[] = {
  3407. /* RXD, TXD */
  3408. RCAR_GP_PIN(7, 22), RCAR_GP_PIN(7, 21),
  3409. };
  3410. static const unsigned int scifa4_data_c_mux[] = {
  3411. SCIFA4_RXD_C_MARK, SCIFA4_TXD_C_MARK,
  3412. };
  3413. /* - SCIFA5 ----------------------------------------------------------------- */
  3414. static const unsigned int scifa5_data_pins[] = {
  3415. /* RXD, TXD */
  3416. RCAR_GP_PIN(4, 4), RCAR_GP_PIN(4, 3),
  3417. };
  3418. static const unsigned int scifa5_data_mux[] = {
  3419. SCIFA5_RXD_MARK, SCIFA5_TXD_MARK,
  3420. };
  3421. static const unsigned int scifa5_data_b_pins[] = {
  3422. /* RXD, TXD */
  3423. RCAR_GP_PIN(6, 7), RCAR_GP_PIN(6, 6),
  3424. };
  3425. static const unsigned int scifa5_data_b_mux[] = {
  3426. SCIFA5_RXD_B_MARK, SCIFA5_TXD_B_MARK,
  3427. };
  3428. static const unsigned int scifa5_data_c_pins[] = {
  3429. /* RXD, TXD */
  3430. RCAR_GP_PIN(6, 23), RCAR_GP_PIN(6, 22),
  3431. };
  3432. static const unsigned int scifa5_data_c_mux[] = {
  3433. SCIFA5_RXD_C_MARK, SCIFA5_TXD_C_MARK,
  3434. };
  3435. /* - SCIFB0 ----------------------------------------------------------------- */
  3436. static const unsigned int scifb0_data_pins[] = {
  3437. /* RXD, TXD */
  3438. RCAR_GP_PIN(7, 3), RCAR_GP_PIN(7, 4),
  3439. };
  3440. static const unsigned int scifb0_data_mux[] = {
  3441. SCIFB0_RXD_MARK, SCIFB0_TXD_MARK,
  3442. };
  3443. static const unsigned int scifb0_clk_pins[] = {
  3444. /* SCK */
  3445. RCAR_GP_PIN(7, 2),
  3446. };
  3447. static const unsigned int scifb0_clk_mux[] = {
  3448. SCIFB0_SCK_MARK,
  3449. };
  3450. static const unsigned int scifb0_ctrl_pins[] = {
  3451. /* RTS, CTS */
  3452. RCAR_GP_PIN(7, 1), RCAR_GP_PIN(7, 0),
  3453. };
  3454. static const unsigned int scifb0_ctrl_mux[] = {
  3455. SCIFB0_RTS_N_MARK, SCIFB0_CTS_N_MARK,
  3456. };
  3457. static const unsigned int scifb0_data_b_pins[] = {
  3458. /* RXD, TXD */
  3459. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 21),
  3460. };
  3461. static const unsigned int scifb0_data_b_mux[] = {
  3462. SCIFB0_RXD_B_MARK, SCIFB0_TXD_B_MARK,
  3463. };
  3464. static const unsigned int scifb0_clk_b_pins[] = {
  3465. /* SCK */
  3466. RCAR_GP_PIN(5, 31),
  3467. };
  3468. static const unsigned int scifb0_clk_b_mux[] = {
  3469. SCIFB0_SCK_B_MARK,
  3470. };
  3471. static const unsigned int scifb0_ctrl_b_pins[] = {
  3472. /* RTS, CTS */
  3473. RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 23),
  3474. };
  3475. static const unsigned int scifb0_ctrl_b_mux[] = {
  3476. SCIFB0_RTS_N_B_MARK, SCIFB0_CTS_N_B_MARK,
  3477. };
  3478. static const unsigned int scifb0_data_c_pins[] = {
  3479. /* RXD, TXD */
  3480. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  3481. };
  3482. static const unsigned int scifb0_data_c_mux[] = {
  3483. SCIFB0_RXD_C_MARK, SCIFB0_TXD_C_MARK,
  3484. };
  3485. static const unsigned int scifb0_clk_c_pins[] = {
  3486. /* SCK */
  3487. RCAR_GP_PIN(2, 30),
  3488. };
  3489. static const unsigned int scifb0_clk_c_mux[] = {
  3490. SCIFB0_SCK_C_MARK,
  3491. };
  3492. static const unsigned int scifb0_data_d_pins[] = {
  3493. /* RXD, TXD */
  3494. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 18),
  3495. };
  3496. static const unsigned int scifb0_data_d_mux[] = {
  3497. SCIFB0_RXD_D_MARK, SCIFB0_TXD_D_MARK,
  3498. };
  3499. static const unsigned int scifb0_clk_d_pins[] = {
  3500. /* SCK */
  3501. RCAR_GP_PIN(4, 17),
  3502. };
  3503. static const unsigned int scifb0_clk_d_mux[] = {
  3504. SCIFB0_SCK_D_MARK,
  3505. };
  3506. /* - SCIFB1 ----------------------------------------------------------------- */
  3507. static const unsigned int scifb1_data_pins[] = {
  3508. /* RXD, TXD */
  3509. RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
  3510. };
  3511. static const unsigned int scifb1_data_mux[] = {
  3512. SCIFB1_RXD_MARK, SCIFB1_TXD_MARK,
  3513. };
  3514. static const unsigned int scifb1_clk_pins[] = {
  3515. /* SCK */
  3516. RCAR_GP_PIN(7, 7),
  3517. };
  3518. static const unsigned int scifb1_clk_mux[] = {
  3519. SCIFB1_SCK_MARK,
  3520. };
  3521. static const unsigned int scifb1_ctrl_pins[] = {
  3522. /* RTS, CTS */
  3523. RCAR_GP_PIN(7, 9), RCAR_GP_PIN(7, 8),
  3524. };
  3525. static const unsigned int scifb1_ctrl_mux[] = {
  3526. SCIFB1_RTS_N_MARK, SCIFB1_CTS_N_MARK,
  3527. };
  3528. static const unsigned int scifb1_data_b_pins[] = {
  3529. /* RXD, TXD */
  3530. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 18),
  3531. };
  3532. static const unsigned int scifb1_data_b_mux[] = {
  3533. SCIFB1_RXD_B_MARK, SCIFB1_TXD_B_MARK,
  3534. };
  3535. static const unsigned int scifb1_clk_b_pins[] = {
  3536. /* SCK */
  3537. RCAR_GP_PIN(1, 3),
  3538. };
  3539. static const unsigned int scifb1_clk_b_mux[] = {
  3540. SCIFB1_SCK_B_MARK,
  3541. };
  3542. static const unsigned int scifb1_data_c_pins[] = {
  3543. /* RXD, TXD */
  3544. RCAR_GP_PIN(1, 2), RCAR_GP_PIN(1, 3),
  3545. };
  3546. static const unsigned int scifb1_data_c_mux[] = {
  3547. SCIFB1_RXD_C_MARK, SCIFB1_TXD_C_MARK,
  3548. };
  3549. static const unsigned int scifb1_clk_c_pins[] = {
  3550. /* SCK */
  3551. RCAR_GP_PIN(7, 11),
  3552. };
  3553. static const unsigned int scifb1_clk_c_mux[] = {
  3554. SCIFB1_SCK_C_MARK,
  3555. };
  3556. static const unsigned int scifb1_data_d_pins[] = {
  3557. /* RXD, TXD */
  3558. RCAR_GP_PIN(7, 10), RCAR_GP_PIN(7, 12),
  3559. };
  3560. static const unsigned int scifb1_data_d_mux[] = {
  3561. SCIFB1_RXD_D_MARK, SCIFB1_TXD_D_MARK,
  3562. };
  3563. /* - SCIFB2 ----------------------------------------------------------------- */
  3564. static const unsigned int scifb2_data_pins[] = {
  3565. /* RXD, TXD */
  3566. RCAR_GP_PIN(4, 16), RCAR_GP_PIN(4, 17),
  3567. };
  3568. static const unsigned int scifb2_data_mux[] = {
  3569. SCIFB2_RXD_MARK, SCIFB2_TXD_MARK,
  3570. };
  3571. static const unsigned int scifb2_clk_pins[] = {
  3572. /* SCK */
  3573. RCAR_GP_PIN(4, 15),
  3574. };
  3575. static const unsigned int scifb2_clk_mux[] = {
  3576. SCIFB2_SCK_MARK,
  3577. };
  3578. static const unsigned int scifb2_ctrl_pins[] = {
  3579. /* RTS, CTS */
  3580. RCAR_GP_PIN(4, 14), RCAR_GP_PIN(4, 13),
  3581. };
  3582. static const unsigned int scifb2_ctrl_mux[] = {
  3583. SCIFB2_RTS_N_MARK, SCIFB2_CTS_N_MARK,
  3584. };
  3585. static const unsigned int scifb2_data_b_pins[] = {
  3586. /* RXD, TXD */
  3587. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
  3588. };
  3589. static const unsigned int scifb2_data_b_mux[] = {
  3590. SCIFB2_RXD_B_MARK, SCIFB2_TXD_B_MARK,
  3591. };
  3592. static const unsigned int scifb2_clk_b_pins[] = {
  3593. /* SCK */
  3594. RCAR_GP_PIN(5, 31),
  3595. };
  3596. static const unsigned int scifb2_clk_b_mux[] = {
  3597. SCIFB2_SCK_B_MARK,
  3598. };
  3599. static const unsigned int scifb2_ctrl_b_pins[] = {
  3600. /* RTS, CTS */
  3601. RCAR_GP_PIN(3, 15), RCAR_GP_PIN(3, 14),
  3602. };
  3603. static const unsigned int scifb2_ctrl_b_mux[] = {
  3604. SCIFB2_RTS_N_B_MARK, SCIFB2_CTS_N_B_MARK,
  3605. };
  3606. static const unsigned int scifb2_data_c_pins[] = {
  3607. /* RXD, TXD */
  3608. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  3609. };
  3610. static const unsigned int scifb2_data_c_mux[] = {
  3611. SCIFB2_RXD_C_MARK, SCIFB2_TXD_C_MARK,
  3612. };
  3613. static const unsigned int scifb2_clk_c_pins[] = {
  3614. /* SCK */
  3615. RCAR_GP_PIN(5, 27),
  3616. };
  3617. static const unsigned int scifb2_clk_c_mux[] = {
  3618. SCIFB2_SCK_C_MARK,
  3619. };
  3620. static const unsigned int scifb2_data_d_pins[] = {
  3621. /* RXD, TXD */
  3622. RCAR_GP_PIN(5, 26), RCAR_GP_PIN(5, 25),
  3623. };
  3624. static const unsigned int scifb2_data_d_mux[] = {
  3625. SCIFB2_RXD_D_MARK, SCIFB2_TXD_D_MARK,
  3626. };
  3627. /* - SCIF Clock ------------------------------------------------------------- */
  3628. static const unsigned int scif_clk_pins[] = {
  3629. /* SCIF_CLK */
  3630. RCAR_GP_PIN(2, 29),
  3631. };
  3632. static const unsigned int scif_clk_mux[] = {
  3633. SCIF_CLK_MARK,
  3634. };
  3635. static const unsigned int scif_clk_b_pins[] = {
  3636. /* SCIF_CLK */
  3637. RCAR_GP_PIN(7, 19),
  3638. };
  3639. static const unsigned int scif_clk_b_mux[] = {
  3640. SCIF_CLK_B_MARK,
  3641. };
  3642. /* - SDHI0 ------------------------------------------------------------------ */
  3643. static const unsigned int sdhi0_data1_pins[] = {
  3644. /* D0 */
  3645. RCAR_GP_PIN(6, 2),
  3646. };
  3647. static const unsigned int sdhi0_data1_mux[] = {
  3648. SD0_DATA0_MARK,
  3649. };
  3650. static const unsigned int sdhi0_data4_pins[] = {
  3651. /* D[0:3] */
  3652. RCAR_GP_PIN(6, 2), RCAR_GP_PIN(6, 3),
  3653. RCAR_GP_PIN(6, 4), RCAR_GP_PIN(6, 5),
  3654. };
  3655. static const unsigned int sdhi0_data4_mux[] = {
  3656. SD0_DATA0_MARK, SD0_DATA1_MARK, SD0_DATA2_MARK, SD0_DATA3_MARK,
  3657. };
  3658. static const unsigned int sdhi0_ctrl_pins[] = {
  3659. /* CLK, CMD */
  3660. RCAR_GP_PIN(6, 0), RCAR_GP_PIN(6, 1),
  3661. };
  3662. static const unsigned int sdhi0_ctrl_mux[] = {
  3663. SD0_CLK_MARK, SD0_CMD_MARK,
  3664. };
  3665. static const unsigned int sdhi0_cd_pins[] = {
  3666. /* CD */
  3667. RCAR_GP_PIN(6, 6),
  3668. };
  3669. static const unsigned int sdhi0_cd_mux[] = {
  3670. SD0_CD_MARK,
  3671. };
  3672. static const unsigned int sdhi0_wp_pins[] = {
  3673. /* WP */
  3674. RCAR_GP_PIN(6, 7),
  3675. };
  3676. static const unsigned int sdhi0_wp_mux[] = {
  3677. SD0_WP_MARK,
  3678. };
  3679. /* - SDHI1 ------------------------------------------------------------------ */
  3680. static const unsigned int sdhi1_data1_pins[] = {
  3681. /* D0 */
  3682. RCAR_GP_PIN(6, 10),
  3683. };
  3684. static const unsigned int sdhi1_data1_mux[] = {
  3685. SD1_DATA0_MARK,
  3686. };
  3687. static const unsigned int sdhi1_data4_pins[] = {
  3688. /* D[0:3] */
  3689. RCAR_GP_PIN(6, 10), RCAR_GP_PIN(6, 11),
  3690. RCAR_GP_PIN(6, 12), RCAR_GP_PIN(6, 13),
  3691. };
  3692. static const unsigned int sdhi1_data4_mux[] = {
  3693. SD1_DATA0_MARK, SD1_DATA1_MARK, SD1_DATA2_MARK, SD1_DATA3_MARK,
  3694. };
  3695. static const unsigned int sdhi1_ctrl_pins[] = {
  3696. /* CLK, CMD */
  3697. RCAR_GP_PIN(6, 8), RCAR_GP_PIN(6, 9),
  3698. };
  3699. static const unsigned int sdhi1_ctrl_mux[] = {
  3700. SD1_CLK_MARK, SD1_CMD_MARK,
  3701. };
  3702. static const unsigned int sdhi1_cd_pins[] = {
  3703. /* CD */
  3704. RCAR_GP_PIN(6, 14),
  3705. };
  3706. static const unsigned int sdhi1_cd_mux[] = {
  3707. SD1_CD_MARK,
  3708. };
  3709. static const unsigned int sdhi1_wp_pins[] = {
  3710. /* WP */
  3711. RCAR_GP_PIN(6, 15),
  3712. };
  3713. static const unsigned int sdhi1_wp_mux[] = {
  3714. SD1_WP_MARK,
  3715. };
  3716. /* - SDHI2 ------------------------------------------------------------------ */
  3717. static const unsigned int sdhi2_data1_pins[] = {
  3718. /* D0 */
  3719. RCAR_GP_PIN(6, 18),
  3720. };
  3721. static const unsigned int sdhi2_data1_mux[] = {
  3722. SD2_DATA0_MARK,
  3723. };
  3724. static const unsigned int sdhi2_data4_pins[] = {
  3725. /* D[0:3] */
  3726. RCAR_GP_PIN(6, 18), RCAR_GP_PIN(6, 19),
  3727. RCAR_GP_PIN(6, 20), RCAR_GP_PIN(6, 21),
  3728. };
  3729. static const unsigned int sdhi2_data4_mux[] = {
  3730. SD2_DATA0_MARK, SD2_DATA1_MARK, SD2_DATA2_MARK, SD2_DATA3_MARK,
  3731. };
  3732. static const unsigned int sdhi2_ctrl_pins[] = {
  3733. /* CLK, CMD */
  3734. RCAR_GP_PIN(6, 16), RCAR_GP_PIN(6, 17),
  3735. };
  3736. static const unsigned int sdhi2_ctrl_mux[] = {
  3737. SD2_CLK_MARK, SD2_CMD_MARK,
  3738. };
  3739. static const unsigned int sdhi2_cd_pins[] = {
  3740. /* CD */
  3741. RCAR_GP_PIN(6, 22),
  3742. };
  3743. static const unsigned int sdhi2_cd_mux[] = {
  3744. SD2_CD_MARK,
  3745. };
  3746. static const unsigned int sdhi2_wp_pins[] = {
  3747. /* WP */
  3748. RCAR_GP_PIN(6, 23),
  3749. };
  3750. static const unsigned int sdhi2_wp_mux[] = {
  3751. SD2_WP_MARK,
  3752. };
  3753. /* - SSI -------------------------------------------------------------------- */
  3754. static const unsigned int ssi0_data_pins[] = {
  3755. /* SDATA */
  3756. RCAR_GP_PIN(2, 2),
  3757. };
  3758. static const unsigned int ssi0_data_mux[] = {
  3759. SSI_SDATA0_MARK,
  3760. };
  3761. static const unsigned int ssi0_data_b_pins[] = {
  3762. /* SDATA */
  3763. RCAR_GP_PIN(3, 4),
  3764. };
  3765. static const unsigned int ssi0_data_b_mux[] = {
  3766. SSI_SDATA0_B_MARK,
  3767. };
  3768. static const unsigned int ssi0129_ctrl_pins[] = {
  3769. /* SCK, WS */
  3770. RCAR_GP_PIN(2, 0), RCAR_GP_PIN(2, 1),
  3771. };
  3772. static const unsigned int ssi0129_ctrl_mux[] = {
  3773. SSI_SCK0129_MARK, SSI_WS0129_MARK,
  3774. };
  3775. static const unsigned int ssi0129_ctrl_b_pins[] = {
  3776. /* SCK, WS */
  3777. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  3778. };
  3779. static const unsigned int ssi0129_ctrl_b_mux[] = {
  3780. SSI_SCK0129_B_MARK, SSI_WS0129_B_MARK,
  3781. };
  3782. static const unsigned int ssi1_data_pins[] = {
  3783. /* SDATA */
  3784. RCAR_GP_PIN(2, 5),
  3785. };
  3786. static const unsigned int ssi1_data_mux[] = {
  3787. SSI_SDATA1_MARK,
  3788. };
  3789. static const unsigned int ssi1_data_b_pins[] = {
  3790. /* SDATA */
  3791. RCAR_GP_PIN(3, 7),
  3792. };
  3793. static const unsigned int ssi1_data_b_mux[] = {
  3794. SSI_SDATA1_B_MARK,
  3795. };
  3796. static const unsigned int ssi1_ctrl_pins[] = {
  3797. /* SCK, WS */
  3798. RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
  3799. };
  3800. static const unsigned int ssi1_ctrl_mux[] = {
  3801. SSI_SCK1_MARK, SSI_WS1_MARK,
  3802. };
  3803. static const unsigned int ssi1_ctrl_b_pins[] = {
  3804. /* SCK, WS */
  3805. RCAR_GP_PIN(3, 5), RCAR_GP_PIN(3, 6),
  3806. };
  3807. static const unsigned int ssi1_ctrl_b_mux[] = {
  3808. SSI_SCK1_B_MARK, SSI_WS1_B_MARK,
  3809. };
  3810. static const unsigned int ssi2_data_pins[] = {
  3811. /* SDATA */
  3812. RCAR_GP_PIN(2, 8),
  3813. };
  3814. static const unsigned int ssi2_data_mux[] = {
  3815. SSI_SDATA2_MARK,
  3816. };
  3817. static const unsigned int ssi2_ctrl_pins[] = {
  3818. /* SCK, WS */
  3819. RCAR_GP_PIN(2, 6), RCAR_GP_PIN(2, 7),
  3820. };
  3821. static const unsigned int ssi2_ctrl_mux[] = {
  3822. SSI_SCK2_MARK, SSI_WS2_MARK,
  3823. };
  3824. static const unsigned int ssi3_data_pins[] = {
  3825. /* SDATA */
  3826. RCAR_GP_PIN(2, 11),
  3827. };
  3828. static const unsigned int ssi3_data_mux[] = {
  3829. SSI_SDATA3_MARK,
  3830. };
  3831. static const unsigned int ssi34_ctrl_pins[] = {
  3832. /* SCK, WS */
  3833. RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
  3834. };
  3835. static const unsigned int ssi34_ctrl_mux[] = {
  3836. SSI_SCK34_MARK, SSI_WS34_MARK,
  3837. };
  3838. static const unsigned int ssi4_data_pins[] = {
  3839. /* SDATA */
  3840. RCAR_GP_PIN(2, 14),
  3841. };
  3842. static const unsigned int ssi4_data_mux[] = {
  3843. SSI_SDATA4_MARK,
  3844. };
  3845. static const unsigned int ssi4_ctrl_pins[] = {
  3846. /* SCK, WS */
  3847. RCAR_GP_PIN(2, 12), RCAR_GP_PIN(2, 13),
  3848. };
  3849. static const unsigned int ssi4_ctrl_mux[] = {
  3850. SSI_SCK4_MARK, SSI_WS4_MARK,
  3851. };
  3852. static const unsigned int ssi5_data_pins[] = {
  3853. /* SDATA */
  3854. RCAR_GP_PIN(2, 17),
  3855. };
  3856. static const unsigned int ssi5_data_mux[] = {
  3857. SSI_SDATA5_MARK,
  3858. };
  3859. static const unsigned int ssi5_ctrl_pins[] = {
  3860. /* SCK, WS */
  3861. RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
  3862. };
  3863. static const unsigned int ssi5_ctrl_mux[] = {
  3864. SSI_SCK5_MARK, SSI_WS5_MARK,
  3865. };
  3866. static const unsigned int ssi6_data_pins[] = {
  3867. /* SDATA */
  3868. RCAR_GP_PIN(2, 20),
  3869. };
  3870. static const unsigned int ssi6_data_mux[] = {
  3871. SSI_SDATA6_MARK,
  3872. };
  3873. static const unsigned int ssi6_ctrl_pins[] = {
  3874. /* SCK, WS */
  3875. RCAR_GP_PIN(2, 18), RCAR_GP_PIN(2, 19),
  3876. };
  3877. static const unsigned int ssi6_ctrl_mux[] = {
  3878. SSI_SCK6_MARK, SSI_WS6_MARK,
  3879. };
  3880. static const unsigned int ssi7_data_pins[] = {
  3881. /* SDATA */
  3882. RCAR_GP_PIN(2, 23),
  3883. };
  3884. static const unsigned int ssi7_data_mux[] = {
  3885. SSI_SDATA7_MARK,
  3886. };
  3887. static const unsigned int ssi7_data_b_pins[] = {
  3888. /* SDATA */
  3889. RCAR_GP_PIN(3, 12),
  3890. };
  3891. static const unsigned int ssi7_data_b_mux[] = {
  3892. SSI_SDATA7_B_MARK,
  3893. };
  3894. static const unsigned int ssi78_ctrl_pins[] = {
  3895. /* SCK, WS */
  3896. RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
  3897. };
  3898. static const unsigned int ssi78_ctrl_mux[] = {
  3899. SSI_SCK78_MARK, SSI_WS78_MARK,
  3900. };
  3901. static const unsigned int ssi78_ctrl_b_pins[] = {
  3902. /* SCK, WS */
  3903. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
  3904. };
  3905. static const unsigned int ssi78_ctrl_b_mux[] = {
  3906. SSI_SCK78_B_MARK, SSI_WS78_B_MARK,
  3907. };
  3908. static const unsigned int ssi8_data_pins[] = {
  3909. /* SDATA */
  3910. RCAR_GP_PIN(2, 24),
  3911. };
  3912. static const unsigned int ssi8_data_mux[] = {
  3913. SSI_SDATA8_MARK,
  3914. };
  3915. static const unsigned int ssi8_data_b_pins[] = {
  3916. /* SDATA */
  3917. RCAR_GP_PIN(3, 13),
  3918. };
  3919. static const unsigned int ssi8_data_b_mux[] = {
  3920. SSI_SDATA8_B_MARK,
  3921. };
  3922. static const unsigned int ssi9_data_pins[] = {
  3923. /* SDATA */
  3924. RCAR_GP_PIN(2, 27),
  3925. };
  3926. static const unsigned int ssi9_data_mux[] = {
  3927. SSI_SDATA9_MARK,
  3928. };
  3929. static const unsigned int ssi9_data_b_pins[] = {
  3930. /* SDATA */
  3931. RCAR_GP_PIN(3, 18),
  3932. };
  3933. static const unsigned int ssi9_data_b_mux[] = {
  3934. SSI_SDATA9_B_MARK,
  3935. };
  3936. static const unsigned int ssi9_ctrl_pins[] = {
  3937. /* SCK, WS */
  3938. RCAR_GP_PIN(2, 25), RCAR_GP_PIN(2, 26),
  3939. };
  3940. static const unsigned int ssi9_ctrl_mux[] = {
  3941. SSI_SCK9_MARK, SSI_WS9_MARK,
  3942. };
  3943. static const unsigned int ssi9_ctrl_b_pins[] = {
  3944. /* SCK, WS */
  3945. RCAR_GP_PIN(3, 14), RCAR_GP_PIN(3, 15),
  3946. };
  3947. static const unsigned int ssi9_ctrl_b_mux[] = {
  3948. SSI_SCK9_B_MARK, SSI_WS9_B_MARK,
  3949. };
  3950. /* - TPU -------------------------------------------------------------------- */
  3951. static const unsigned int tpu_to0_pins[] = {
  3952. RCAR_GP_PIN(6, 14),
  3953. };
  3954. static const unsigned int tpu_to0_mux[] = {
  3955. TPU_TO0_MARK,
  3956. };
  3957. static const unsigned int tpu_to1_pins[] = {
  3958. RCAR_GP_PIN(1, 17),
  3959. };
  3960. static const unsigned int tpu_to1_mux[] = {
  3961. TPU_TO1_MARK,
  3962. };
  3963. static const unsigned int tpu_to2_pins[] = {
  3964. RCAR_GP_PIN(1, 18),
  3965. };
  3966. static const unsigned int tpu_to2_mux[] = {
  3967. TPU_TO2_MARK,
  3968. };
  3969. static const unsigned int tpu_to3_pins[] = {
  3970. RCAR_GP_PIN(1, 24),
  3971. };
  3972. static const unsigned int tpu_to3_mux[] = {
  3973. TPU_TO3_MARK,
  3974. };
  3975. /* - USB0 ------------------------------------------------------------------- */
  3976. static const unsigned int usb0_pins[] = {
  3977. RCAR_GP_PIN(7, 23), /* PWEN */
  3978. RCAR_GP_PIN(7, 24), /* OVC */
  3979. };
  3980. static const unsigned int usb0_mux[] = {
  3981. USB0_PWEN_MARK,
  3982. USB0_OVC_MARK,
  3983. };
  3984. /* - USB1 ------------------------------------------------------------------- */
  3985. static const unsigned int usb1_pins[] = {
  3986. RCAR_GP_PIN(7, 25), /* PWEN */
  3987. RCAR_GP_PIN(6, 30), /* OVC */
  3988. };
  3989. static const unsigned int usb1_mux[] = {
  3990. USB1_PWEN_MARK,
  3991. USB1_OVC_MARK,
  3992. };
  3993. /* - VIN0 ------------------------------------------------------------------- */
  3994. static const union vin_data vin0_data_pins = {
  3995. .data24 = {
  3996. /* B */
  3997. RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 6),
  3998. RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
  3999. RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
  4000. RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
  4001. /* G */
  4002. RCAR_GP_PIN(4, 13), RCAR_GP_PIN(4, 14),
  4003. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
  4004. RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
  4005. RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
  4006. /* R */
  4007. RCAR_GP_PIN(4, 21), RCAR_GP_PIN(4, 22),
  4008. RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
  4009. RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
  4010. RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
  4011. },
  4012. };
  4013. static const union vin_data vin0_data_mux = {
  4014. .data24 = {
  4015. /* B */
  4016. VI0_DATA0_VI0_B0_MARK, VI0_DATA1_VI0_B1_MARK,
  4017. VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
  4018. VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
  4019. VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
  4020. /* G */
  4021. VI0_G0_MARK, VI0_G1_MARK,
  4022. VI0_G2_MARK, VI0_G3_MARK,
  4023. VI0_G4_MARK, VI0_G5_MARK,
  4024. VI0_G6_MARK, VI0_G7_MARK,
  4025. /* R */
  4026. VI0_R0_MARK, VI0_R1_MARK,
  4027. VI0_R2_MARK, VI0_R3_MARK,
  4028. VI0_R4_MARK, VI0_R5_MARK,
  4029. VI0_R6_MARK, VI0_R7_MARK,
  4030. },
  4031. };
  4032. static const unsigned int vin0_data18_pins[] = {
  4033. /* B */
  4034. RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 8),
  4035. RCAR_GP_PIN(4, 9), RCAR_GP_PIN(4, 10),
  4036. RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 12),
  4037. /* G */
  4038. RCAR_GP_PIN(4, 15), RCAR_GP_PIN(4, 16),
  4039. RCAR_GP_PIN(4, 17), RCAR_GP_PIN(4, 18),
  4040. RCAR_GP_PIN(4, 19), RCAR_GP_PIN(4, 20),
  4041. /* R */
  4042. RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
  4043. RCAR_GP_PIN(4, 25), RCAR_GP_PIN(4, 26),
  4044. RCAR_GP_PIN(4, 27), RCAR_GP_PIN(4, 28),
  4045. };
  4046. static const unsigned int vin0_data18_mux[] = {
  4047. /* B */
  4048. VI0_DATA2_VI0_B2_MARK, VI0_DATA3_VI0_B3_MARK,
  4049. VI0_DATA4_VI0_B4_MARK, VI0_DATA5_VI0_B5_MARK,
  4050. VI0_DATA6_VI0_B6_MARK, VI0_DATA7_VI0_B7_MARK,
  4051. /* G */
  4052. VI0_G2_MARK, VI0_G3_MARK,
  4053. VI0_G4_MARK, VI0_G5_MARK,
  4054. VI0_G6_MARK, VI0_G7_MARK,
  4055. /* R */
  4056. VI0_R2_MARK, VI0_R3_MARK,
  4057. VI0_R4_MARK, VI0_R5_MARK,
  4058. VI0_R6_MARK, VI0_R7_MARK,
  4059. };
  4060. static const unsigned int vin0_sync_pins[] = {
  4061. RCAR_GP_PIN(4, 3), /* HSYNC */
  4062. RCAR_GP_PIN(4, 4), /* VSYNC */
  4063. };
  4064. static const unsigned int vin0_sync_mux[] = {
  4065. VI0_HSYNC_N_MARK,
  4066. VI0_VSYNC_N_MARK,
  4067. };
  4068. static const unsigned int vin0_field_pins[] = {
  4069. RCAR_GP_PIN(4, 2),
  4070. };
  4071. static const unsigned int vin0_field_mux[] = {
  4072. VI0_FIELD_MARK,
  4073. };
  4074. static const unsigned int vin0_clkenb_pins[] = {
  4075. RCAR_GP_PIN(4, 1),
  4076. };
  4077. static const unsigned int vin0_clkenb_mux[] = {
  4078. VI0_CLKENB_MARK,
  4079. };
  4080. static const unsigned int vin0_clk_pins[] = {
  4081. RCAR_GP_PIN(4, 0),
  4082. };
  4083. static const unsigned int vin0_clk_mux[] = {
  4084. VI0_CLK_MARK,
  4085. };
  4086. /* - VIN1 ----------------------------------------------------------------- */
  4087. static const unsigned int vin1_data8_pins[] = {
  4088. RCAR_GP_PIN(5, 5), RCAR_GP_PIN(5, 6),
  4089. RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
  4090. RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10),
  4091. RCAR_GP_PIN(5, 11), RCAR_GP_PIN(5, 12),
  4092. };
  4093. static const unsigned int vin1_data8_mux[] = {
  4094. VI1_DATA0_MARK, VI1_DATA1_MARK,
  4095. VI1_DATA2_MARK, VI1_DATA3_MARK,
  4096. VI1_DATA4_MARK, VI1_DATA5_MARK,
  4097. VI1_DATA6_MARK, VI1_DATA7_MARK,
  4098. };
  4099. static const unsigned int vin1_sync_pins[] = {
  4100. RCAR_GP_PIN(5, 0), /* HSYNC */
  4101. RCAR_GP_PIN(5, 1), /* VSYNC */
  4102. };
  4103. static const unsigned int vin1_sync_mux[] = {
  4104. VI1_HSYNC_N_MARK,
  4105. VI1_VSYNC_N_MARK,
  4106. };
  4107. static const unsigned int vin1_field_pins[] = {
  4108. RCAR_GP_PIN(5, 3),
  4109. };
  4110. static const unsigned int vin1_field_mux[] = {
  4111. VI1_FIELD_MARK,
  4112. };
  4113. static const unsigned int vin1_clkenb_pins[] = {
  4114. RCAR_GP_PIN(5, 2),
  4115. };
  4116. static const unsigned int vin1_clkenb_mux[] = {
  4117. VI1_CLKENB_MARK,
  4118. };
  4119. static const unsigned int vin1_clk_pins[] = {
  4120. RCAR_GP_PIN(5, 4),
  4121. };
  4122. static const unsigned int vin1_clk_mux[] = {
  4123. VI1_CLK_MARK,
  4124. };
  4125. static const union vin_data vin1_b_data_pins = {
  4126. .data24 = {
  4127. /* B */
  4128. RCAR_GP_PIN(3, 0), RCAR_GP_PIN(3, 1),
  4129. RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
  4130. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
  4131. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
  4132. /* G */
  4133. RCAR_GP_PIN(6, 24), RCAR_GP_PIN(6, 25),
  4134. RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
  4135. RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
  4136. RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
  4137. /* R */
  4138. RCAR_GP_PIN(7, 5), RCAR_GP_PIN(7, 6),
  4139. RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
  4140. RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
  4141. RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
  4142. },
  4143. };
  4144. static const union vin_data vin1_b_data_mux = {
  4145. .data24 = {
  4146. /* B */
  4147. VI1_DATA0_B_MARK, VI1_DATA1_B_MARK,
  4148. VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
  4149. VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
  4150. VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
  4151. /* G */
  4152. VI1_G0_B_MARK, VI1_G1_B_MARK,
  4153. VI1_G2_B_MARK, VI1_G3_B_MARK,
  4154. VI1_G4_B_MARK, VI1_G5_B_MARK,
  4155. VI1_G6_B_MARK, VI1_G7_B_MARK,
  4156. /* R */
  4157. VI1_R0_B_MARK, VI1_R1_B_MARK,
  4158. VI1_R2_B_MARK, VI1_R3_B_MARK,
  4159. VI1_R4_B_MARK, VI1_R5_B_MARK,
  4160. VI1_R6_B_MARK, VI1_R7_B_MARK,
  4161. },
  4162. };
  4163. static const unsigned int vin1_b_data18_pins[] = {
  4164. /* B */
  4165. RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
  4166. RCAR_GP_PIN(3, 10), RCAR_GP_PIN(3, 11),
  4167. RCAR_GP_PIN(3, 12), RCAR_GP_PIN(3, 13),
  4168. /* G */
  4169. RCAR_GP_PIN(6, 26), RCAR_GP_PIN(6, 27),
  4170. RCAR_GP_PIN(6, 28), RCAR_GP_PIN(6, 29),
  4171. RCAR_GP_PIN(7, 21), RCAR_GP_PIN(7, 22),
  4172. /* R */
  4173. RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
  4174. RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
  4175. RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
  4176. };
  4177. static const unsigned int vin1_b_data18_mux[] = {
  4178. /* B */
  4179. VI1_DATA0_B_MARK, VI1_DATA1_B_MARK,
  4180. VI1_DATA2_B_MARK, VI1_DATA3_B_MARK,
  4181. VI1_DATA4_B_MARK, VI1_DATA5_B_MARK,
  4182. VI1_DATA6_B_MARK, VI1_DATA7_B_MARK,
  4183. /* G */
  4184. VI1_G0_B_MARK, VI1_G1_B_MARK,
  4185. VI1_G2_B_MARK, VI1_G3_B_MARK,
  4186. VI1_G4_B_MARK, VI1_G5_B_MARK,
  4187. VI1_G6_B_MARK, VI1_G7_B_MARK,
  4188. /* R */
  4189. VI1_R0_B_MARK, VI1_R1_B_MARK,
  4190. VI1_R2_B_MARK, VI1_R3_B_MARK,
  4191. VI1_R4_B_MARK, VI1_R5_B_MARK,
  4192. VI1_R6_B_MARK, VI1_R7_B_MARK,
  4193. };
  4194. static const unsigned int vin1_b_sync_pins[] = {
  4195. RCAR_GP_PIN(3, 17), /* HSYNC */
  4196. RCAR_GP_PIN(3, 18), /* VSYNC */
  4197. };
  4198. static const unsigned int vin1_b_sync_mux[] = {
  4199. VI1_HSYNC_N_B_MARK,
  4200. VI1_VSYNC_N_B_MARK,
  4201. };
  4202. static const unsigned int vin1_b_field_pins[] = {
  4203. RCAR_GP_PIN(3, 20),
  4204. };
  4205. static const unsigned int vin1_b_field_mux[] = {
  4206. VI1_FIELD_B_MARK,
  4207. };
  4208. static const unsigned int vin1_b_clkenb_pins[] = {
  4209. RCAR_GP_PIN(3, 19),
  4210. };
  4211. static const unsigned int vin1_b_clkenb_mux[] = {
  4212. VI1_CLKENB_B_MARK,
  4213. };
  4214. static const unsigned int vin1_b_clk_pins[] = {
  4215. RCAR_GP_PIN(3, 16),
  4216. };
  4217. static const unsigned int vin1_b_clk_mux[] = {
  4218. VI1_CLK_B_MARK,
  4219. };
  4220. /* - VIN2 ----------------------------------------------------------------- */
  4221. static const unsigned int vin2_data8_pins[] = {
  4222. RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
  4223. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 23),
  4224. RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 25),
  4225. RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 27),
  4226. };
  4227. static const unsigned int vin2_data8_mux[] = {
  4228. VI2_DATA0_MARK, VI2_DATA1_MARK,
  4229. VI2_DATA2_MARK, VI2_DATA3_MARK,
  4230. VI2_DATA4_MARK, VI2_DATA5_MARK,
  4231. VI2_DATA6_MARK, VI2_DATA7_MARK,
  4232. };
  4233. static const unsigned int vin2_sync_pins[] = {
  4234. RCAR_GP_PIN(4, 15), /* HSYNC */
  4235. RCAR_GP_PIN(4, 16), /* VSYNC */
  4236. };
  4237. static const unsigned int vin2_sync_mux[] = {
  4238. VI2_HSYNC_N_MARK,
  4239. VI2_VSYNC_N_MARK,
  4240. };
  4241. static const unsigned int vin2_field_pins[] = {
  4242. RCAR_GP_PIN(4, 18),
  4243. };
  4244. static const unsigned int vin2_field_mux[] = {
  4245. VI2_FIELD_MARK,
  4246. };
  4247. static const unsigned int vin2_clkenb_pins[] = {
  4248. RCAR_GP_PIN(4, 17),
  4249. };
  4250. static const unsigned int vin2_clkenb_mux[] = {
  4251. VI2_CLKENB_MARK,
  4252. };
  4253. static const unsigned int vin2_clk_pins[] = {
  4254. RCAR_GP_PIN(4, 19),
  4255. };
  4256. static const unsigned int vin2_clk_mux[] = {
  4257. VI2_CLK_MARK,
  4258. };
  4259. static const struct {
  4260. struct sh_pfc_pin_group common[346];
  4261. struct sh_pfc_pin_group r8a779x[9];
  4262. } pinmux_groups = {
  4263. .common = {
  4264. SH_PFC_PIN_GROUP(audio_clk_a),
  4265. SH_PFC_PIN_GROUP(audio_clk_b),
  4266. SH_PFC_PIN_GROUP(audio_clk_b_b),
  4267. SH_PFC_PIN_GROUP(audio_clk_c),
  4268. SH_PFC_PIN_GROUP(audio_clkout),
  4269. SH_PFC_PIN_GROUP(avb_link),
  4270. SH_PFC_PIN_GROUP(avb_magic),
  4271. SH_PFC_PIN_GROUP(avb_phy_int),
  4272. SH_PFC_PIN_GROUP(avb_mdio),
  4273. SH_PFC_PIN_GROUP(avb_mii),
  4274. SH_PFC_PIN_GROUP(avb_gmii),
  4275. SH_PFC_PIN_GROUP(can0_data),
  4276. SH_PFC_PIN_GROUP(can0_data_b),
  4277. SH_PFC_PIN_GROUP(can0_data_c),
  4278. SH_PFC_PIN_GROUP(can0_data_d),
  4279. SH_PFC_PIN_GROUP(can0_data_e),
  4280. SH_PFC_PIN_GROUP(can0_data_f),
  4281. SH_PFC_PIN_GROUP(can1_data),
  4282. SH_PFC_PIN_GROUP(can1_data_b),
  4283. SH_PFC_PIN_GROUP(can1_data_c),
  4284. SH_PFC_PIN_GROUP(can1_data_d),
  4285. SH_PFC_PIN_GROUP(can_clk),
  4286. SH_PFC_PIN_GROUP(can_clk_b),
  4287. SH_PFC_PIN_GROUP(can_clk_c),
  4288. SH_PFC_PIN_GROUP(can_clk_d),
  4289. SH_PFC_PIN_GROUP(du_rgb666),
  4290. SH_PFC_PIN_GROUP(du_rgb888),
  4291. SH_PFC_PIN_GROUP(du_clk_out_0),
  4292. SH_PFC_PIN_GROUP(du_clk_out_1),
  4293. SH_PFC_PIN_GROUP(du_sync),
  4294. SH_PFC_PIN_GROUP(du_oddf),
  4295. SH_PFC_PIN_GROUP(du_cde),
  4296. SH_PFC_PIN_GROUP(du_disp),
  4297. SH_PFC_PIN_GROUP(du0_clk_in),
  4298. SH_PFC_PIN_GROUP(du1_clk_in),
  4299. SH_PFC_PIN_GROUP(du1_clk_in_b),
  4300. SH_PFC_PIN_GROUP(du1_clk_in_c),
  4301. SH_PFC_PIN_GROUP(eth_link),
  4302. SH_PFC_PIN_GROUP(eth_magic),
  4303. SH_PFC_PIN_GROUP(eth_mdio),
  4304. SH_PFC_PIN_GROUP(eth_rmii),
  4305. SH_PFC_PIN_GROUP(hscif0_data),
  4306. SH_PFC_PIN_GROUP(hscif0_clk),
  4307. SH_PFC_PIN_GROUP(hscif0_ctrl),
  4308. SH_PFC_PIN_GROUP(hscif0_data_b),
  4309. SH_PFC_PIN_GROUP(hscif0_ctrl_b),
  4310. SH_PFC_PIN_GROUP(hscif0_data_c),
  4311. SH_PFC_PIN_GROUP(hscif0_clk_c),
  4312. SH_PFC_PIN_GROUP(hscif1_data),
  4313. SH_PFC_PIN_GROUP(hscif1_clk),
  4314. SH_PFC_PIN_GROUP(hscif1_ctrl),
  4315. SH_PFC_PIN_GROUP(hscif1_data_b),
  4316. SH_PFC_PIN_GROUP(hscif1_data_c),
  4317. SH_PFC_PIN_GROUP(hscif1_clk_c),
  4318. SH_PFC_PIN_GROUP(hscif1_ctrl_c),
  4319. SH_PFC_PIN_GROUP(hscif1_data_d),
  4320. SH_PFC_PIN_GROUP(hscif1_data_e),
  4321. SH_PFC_PIN_GROUP(hscif1_clk_e),
  4322. SH_PFC_PIN_GROUP(hscif1_ctrl_e),
  4323. SH_PFC_PIN_GROUP(hscif2_data),
  4324. SH_PFC_PIN_GROUP(hscif2_clk),
  4325. SH_PFC_PIN_GROUP(hscif2_ctrl),
  4326. SH_PFC_PIN_GROUP(hscif2_data_b),
  4327. SH_PFC_PIN_GROUP(hscif2_ctrl_b),
  4328. SH_PFC_PIN_GROUP(hscif2_data_c),
  4329. SH_PFC_PIN_GROUP(hscif2_clk_c),
  4330. SH_PFC_PIN_GROUP(hscif2_data_d),
  4331. SH_PFC_PIN_GROUP(i2c0),
  4332. SH_PFC_PIN_GROUP(i2c0_b),
  4333. SH_PFC_PIN_GROUP(i2c0_c),
  4334. SH_PFC_PIN_GROUP(i2c1),
  4335. SH_PFC_PIN_GROUP(i2c1_b),
  4336. SH_PFC_PIN_GROUP(i2c1_c),
  4337. SH_PFC_PIN_GROUP(i2c1_d),
  4338. SH_PFC_PIN_GROUP(i2c1_e),
  4339. SH_PFC_PIN_GROUP(i2c2),
  4340. SH_PFC_PIN_GROUP(i2c2_b),
  4341. SH_PFC_PIN_GROUP(i2c2_c),
  4342. SH_PFC_PIN_GROUP(i2c2_d),
  4343. SH_PFC_PIN_GROUP(i2c3),
  4344. SH_PFC_PIN_GROUP(i2c3_b),
  4345. SH_PFC_PIN_GROUP(i2c3_c),
  4346. SH_PFC_PIN_GROUP(i2c3_d),
  4347. SH_PFC_PIN_GROUP(i2c4),
  4348. SH_PFC_PIN_GROUP(i2c4_b),
  4349. SH_PFC_PIN_GROUP(i2c4_c),
  4350. SH_PFC_PIN_GROUP(i2c7),
  4351. SH_PFC_PIN_GROUP(i2c7_b),
  4352. SH_PFC_PIN_GROUP(i2c7_c),
  4353. SH_PFC_PIN_GROUP(i2c8),
  4354. SH_PFC_PIN_GROUP(i2c8_b),
  4355. SH_PFC_PIN_GROUP(i2c8_c),
  4356. SH_PFC_PIN_GROUP(intc_irq0),
  4357. SH_PFC_PIN_GROUP(intc_irq1),
  4358. SH_PFC_PIN_GROUP(intc_irq2),
  4359. SH_PFC_PIN_GROUP(intc_irq3),
  4360. SH_PFC_PIN_GROUP(mmc_data1),
  4361. SH_PFC_PIN_GROUP(mmc_data4),
  4362. SH_PFC_PIN_GROUP(mmc_data8),
  4363. SH_PFC_PIN_GROUP(mmc_data8_b),
  4364. SH_PFC_PIN_GROUP(mmc_ctrl),
  4365. SH_PFC_PIN_GROUP(msiof0_clk),
  4366. SH_PFC_PIN_GROUP(msiof0_sync),
  4367. SH_PFC_PIN_GROUP(msiof0_ss1),
  4368. SH_PFC_PIN_GROUP(msiof0_ss2),
  4369. SH_PFC_PIN_GROUP(msiof0_rx),
  4370. SH_PFC_PIN_GROUP(msiof0_tx),
  4371. SH_PFC_PIN_GROUP(msiof0_clk_b),
  4372. SH_PFC_PIN_GROUP(msiof0_sync_b),
  4373. SH_PFC_PIN_GROUP(msiof0_ss1_b),
  4374. SH_PFC_PIN_GROUP(msiof0_ss2_b),
  4375. SH_PFC_PIN_GROUP(msiof0_rx_b),
  4376. SH_PFC_PIN_GROUP(msiof0_tx_b),
  4377. SH_PFC_PIN_GROUP(msiof0_clk_c),
  4378. SH_PFC_PIN_GROUP(msiof0_sync_c),
  4379. SH_PFC_PIN_GROUP(msiof0_ss1_c),
  4380. SH_PFC_PIN_GROUP(msiof0_ss2_c),
  4381. SH_PFC_PIN_GROUP(msiof0_rx_c),
  4382. SH_PFC_PIN_GROUP(msiof0_tx_c),
  4383. SH_PFC_PIN_GROUP(msiof1_clk),
  4384. SH_PFC_PIN_GROUP(msiof1_sync),
  4385. SH_PFC_PIN_GROUP(msiof1_ss1),
  4386. SH_PFC_PIN_GROUP(msiof1_ss2),
  4387. SH_PFC_PIN_GROUP(msiof1_rx),
  4388. SH_PFC_PIN_GROUP(msiof1_tx),
  4389. SH_PFC_PIN_GROUP(msiof1_clk_b),
  4390. SH_PFC_PIN_GROUP(msiof1_sync_b),
  4391. SH_PFC_PIN_GROUP(msiof1_ss1_b),
  4392. SH_PFC_PIN_GROUP(msiof1_ss2_b),
  4393. SH_PFC_PIN_GROUP(msiof1_rx_b),
  4394. SH_PFC_PIN_GROUP(msiof1_tx_b),
  4395. SH_PFC_PIN_GROUP(msiof1_clk_c),
  4396. SH_PFC_PIN_GROUP(msiof1_sync_c),
  4397. SH_PFC_PIN_GROUP(msiof1_rx_c),
  4398. SH_PFC_PIN_GROUP(msiof1_tx_c),
  4399. SH_PFC_PIN_GROUP(msiof1_clk_d),
  4400. SH_PFC_PIN_GROUP(msiof1_sync_d),
  4401. SH_PFC_PIN_GROUP(msiof1_ss1_d),
  4402. SH_PFC_PIN_GROUP(msiof1_rx_d),
  4403. SH_PFC_PIN_GROUP(msiof1_tx_d),
  4404. SH_PFC_PIN_GROUP(msiof1_clk_e),
  4405. SH_PFC_PIN_GROUP(msiof1_sync_e),
  4406. SH_PFC_PIN_GROUP(msiof1_rx_e),
  4407. SH_PFC_PIN_GROUP(msiof1_tx_e),
  4408. SH_PFC_PIN_GROUP(msiof2_clk),
  4409. SH_PFC_PIN_GROUP(msiof2_sync),
  4410. SH_PFC_PIN_GROUP(msiof2_ss1),
  4411. SH_PFC_PIN_GROUP(msiof2_ss2),
  4412. SH_PFC_PIN_GROUP(msiof2_rx),
  4413. SH_PFC_PIN_GROUP(msiof2_tx),
  4414. SH_PFC_PIN_GROUP(msiof2_clk_b),
  4415. SH_PFC_PIN_GROUP(msiof2_sync_b),
  4416. SH_PFC_PIN_GROUP(msiof2_ss1_b),
  4417. SH_PFC_PIN_GROUP(msiof2_ss2_b),
  4418. SH_PFC_PIN_GROUP(msiof2_rx_b),
  4419. SH_PFC_PIN_GROUP(msiof2_tx_b),
  4420. SH_PFC_PIN_GROUP(msiof2_clk_c),
  4421. SH_PFC_PIN_GROUP(msiof2_sync_c),
  4422. SH_PFC_PIN_GROUP(msiof2_rx_c),
  4423. SH_PFC_PIN_GROUP(msiof2_tx_c),
  4424. SH_PFC_PIN_GROUP(msiof2_clk_d),
  4425. SH_PFC_PIN_GROUP(msiof2_sync_d),
  4426. SH_PFC_PIN_GROUP(msiof2_ss1_d),
  4427. SH_PFC_PIN_GROUP(msiof2_ss2_d),
  4428. SH_PFC_PIN_GROUP(msiof2_rx_d),
  4429. SH_PFC_PIN_GROUP(msiof2_tx_d),
  4430. SH_PFC_PIN_GROUP(msiof2_clk_e),
  4431. SH_PFC_PIN_GROUP(msiof2_sync_e),
  4432. SH_PFC_PIN_GROUP(msiof2_rx_e),
  4433. SH_PFC_PIN_GROUP(msiof2_tx_e),
  4434. SH_PFC_PIN_GROUP(pwm0),
  4435. SH_PFC_PIN_GROUP(pwm0_b),
  4436. SH_PFC_PIN_GROUP(pwm1),
  4437. SH_PFC_PIN_GROUP(pwm1_b),
  4438. SH_PFC_PIN_GROUP(pwm2),
  4439. SH_PFC_PIN_GROUP(pwm2_b),
  4440. SH_PFC_PIN_GROUP(pwm3),
  4441. SH_PFC_PIN_GROUP(pwm4),
  4442. SH_PFC_PIN_GROUP(pwm4_b),
  4443. SH_PFC_PIN_GROUP(pwm5),
  4444. SH_PFC_PIN_GROUP(pwm5_b),
  4445. SH_PFC_PIN_GROUP(pwm6),
  4446. SH_PFC_PIN_GROUP(qspi_ctrl),
  4447. SH_PFC_PIN_GROUP(qspi_data2),
  4448. SH_PFC_PIN_GROUP(qspi_data4),
  4449. SH_PFC_PIN_GROUP(qspi_ctrl_b),
  4450. SH_PFC_PIN_GROUP(qspi_data2_b),
  4451. SH_PFC_PIN_GROUP(qspi_data4_b),
  4452. SH_PFC_PIN_GROUP(scif0_data),
  4453. SH_PFC_PIN_GROUP(scif0_data_b),
  4454. SH_PFC_PIN_GROUP(scif0_data_c),
  4455. SH_PFC_PIN_GROUP(scif0_data_d),
  4456. SH_PFC_PIN_GROUP(scif0_data_e),
  4457. SH_PFC_PIN_GROUP(scif1_data),
  4458. SH_PFC_PIN_GROUP(scif1_data_b),
  4459. SH_PFC_PIN_GROUP(scif1_clk_b),
  4460. SH_PFC_PIN_GROUP(scif1_data_c),
  4461. SH_PFC_PIN_GROUP(scif1_data_d),
  4462. SH_PFC_PIN_GROUP(scif2_data),
  4463. SH_PFC_PIN_GROUP(scif2_data_b),
  4464. SH_PFC_PIN_GROUP(scif2_clk_b),
  4465. SH_PFC_PIN_GROUP(scif2_data_c),
  4466. SH_PFC_PIN_GROUP(scif2_data_e),
  4467. SH_PFC_PIN_GROUP(scif3_data),
  4468. SH_PFC_PIN_GROUP(scif3_clk),
  4469. SH_PFC_PIN_GROUP(scif3_data_b),
  4470. SH_PFC_PIN_GROUP(scif3_clk_b),
  4471. SH_PFC_PIN_GROUP(scif3_data_c),
  4472. SH_PFC_PIN_GROUP(scif3_data_d),
  4473. SH_PFC_PIN_GROUP(scif4_data),
  4474. SH_PFC_PIN_GROUP(scif4_data_b),
  4475. SH_PFC_PIN_GROUP(scif4_data_c),
  4476. SH_PFC_PIN_GROUP(scif5_data),
  4477. SH_PFC_PIN_GROUP(scif5_data_b),
  4478. SH_PFC_PIN_GROUP(scifa0_data),
  4479. SH_PFC_PIN_GROUP(scifa0_data_b),
  4480. SH_PFC_PIN_GROUP(scifa1_data),
  4481. SH_PFC_PIN_GROUP(scifa1_clk),
  4482. SH_PFC_PIN_GROUP(scifa1_data_b),
  4483. SH_PFC_PIN_GROUP(scifa1_clk_b),
  4484. SH_PFC_PIN_GROUP(scifa1_data_c),
  4485. SH_PFC_PIN_GROUP(scifa2_data),
  4486. SH_PFC_PIN_GROUP(scifa2_clk),
  4487. SH_PFC_PIN_GROUP(scifa2_data_b),
  4488. SH_PFC_PIN_GROUP(scifa3_data),
  4489. SH_PFC_PIN_GROUP(scifa3_clk),
  4490. SH_PFC_PIN_GROUP(scifa3_data_b),
  4491. SH_PFC_PIN_GROUP(scifa3_clk_b),
  4492. SH_PFC_PIN_GROUP(scifa3_data_c),
  4493. SH_PFC_PIN_GROUP(scifa3_clk_c),
  4494. SH_PFC_PIN_GROUP(scifa4_data),
  4495. SH_PFC_PIN_GROUP(scifa4_data_b),
  4496. SH_PFC_PIN_GROUP(scifa4_data_c),
  4497. SH_PFC_PIN_GROUP(scifa5_data),
  4498. SH_PFC_PIN_GROUP(scifa5_data_b),
  4499. SH_PFC_PIN_GROUP(scifa5_data_c),
  4500. SH_PFC_PIN_GROUP(scifb0_data),
  4501. SH_PFC_PIN_GROUP(scifb0_clk),
  4502. SH_PFC_PIN_GROUP(scifb0_ctrl),
  4503. SH_PFC_PIN_GROUP(scifb0_data_b),
  4504. SH_PFC_PIN_GROUP(scifb0_clk_b),
  4505. SH_PFC_PIN_GROUP(scifb0_ctrl_b),
  4506. SH_PFC_PIN_GROUP(scifb0_data_c),
  4507. SH_PFC_PIN_GROUP(scifb0_clk_c),
  4508. SH_PFC_PIN_GROUP(scifb0_data_d),
  4509. SH_PFC_PIN_GROUP(scifb0_clk_d),
  4510. SH_PFC_PIN_GROUP(scifb1_data),
  4511. SH_PFC_PIN_GROUP(scifb1_clk),
  4512. SH_PFC_PIN_GROUP(scifb1_ctrl),
  4513. SH_PFC_PIN_GROUP(scifb1_data_b),
  4514. SH_PFC_PIN_GROUP(scifb1_clk_b),
  4515. SH_PFC_PIN_GROUP(scifb1_data_c),
  4516. SH_PFC_PIN_GROUP(scifb1_clk_c),
  4517. SH_PFC_PIN_GROUP(scifb1_data_d),
  4518. SH_PFC_PIN_GROUP(scifb2_data),
  4519. SH_PFC_PIN_GROUP(scifb2_clk),
  4520. SH_PFC_PIN_GROUP(scifb2_ctrl),
  4521. SH_PFC_PIN_GROUP(scifb2_data_b),
  4522. SH_PFC_PIN_GROUP(scifb2_clk_b),
  4523. SH_PFC_PIN_GROUP(scifb2_ctrl_b),
  4524. SH_PFC_PIN_GROUP(scifb2_data_c),
  4525. SH_PFC_PIN_GROUP(scifb2_clk_c),
  4526. SH_PFC_PIN_GROUP(scifb2_data_d),
  4527. SH_PFC_PIN_GROUP(scif_clk),
  4528. SH_PFC_PIN_GROUP(scif_clk_b),
  4529. SH_PFC_PIN_GROUP(sdhi0_data1),
  4530. SH_PFC_PIN_GROUP(sdhi0_data4),
  4531. SH_PFC_PIN_GROUP(sdhi0_ctrl),
  4532. SH_PFC_PIN_GROUP(sdhi0_cd),
  4533. SH_PFC_PIN_GROUP(sdhi0_wp),
  4534. SH_PFC_PIN_GROUP(sdhi1_data1),
  4535. SH_PFC_PIN_GROUP(sdhi1_data4),
  4536. SH_PFC_PIN_GROUP(sdhi1_ctrl),
  4537. SH_PFC_PIN_GROUP(sdhi1_cd),
  4538. SH_PFC_PIN_GROUP(sdhi1_wp),
  4539. SH_PFC_PIN_GROUP(sdhi2_data1),
  4540. SH_PFC_PIN_GROUP(sdhi2_data4),
  4541. SH_PFC_PIN_GROUP(sdhi2_ctrl),
  4542. SH_PFC_PIN_GROUP(sdhi2_cd),
  4543. SH_PFC_PIN_GROUP(sdhi2_wp),
  4544. SH_PFC_PIN_GROUP(ssi0_data),
  4545. SH_PFC_PIN_GROUP(ssi0_data_b),
  4546. SH_PFC_PIN_GROUP(ssi0129_ctrl),
  4547. SH_PFC_PIN_GROUP(ssi0129_ctrl_b),
  4548. SH_PFC_PIN_GROUP(ssi1_data),
  4549. SH_PFC_PIN_GROUP(ssi1_data_b),
  4550. SH_PFC_PIN_GROUP(ssi1_ctrl),
  4551. SH_PFC_PIN_GROUP(ssi1_ctrl_b),
  4552. SH_PFC_PIN_GROUP(ssi2_data),
  4553. SH_PFC_PIN_GROUP(ssi2_ctrl),
  4554. SH_PFC_PIN_GROUP(ssi3_data),
  4555. SH_PFC_PIN_GROUP(ssi34_ctrl),
  4556. SH_PFC_PIN_GROUP(ssi4_data),
  4557. SH_PFC_PIN_GROUP(ssi4_ctrl),
  4558. SH_PFC_PIN_GROUP(ssi5_data),
  4559. SH_PFC_PIN_GROUP(ssi5_ctrl),
  4560. SH_PFC_PIN_GROUP(ssi6_data),
  4561. SH_PFC_PIN_GROUP(ssi6_ctrl),
  4562. SH_PFC_PIN_GROUP(ssi7_data),
  4563. SH_PFC_PIN_GROUP(ssi7_data_b),
  4564. SH_PFC_PIN_GROUP(ssi78_ctrl),
  4565. SH_PFC_PIN_GROUP(ssi78_ctrl_b),
  4566. SH_PFC_PIN_GROUP(ssi8_data),
  4567. SH_PFC_PIN_GROUP(ssi8_data_b),
  4568. SH_PFC_PIN_GROUP(ssi9_data),
  4569. SH_PFC_PIN_GROUP(ssi9_data_b),
  4570. SH_PFC_PIN_GROUP(ssi9_ctrl),
  4571. SH_PFC_PIN_GROUP(ssi9_ctrl_b),
  4572. SH_PFC_PIN_GROUP(tpu_to0),
  4573. SH_PFC_PIN_GROUP(tpu_to1),
  4574. SH_PFC_PIN_GROUP(tpu_to2),
  4575. SH_PFC_PIN_GROUP(tpu_to3),
  4576. SH_PFC_PIN_GROUP(usb0),
  4577. SH_PFC_PIN_GROUP(usb1),
  4578. VIN_DATA_PIN_GROUP(vin0_data, 24),
  4579. VIN_DATA_PIN_GROUP(vin0_data, 20),
  4580. SH_PFC_PIN_GROUP(vin0_data18),
  4581. VIN_DATA_PIN_GROUP(vin0_data, 16),
  4582. VIN_DATA_PIN_GROUP(vin0_data, 12),
  4583. VIN_DATA_PIN_GROUP(vin0_data, 10),
  4584. VIN_DATA_PIN_GROUP(vin0_data, 8),
  4585. SH_PFC_PIN_GROUP(vin0_sync),
  4586. SH_PFC_PIN_GROUP(vin0_field),
  4587. SH_PFC_PIN_GROUP(vin0_clkenb),
  4588. SH_PFC_PIN_GROUP(vin0_clk),
  4589. SH_PFC_PIN_GROUP(vin1_data8),
  4590. SH_PFC_PIN_GROUP(vin1_sync),
  4591. SH_PFC_PIN_GROUP(vin1_field),
  4592. SH_PFC_PIN_GROUP(vin1_clkenb),
  4593. SH_PFC_PIN_GROUP(vin1_clk),
  4594. VIN_DATA_PIN_GROUP(vin1_b_data, 24),
  4595. VIN_DATA_PIN_GROUP(vin1_b_data, 20),
  4596. SH_PFC_PIN_GROUP(vin1_b_data18),
  4597. VIN_DATA_PIN_GROUP(vin1_b_data, 16),
  4598. VIN_DATA_PIN_GROUP(vin1_b_data, 12),
  4599. VIN_DATA_PIN_GROUP(vin1_b_data, 10),
  4600. VIN_DATA_PIN_GROUP(vin1_b_data, 8),
  4601. SH_PFC_PIN_GROUP(vin1_b_sync),
  4602. SH_PFC_PIN_GROUP(vin1_b_field),
  4603. SH_PFC_PIN_GROUP(vin1_b_clkenb),
  4604. SH_PFC_PIN_GROUP(vin1_b_clk),
  4605. SH_PFC_PIN_GROUP(vin2_data8),
  4606. SH_PFC_PIN_GROUP(vin2_sync),
  4607. SH_PFC_PIN_GROUP(vin2_field),
  4608. SH_PFC_PIN_GROUP(vin2_clkenb),
  4609. SH_PFC_PIN_GROUP(vin2_clk),
  4610. },
  4611. .r8a779x = {
  4612. SH_PFC_PIN_GROUP(adi_common),
  4613. SH_PFC_PIN_GROUP(adi_chsel0),
  4614. SH_PFC_PIN_GROUP(adi_chsel1),
  4615. SH_PFC_PIN_GROUP(adi_chsel2),
  4616. SH_PFC_PIN_GROUP(adi_common_b),
  4617. SH_PFC_PIN_GROUP(adi_chsel0_b),
  4618. SH_PFC_PIN_GROUP(adi_chsel1_b),
  4619. SH_PFC_PIN_GROUP(adi_chsel2_b),
  4620. SH_PFC_PIN_GROUP(mlb_3pin),
  4621. }
  4622. };
  4623. static const char * const adi_groups[] = {
  4624. "adi_common",
  4625. "adi_chsel0",
  4626. "adi_chsel1",
  4627. "adi_chsel2",
  4628. "adi_common_b",
  4629. "adi_chsel0_b",
  4630. "adi_chsel1_b",
  4631. "adi_chsel2_b",
  4632. };
  4633. static const char * const audio_clk_groups[] = {
  4634. "audio_clk_a",
  4635. "audio_clk_b",
  4636. "audio_clk_b_b",
  4637. "audio_clk_c",
  4638. "audio_clkout",
  4639. };
  4640. static const char * const avb_groups[] = {
  4641. "avb_link",
  4642. "avb_magic",
  4643. "avb_phy_int",
  4644. "avb_mdio",
  4645. "avb_mii",
  4646. "avb_gmii",
  4647. };
  4648. static const char * const can0_groups[] = {
  4649. "can0_data",
  4650. "can0_data_b",
  4651. "can0_data_c",
  4652. "can0_data_d",
  4653. "can0_data_e",
  4654. "can0_data_f",
  4655. /*
  4656. * Retained for backwards compatibility, use can_clk_groups in new
  4657. * designs.
  4658. */
  4659. "can_clk",
  4660. "can_clk_b",
  4661. "can_clk_c",
  4662. "can_clk_d",
  4663. };
  4664. static const char * const can1_groups[] = {
  4665. "can1_data",
  4666. "can1_data_b",
  4667. "can1_data_c",
  4668. "can1_data_d",
  4669. /*
  4670. * Retained for backwards compatibility, use can_clk_groups in new
  4671. * designs.
  4672. */
  4673. "can_clk",
  4674. "can_clk_b",
  4675. "can_clk_c",
  4676. "can_clk_d",
  4677. };
  4678. /*
  4679. * can_clk_groups allows for independent configuration, use can_clk function
  4680. * in new designs.
  4681. */
  4682. static const char * const can_clk_groups[] = {
  4683. "can_clk",
  4684. "can_clk_b",
  4685. "can_clk_c",
  4686. "can_clk_d",
  4687. };
  4688. static const char * const du_groups[] = {
  4689. "du_rgb666",
  4690. "du_rgb888",
  4691. "du_clk_out_0",
  4692. "du_clk_out_1",
  4693. "du_sync",
  4694. "du_oddf",
  4695. "du_cde",
  4696. "du_disp",
  4697. };
  4698. static const char * const du0_groups[] = {
  4699. "du0_clk_in",
  4700. };
  4701. static const char * const du1_groups[] = {
  4702. "du1_clk_in",
  4703. "du1_clk_in_b",
  4704. "du1_clk_in_c",
  4705. };
  4706. static const char * const eth_groups[] = {
  4707. "eth_link",
  4708. "eth_magic",
  4709. "eth_mdio",
  4710. "eth_rmii",
  4711. };
  4712. static const char * const hscif0_groups[] = {
  4713. "hscif0_data",
  4714. "hscif0_clk",
  4715. "hscif0_ctrl",
  4716. "hscif0_data_b",
  4717. "hscif0_ctrl_b",
  4718. "hscif0_data_c",
  4719. "hscif0_clk_c",
  4720. };
  4721. static const char * const hscif1_groups[] = {
  4722. "hscif1_data",
  4723. "hscif1_clk",
  4724. "hscif1_ctrl",
  4725. "hscif1_data_b",
  4726. "hscif1_data_c",
  4727. "hscif1_clk_c",
  4728. "hscif1_ctrl_c",
  4729. "hscif1_data_d",
  4730. "hscif1_data_e",
  4731. "hscif1_clk_e",
  4732. "hscif1_ctrl_e",
  4733. };
  4734. static const char * const hscif2_groups[] = {
  4735. "hscif2_data",
  4736. "hscif2_clk",
  4737. "hscif2_ctrl",
  4738. "hscif2_data_b",
  4739. "hscif2_ctrl_b",
  4740. "hscif2_data_c",
  4741. "hscif2_clk_c",
  4742. "hscif2_data_d",
  4743. };
  4744. static const char * const i2c0_groups[] = {
  4745. "i2c0",
  4746. "i2c0_b",
  4747. "i2c0_c",
  4748. };
  4749. static const char * const i2c1_groups[] = {
  4750. "i2c1",
  4751. "i2c1_b",
  4752. "i2c1_c",
  4753. "i2c1_d",
  4754. "i2c1_e",
  4755. };
  4756. static const char * const i2c2_groups[] = {
  4757. "i2c2",
  4758. "i2c2_b",
  4759. "i2c2_c",
  4760. "i2c2_d",
  4761. };
  4762. static const char * const i2c3_groups[] = {
  4763. "i2c3",
  4764. "i2c3_b",
  4765. "i2c3_c",
  4766. "i2c3_d",
  4767. };
  4768. static const char * const i2c4_groups[] = {
  4769. "i2c4",
  4770. "i2c4_b",
  4771. "i2c4_c",
  4772. };
  4773. static const char * const i2c7_groups[] = {
  4774. "i2c7",
  4775. "i2c7_b",
  4776. "i2c7_c",
  4777. };
  4778. static const char * const i2c8_groups[] = {
  4779. "i2c8",
  4780. "i2c8_b",
  4781. "i2c8_c",
  4782. };
  4783. static const char * const intc_groups[] = {
  4784. "intc_irq0",
  4785. "intc_irq1",
  4786. "intc_irq2",
  4787. "intc_irq3",
  4788. };
  4789. static const char * const mlb_groups[] = {
  4790. "mlb_3pin",
  4791. };
  4792. static const char * const mmc_groups[] = {
  4793. "mmc_data1",
  4794. "mmc_data4",
  4795. "mmc_data8",
  4796. "mmc_data8_b",
  4797. "mmc_ctrl",
  4798. };
  4799. static const char * const msiof0_groups[] = {
  4800. "msiof0_clk",
  4801. "msiof0_sync",
  4802. "msiof0_ss1",
  4803. "msiof0_ss2",
  4804. "msiof0_rx",
  4805. "msiof0_tx",
  4806. "msiof0_clk_b",
  4807. "msiof0_sync_b",
  4808. "msiof0_ss1_b",
  4809. "msiof0_ss2_b",
  4810. "msiof0_rx_b",
  4811. "msiof0_tx_b",
  4812. "msiof0_clk_c",
  4813. "msiof0_sync_c",
  4814. "msiof0_ss1_c",
  4815. "msiof0_ss2_c",
  4816. "msiof0_rx_c",
  4817. "msiof0_tx_c",
  4818. };
  4819. static const char * const msiof1_groups[] = {
  4820. "msiof1_clk",
  4821. "msiof1_sync",
  4822. "msiof1_ss1",
  4823. "msiof1_ss2",
  4824. "msiof1_rx",
  4825. "msiof1_tx",
  4826. "msiof1_clk_b",
  4827. "msiof1_sync_b",
  4828. "msiof1_ss1_b",
  4829. "msiof1_ss2_b",
  4830. "msiof1_rx_b",
  4831. "msiof1_tx_b",
  4832. "msiof1_clk_c",
  4833. "msiof1_sync_c",
  4834. "msiof1_rx_c",
  4835. "msiof1_tx_c",
  4836. "msiof1_clk_d",
  4837. "msiof1_sync_d",
  4838. "msiof1_ss1_d",
  4839. "msiof1_rx_d",
  4840. "msiof1_tx_d",
  4841. "msiof1_clk_e",
  4842. "msiof1_sync_e",
  4843. "msiof1_rx_e",
  4844. "msiof1_tx_e",
  4845. };
  4846. static const char * const msiof2_groups[] = {
  4847. "msiof2_clk",
  4848. "msiof2_sync",
  4849. "msiof2_ss1",
  4850. "msiof2_ss2",
  4851. "msiof2_rx",
  4852. "msiof2_tx",
  4853. "msiof2_clk_b",
  4854. "msiof2_sync_b",
  4855. "msiof2_ss1_b",
  4856. "msiof2_ss2_b",
  4857. "msiof2_rx_b",
  4858. "msiof2_tx_b",
  4859. "msiof2_clk_c",
  4860. "msiof2_sync_c",
  4861. "msiof2_rx_c",
  4862. "msiof2_tx_c",
  4863. "msiof2_clk_d",
  4864. "msiof2_sync_d",
  4865. "msiof2_ss1_d",
  4866. "msiof2_ss2_d",
  4867. "msiof2_rx_d",
  4868. "msiof2_tx_d",
  4869. "msiof2_clk_e",
  4870. "msiof2_sync_e",
  4871. "msiof2_rx_e",
  4872. "msiof2_tx_e",
  4873. };
  4874. static const char * const pwm0_groups[] = {
  4875. "pwm0",
  4876. "pwm0_b",
  4877. };
  4878. static const char * const pwm1_groups[] = {
  4879. "pwm1",
  4880. "pwm1_b",
  4881. };
  4882. static const char * const pwm2_groups[] = {
  4883. "pwm2",
  4884. "pwm2_b",
  4885. };
  4886. static const char * const pwm3_groups[] = {
  4887. "pwm3",
  4888. };
  4889. static const char * const pwm4_groups[] = {
  4890. "pwm4",
  4891. "pwm4_b",
  4892. };
  4893. static const char * const pwm5_groups[] = {
  4894. "pwm5",
  4895. "pwm5_b",
  4896. };
  4897. static const char * const pwm6_groups[] = {
  4898. "pwm6",
  4899. };
  4900. static const char * const qspi_groups[] = {
  4901. "qspi_ctrl",
  4902. "qspi_data2",
  4903. "qspi_data4",
  4904. "qspi_ctrl_b",
  4905. "qspi_data2_b",
  4906. "qspi_data4_b",
  4907. };
  4908. static const char * const scif0_groups[] = {
  4909. "scif0_data",
  4910. "scif0_data_b",
  4911. "scif0_data_c",
  4912. "scif0_data_d",
  4913. "scif0_data_e",
  4914. };
  4915. static const char * const scif1_groups[] = {
  4916. "scif1_data",
  4917. "scif1_data_b",
  4918. "scif1_clk_b",
  4919. "scif1_data_c",
  4920. "scif1_data_d",
  4921. };
  4922. static const char * const scif2_groups[] = {
  4923. "scif2_data",
  4924. "scif2_data_b",
  4925. "scif2_clk_b",
  4926. "scif2_data_c",
  4927. "scif2_data_e",
  4928. };
  4929. static const char * const scif3_groups[] = {
  4930. "scif3_data",
  4931. "scif3_clk",
  4932. "scif3_data_b",
  4933. "scif3_clk_b",
  4934. "scif3_data_c",
  4935. "scif3_data_d",
  4936. };
  4937. static const char * const scif4_groups[] = {
  4938. "scif4_data",
  4939. "scif4_data_b",
  4940. "scif4_data_c",
  4941. };
  4942. static const char * const scif5_groups[] = {
  4943. "scif5_data",
  4944. "scif5_data_b",
  4945. };
  4946. static const char * const scifa0_groups[] = {
  4947. "scifa0_data",
  4948. "scifa0_data_b",
  4949. };
  4950. static const char * const scifa1_groups[] = {
  4951. "scifa1_data",
  4952. "scifa1_clk",
  4953. "scifa1_data_b",
  4954. "scifa1_clk_b",
  4955. "scifa1_data_c",
  4956. };
  4957. static const char * const scifa2_groups[] = {
  4958. "scifa2_data",
  4959. "scifa2_clk",
  4960. "scifa2_data_b",
  4961. };
  4962. static const char * const scifa3_groups[] = {
  4963. "scifa3_data",
  4964. "scifa3_clk",
  4965. "scifa3_data_b",
  4966. "scifa3_clk_b",
  4967. "scifa3_data_c",
  4968. "scifa3_clk_c",
  4969. };
  4970. static const char * const scifa4_groups[] = {
  4971. "scifa4_data",
  4972. "scifa4_data_b",
  4973. "scifa4_data_c",
  4974. };
  4975. static const char * const scifa5_groups[] = {
  4976. "scifa5_data",
  4977. "scifa5_data_b",
  4978. "scifa5_data_c",
  4979. };
  4980. static const char * const scifb0_groups[] = {
  4981. "scifb0_data",
  4982. "scifb0_clk",
  4983. "scifb0_ctrl",
  4984. "scifb0_data_b",
  4985. "scifb0_clk_b",
  4986. "scifb0_ctrl_b",
  4987. "scifb0_data_c",
  4988. "scifb0_clk_c",
  4989. "scifb0_data_d",
  4990. "scifb0_clk_d",
  4991. };
  4992. static const char * const scifb1_groups[] = {
  4993. "scifb1_data",
  4994. "scifb1_clk",
  4995. "scifb1_ctrl",
  4996. "scifb1_data_b",
  4997. "scifb1_clk_b",
  4998. "scifb1_data_c",
  4999. "scifb1_clk_c",
  5000. "scifb1_data_d",
  5001. };
  5002. static const char * const scifb2_groups[] = {
  5003. "scifb2_data",
  5004. "scifb2_clk",
  5005. "scifb2_ctrl",
  5006. "scifb2_data_b",
  5007. "scifb2_clk_b",
  5008. "scifb2_ctrl_b",
  5009. "scifb0_data_c",
  5010. "scifb2_clk_c",
  5011. "scifb2_data_d",
  5012. };
  5013. static const char * const scif_clk_groups[] = {
  5014. "scif_clk",
  5015. "scif_clk_b",
  5016. };
  5017. static const char * const sdhi0_groups[] = {
  5018. "sdhi0_data1",
  5019. "sdhi0_data4",
  5020. "sdhi0_ctrl",
  5021. "sdhi0_cd",
  5022. "sdhi0_wp",
  5023. };
  5024. static const char * const sdhi1_groups[] = {
  5025. "sdhi1_data1",
  5026. "sdhi1_data4",
  5027. "sdhi1_ctrl",
  5028. "sdhi1_cd",
  5029. "sdhi1_wp",
  5030. };
  5031. static const char * const sdhi2_groups[] = {
  5032. "sdhi2_data1",
  5033. "sdhi2_data4",
  5034. "sdhi2_ctrl",
  5035. "sdhi2_cd",
  5036. "sdhi2_wp",
  5037. };
  5038. static const char * const ssi_groups[] = {
  5039. "ssi0_data",
  5040. "ssi0_data_b",
  5041. "ssi0129_ctrl",
  5042. "ssi0129_ctrl_b",
  5043. "ssi1_data",
  5044. "ssi1_data_b",
  5045. "ssi1_ctrl",
  5046. "ssi1_ctrl_b",
  5047. "ssi2_data",
  5048. "ssi2_ctrl",
  5049. "ssi3_data",
  5050. "ssi34_ctrl",
  5051. "ssi4_data",
  5052. "ssi4_ctrl",
  5053. "ssi5_data",
  5054. "ssi5_ctrl",
  5055. "ssi6_data",
  5056. "ssi6_ctrl",
  5057. "ssi7_data",
  5058. "ssi7_data_b",
  5059. "ssi78_ctrl",
  5060. "ssi78_ctrl_b",
  5061. "ssi8_data",
  5062. "ssi8_data_b",
  5063. "ssi9_data",
  5064. "ssi9_data_b",
  5065. "ssi9_ctrl",
  5066. "ssi9_ctrl_b",
  5067. };
  5068. static const char * const tpu_groups[] = {
  5069. "tpu_to0",
  5070. "tpu_to1",
  5071. "tpu_to2",
  5072. "tpu_to3",
  5073. };
  5074. static const char * const usb0_groups[] = {
  5075. "usb0",
  5076. };
  5077. static const char * const usb1_groups[] = {
  5078. "usb1",
  5079. };
  5080. static const char * const vin0_groups[] = {
  5081. "vin0_data24",
  5082. "vin0_data20",
  5083. "vin0_data18",
  5084. "vin0_data16",
  5085. "vin0_data12",
  5086. "vin0_data10",
  5087. "vin0_data8",
  5088. "vin0_sync",
  5089. "vin0_field",
  5090. "vin0_clkenb",
  5091. "vin0_clk",
  5092. };
  5093. static const char * const vin1_groups[] = {
  5094. "vin1_data8",
  5095. "vin1_sync",
  5096. "vin1_field",
  5097. "vin1_clkenb",
  5098. "vin1_clk",
  5099. "vin1_b_data24",
  5100. "vin1_b_data20",
  5101. "vin1_b_data18",
  5102. "vin1_b_data16",
  5103. "vin1_b_data12",
  5104. "vin1_b_data10",
  5105. "vin1_b_data8",
  5106. "vin1_b_sync",
  5107. "vin1_b_field",
  5108. "vin1_b_clkenb",
  5109. "vin1_b_clk",
  5110. };
  5111. static const char * const vin2_groups[] = {
  5112. "vin2_data8",
  5113. "vin2_sync",
  5114. "vin2_field",
  5115. "vin2_clkenb",
  5116. "vin2_clk",
  5117. };
  5118. static const struct {
  5119. struct sh_pfc_function common[58];
  5120. struct sh_pfc_function r8a779x[2];
  5121. } pinmux_functions = {
  5122. .common = {
  5123. SH_PFC_FUNCTION(audio_clk),
  5124. SH_PFC_FUNCTION(avb),
  5125. SH_PFC_FUNCTION(can0),
  5126. SH_PFC_FUNCTION(can1),
  5127. SH_PFC_FUNCTION(can_clk),
  5128. SH_PFC_FUNCTION(du),
  5129. SH_PFC_FUNCTION(du0),
  5130. SH_PFC_FUNCTION(du1),
  5131. SH_PFC_FUNCTION(eth),
  5132. SH_PFC_FUNCTION(hscif0),
  5133. SH_PFC_FUNCTION(hscif1),
  5134. SH_PFC_FUNCTION(hscif2),
  5135. SH_PFC_FUNCTION(i2c0),
  5136. SH_PFC_FUNCTION(i2c1),
  5137. SH_PFC_FUNCTION(i2c2),
  5138. SH_PFC_FUNCTION(i2c3),
  5139. SH_PFC_FUNCTION(i2c4),
  5140. SH_PFC_FUNCTION(i2c7),
  5141. SH_PFC_FUNCTION(i2c8),
  5142. SH_PFC_FUNCTION(intc),
  5143. SH_PFC_FUNCTION(mmc),
  5144. SH_PFC_FUNCTION(msiof0),
  5145. SH_PFC_FUNCTION(msiof1),
  5146. SH_PFC_FUNCTION(msiof2),
  5147. SH_PFC_FUNCTION(pwm0),
  5148. SH_PFC_FUNCTION(pwm1),
  5149. SH_PFC_FUNCTION(pwm2),
  5150. SH_PFC_FUNCTION(pwm3),
  5151. SH_PFC_FUNCTION(pwm4),
  5152. SH_PFC_FUNCTION(pwm5),
  5153. SH_PFC_FUNCTION(pwm6),
  5154. SH_PFC_FUNCTION(qspi),
  5155. SH_PFC_FUNCTION(scif0),
  5156. SH_PFC_FUNCTION(scif1),
  5157. SH_PFC_FUNCTION(scif2),
  5158. SH_PFC_FUNCTION(scif3),
  5159. SH_PFC_FUNCTION(scif4),
  5160. SH_PFC_FUNCTION(scif5),
  5161. SH_PFC_FUNCTION(scifa0),
  5162. SH_PFC_FUNCTION(scifa1),
  5163. SH_PFC_FUNCTION(scifa2),
  5164. SH_PFC_FUNCTION(scifa3),
  5165. SH_PFC_FUNCTION(scifa4),
  5166. SH_PFC_FUNCTION(scifa5),
  5167. SH_PFC_FUNCTION(scifb0),
  5168. SH_PFC_FUNCTION(scifb1),
  5169. SH_PFC_FUNCTION(scifb2),
  5170. SH_PFC_FUNCTION(scif_clk),
  5171. SH_PFC_FUNCTION(sdhi0),
  5172. SH_PFC_FUNCTION(sdhi1),
  5173. SH_PFC_FUNCTION(sdhi2),
  5174. SH_PFC_FUNCTION(ssi),
  5175. SH_PFC_FUNCTION(tpu),
  5176. SH_PFC_FUNCTION(usb0),
  5177. SH_PFC_FUNCTION(usb1),
  5178. SH_PFC_FUNCTION(vin0),
  5179. SH_PFC_FUNCTION(vin1),
  5180. SH_PFC_FUNCTION(vin2),
  5181. },
  5182. .r8a779x = {
  5183. SH_PFC_FUNCTION(adi),
  5184. SH_PFC_FUNCTION(mlb),
  5185. }
  5186. };
  5187. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  5188. { PINMUX_CFG_REG("GPSR0", 0xE6060004, 32, 1) {
  5189. GP_0_31_FN, FN_IP1_22_20,
  5190. GP_0_30_FN, FN_IP1_19_17,
  5191. GP_0_29_FN, FN_IP1_16_14,
  5192. GP_0_28_FN, FN_IP1_13_11,
  5193. GP_0_27_FN, FN_IP1_10_8,
  5194. GP_0_26_FN, FN_IP1_7_6,
  5195. GP_0_25_FN, FN_IP1_5_4,
  5196. GP_0_24_FN, FN_IP1_3_2,
  5197. GP_0_23_FN, FN_IP1_1_0,
  5198. GP_0_22_FN, FN_IP0_30_29,
  5199. GP_0_21_FN, FN_IP0_28_27,
  5200. GP_0_20_FN, FN_IP0_26_25,
  5201. GP_0_19_FN, FN_IP0_24_23,
  5202. GP_0_18_FN, FN_IP0_22_21,
  5203. GP_0_17_FN, FN_IP0_20_19,
  5204. GP_0_16_FN, FN_IP0_18_16,
  5205. GP_0_15_FN, FN_IP0_15,
  5206. GP_0_14_FN, FN_IP0_14,
  5207. GP_0_13_FN, FN_IP0_13,
  5208. GP_0_12_FN, FN_IP0_12,
  5209. GP_0_11_FN, FN_IP0_11,
  5210. GP_0_10_FN, FN_IP0_10,
  5211. GP_0_9_FN, FN_IP0_9,
  5212. GP_0_8_FN, FN_IP0_8,
  5213. GP_0_7_FN, FN_IP0_7,
  5214. GP_0_6_FN, FN_IP0_6,
  5215. GP_0_5_FN, FN_IP0_5,
  5216. GP_0_4_FN, FN_IP0_4,
  5217. GP_0_3_FN, FN_IP0_3,
  5218. GP_0_2_FN, FN_IP0_2,
  5219. GP_0_1_FN, FN_IP0_1,
  5220. GP_0_0_FN, FN_IP0_0, }
  5221. },
  5222. { PINMUX_CFG_REG("GPSR1", 0xE6060008, 32, 1) {
  5223. 0, 0,
  5224. 0, 0,
  5225. 0, 0,
  5226. 0, 0,
  5227. 0, 0,
  5228. 0, 0,
  5229. GP_1_25_FN, FN_IP3_21_20,
  5230. GP_1_24_FN, FN_IP3_19_18,
  5231. GP_1_23_FN, FN_IP3_17_16,
  5232. GP_1_22_FN, FN_IP3_15_14,
  5233. GP_1_21_FN, FN_IP3_13_12,
  5234. GP_1_20_FN, FN_IP3_11_9,
  5235. GP_1_19_FN, FN_RD_N,
  5236. GP_1_18_FN, FN_IP3_8_6,
  5237. GP_1_17_FN, FN_IP3_5_3,
  5238. GP_1_16_FN, FN_IP3_2_0,
  5239. GP_1_15_FN, FN_IP2_29_27,
  5240. GP_1_14_FN, FN_IP2_26_25,
  5241. GP_1_13_FN, FN_IP2_24_23,
  5242. GP_1_12_FN, FN_EX_CS0_N,
  5243. GP_1_11_FN, FN_IP2_22_21,
  5244. GP_1_10_FN, FN_IP2_20_19,
  5245. GP_1_9_FN, FN_IP2_18_16,
  5246. GP_1_8_FN, FN_IP2_15_13,
  5247. GP_1_7_FN, FN_IP2_12_10,
  5248. GP_1_6_FN, FN_IP2_9_7,
  5249. GP_1_5_FN, FN_IP2_6_5,
  5250. GP_1_4_FN, FN_IP2_4_3,
  5251. GP_1_3_FN, FN_IP2_2_0,
  5252. GP_1_2_FN, FN_IP1_31_29,
  5253. GP_1_1_FN, FN_IP1_28_26,
  5254. GP_1_0_FN, FN_IP1_25_23, }
  5255. },
  5256. { PINMUX_CFG_REG("GPSR2", 0xE606000C, 32, 1) {
  5257. GP_2_31_FN, FN_IP6_7_6,
  5258. GP_2_30_FN, FN_IP6_5_3,
  5259. GP_2_29_FN, FN_IP6_2_0,
  5260. GP_2_28_FN, FN_AUDIO_CLKA,
  5261. GP_2_27_FN, FN_IP5_31_29,
  5262. GP_2_26_FN, FN_IP5_28_26,
  5263. GP_2_25_FN, FN_IP5_25_24,
  5264. GP_2_24_FN, FN_IP5_23_22,
  5265. GP_2_23_FN, FN_IP5_21_20,
  5266. GP_2_22_FN, FN_IP5_19_17,
  5267. GP_2_21_FN, FN_IP5_16_15,
  5268. GP_2_20_FN, FN_IP5_14_12,
  5269. GP_2_19_FN, FN_IP5_11_9,
  5270. GP_2_18_FN, FN_IP5_8_6,
  5271. GP_2_17_FN, FN_IP5_5_3,
  5272. GP_2_16_FN, FN_IP5_2_0,
  5273. GP_2_15_FN, FN_IP4_30_28,
  5274. GP_2_14_FN, FN_IP4_27_26,
  5275. GP_2_13_FN, FN_IP4_25_24,
  5276. GP_2_12_FN, FN_IP4_23_22,
  5277. GP_2_11_FN, FN_IP4_21,
  5278. GP_2_10_FN, FN_IP4_20,
  5279. GP_2_9_FN, FN_IP4_19,
  5280. GP_2_8_FN, FN_IP4_18_16,
  5281. GP_2_7_FN, FN_IP4_15_13,
  5282. GP_2_6_FN, FN_IP4_12_10,
  5283. GP_2_5_FN, FN_IP4_9_8,
  5284. GP_2_4_FN, FN_IP4_7_5,
  5285. GP_2_3_FN, FN_IP4_4_2,
  5286. GP_2_2_FN, FN_IP4_1_0,
  5287. GP_2_1_FN, FN_IP3_30_28,
  5288. GP_2_0_FN, FN_IP3_27_25 }
  5289. },
  5290. { PINMUX_CFG_REG("GPSR3", 0xE6060010, 32, 1) {
  5291. GP_3_31_FN, FN_IP9_18_17,
  5292. GP_3_30_FN, FN_IP9_16,
  5293. GP_3_29_FN, FN_IP9_15_13,
  5294. GP_3_28_FN, FN_IP9_12,
  5295. GP_3_27_FN, FN_IP9_11,
  5296. GP_3_26_FN, FN_IP9_10_8,
  5297. GP_3_25_FN, FN_IP9_7,
  5298. GP_3_24_FN, FN_IP9_6,
  5299. GP_3_23_FN, FN_IP9_5_3,
  5300. GP_3_22_FN, FN_IP9_2_0,
  5301. GP_3_21_FN, FN_IP8_30_28,
  5302. GP_3_20_FN, FN_IP8_27_26,
  5303. GP_3_19_FN, FN_IP8_25_24,
  5304. GP_3_18_FN, FN_IP8_23_21,
  5305. GP_3_17_FN, FN_IP8_20_18,
  5306. GP_3_16_FN, FN_IP8_17_15,
  5307. GP_3_15_FN, FN_IP8_14_12,
  5308. GP_3_14_FN, FN_IP8_11_9,
  5309. GP_3_13_FN, FN_IP8_8_6,
  5310. GP_3_12_FN, FN_IP8_5_3,
  5311. GP_3_11_FN, FN_IP8_2_0,
  5312. GP_3_10_FN, FN_IP7_29_27,
  5313. GP_3_9_FN, FN_IP7_26_24,
  5314. GP_3_8_FN, FN_IP7_23_21,
  5315. GP_3_7_FN, FN_IP7_20_19,
  5316. GP_3_6_FN, FN_IP7_18_17,
  5317. GP_3_5_FN, FN_IP7_16_15,
  5318. GP_3_4_FN, FN_IP7_14_13,
  5319. GP_3_3_FN, FN_IP7_12_11,
  5320. GP_3_2_FN, FN_IP7_10_9,
  5321. GP_3_1_FN, FN_IP7_8_6,
  5322. GP_3_0_FN, FN_IP7_5_3 }
  5323. },
  5324. { PINMUX_CFG_REG("GPSR4", 0xE6060014, 32, 1) {
  5325. GP_4_31_FN, FN_IP15_5_4,
  5326. GP_4_30_FN, FN_IP15_3_2,
  5327. GP_4_29_FN, FN_IP15_1_0,
  5328. GP_4_28_FN, FN_IP11_8_6,
  5329. GP_4_27_FN, FN_IP11_5_3,
  5330. GP_4_26_FN, FN_IP11_2_0,
  5331. GP_4_25_FN, FN_IP10_31_29,
  5332. GP_4_24_FN, FN_IP10_28_27,
  5333. GP_4_23_FN, FN_IP10_26_25,
  5334. GP_4_22_FN, FN_IP10_24_22,
  5335. GP_4_21_FN, FN_IP10_21_19,
  5336. GP_4_20_FN, FN_IP10_18_17,
  5337. GP_4_19_FN, FN_IP10_16_15,
  5338. GP_4_18_FN, FN_IP10_14_12,
  5339. GP_4_17_FN, FN_IP10_11_9,
  5340. GP_4_16_FN, FN_IP10_8_6,
  5341. GP_4_15_FN, FN_IP10_5_3,
  5342. GP_4_14_FN, FN_IP10_2_0,
  5343. GP_4_13_FN, FN_IP9_31_29,
  5344. GP_4_12_FN, FN_VI0_DATA7_VI0_B7,
  5345. GP_4_11_FN, FN_VI0_DATA6_VI0_B6,
  5346. GP_4_10_FN, FN_VI0_DATA5_VI0_B5,
  5347. GP_4_9_FN, FN_VI0_DATA4_VI0_B4,
  5348. GP_4_8_FN, FN_IP9_28_27,
  5349. GP_4_7_FN, FN_VI0_DATA2_VI0_B2,
  5350. GP_4_6_FN, FN_VI0_DATA1_VI0_B1,
  5351. GP_4_5_FN, FN_VI0_DATA0_VI0_B0,
  5352. GP_4_4_FN, FN_IP9_26_25,
  5353. GP_4_3_FN, FN_IP9_24_23,
  5354. GP_4_2_FN, FN_IP9_22_21,
  5355. GP_4_1_FN, FN_IP9_20_19,
  5356. GP_4_0_FN, FN_VI0_CLK }
  5357. },
  5358. { PINMUX_CFG_REG("GPSR5", 0xE6060018, 32, 1) {
  5359. GP_5_31_FN, FN_IP3_24_22,
  5360. GP_5_30_FN, FN_IP13_9_7,
  5361. GP_5_29_FN, FN_IP13_6_5,
  5362. GP_5_28_FN, FN_IP13_4_3,
  5363. GP_5_27_FN, FN_IP13_2_0,
  5364. GP_5_26_FN, FN_IP12_29_27,
  5365. GP_5_25_FN, FN_IP12_26_24,
  5366. GP_5_24_FN, FN_IP12_23_22,
  5367. GP_5_23_FN, FN_IP12_21_20,
  5368. GP_5_22_FN, FN_IP12_19_18,
  5369. GP_5_21_FN, FN_IP12_17_16,
  5370. GP_5_20_FN, FN_IP12_15_13,
  5371. GP_5_19_FN, FN_IP12_12_10,
  5372. GP_5_18_FN, FN_IP12_9_7,
  5373. GP_5_17_FN, FN_IP12_6_4,
  5374. GP_5_16_FN, FN_IP12_3_2,
  5375. GP_5_15_FN, FN_IP12_1_0,
  5376. GP_5_14_FN, FN_IP11_31_30,
  5377. GP_5_13_FN, FN_IP11_29_28,
  5378. GP_5_12_FN, FN_IP11_27,
  5379. GP_5_11_FN, FN_IP11_26,
  5380. GP_5_10_FN, FN_IP11_25,
  5381. GP_5_9_FN, FN_IP11_24,
  5382. GP_5_8_FN, FN_IP11_23,
  5383. GP_5_7_FN, FN_IP11_22,
  5384. GP_5_6_FN, FN_IP11_21,
  5385. GP_5_5_FN, FN_IP11_20,
  5386. GP_5_4_FN, FN_IP11_19,
  5387. GP_5_3_FN, FN_IP11_18_17,
  5388. GP_5_2_FN, FN_IP11_16_15,
  5389. GP_5_1_FN, FN_IP11_14_12,
  5390. GP_5_0_FN, FN_IP11_11_9 }
  5391. },
  5392. { PINMUX_CFG_REG("GPSR6", 0xE606001C, 32, 1) {
  5393. GP_6_31_FN, FN_DU0_DOTCLKIN,
  5394. GP_6_30_FN, FN_USB1_OVC,
  5395. GP_6_29_FN, FN_IP14_31_29,
  5396. GP_6_28_FN, FN_IP14_28_26,
  5397. GP_6_27_FN, FN_IP14_25_23,
  5398. GP_6_26_FN, FN_IP14_22_20,
  5399. GP_6_25_FN, FN_IP14_19_17,
  5400. GP_6_24_FN, FN_IP14_16_14,
  5401. GP_6_23_FN, FN_IP14_13_11,
  5402. GP_6_22_FN, FN_IP14_10_8,
  5403. GP_6_21_FN, FN_IP14_7,
  5404. GP_6_20_FN, FN_IP14_6,
  5405. GP_6_19_FN, FN_IP14_5,
  5406. GP_6_18_FN, FN_IP14_4,
  5407. GP_6_17_FN, FN_IP14_3,
  5408. GP_6_16_FN, FN_IP14_2,
  5409. GP_6_15_FN, FN_IP14_1_0,
  5410. GP_6_14_FN, FN_IP13_30_28,
  5411. GP_6_13_FN, FN_IP13_27,
  5412. GP_6_12_FN, FN_IP13_26,
  5413. GP_6_11_FN, FN_IP13_25,
  5414. GP_6_10_FN, FN_IP13_24_23,
  5415. GP_6_9_FN, FN_IP13_22,
  5416. GP_6_8_FN, FN_SD1_CLK,
  5417. GP_6_7_FN, FN_IP13_21_19,
  5418. GP_6_6_FN, FN_IP13_18_16,
  5419. GP_6_5_FN, FN_IP13_15,
  5420. GP_6_4_FN, FN_IP13_14,
  5421. GP_6_3_FN, FN_IP13_13,
  5422. GP_6_2_FN, FN_IP13_12,
  5423. GP_6_1_FN, FN_IP13_11,
  5424. GP_6_0_FN, FN_IP13_10 }
  5425. },
  5426. { PINMUX_CFG_REG("GPSR7", 0xE6060074, 32, 1) {
  5427. 0, 0,
  5428. 0, 0,
  5429. 0, 0,
  5430. 0, 0,
  5431. 0, 0,
  5432. 0, 0,
  5433. GP_7_25_FN, FN_USB1_PWEN,
  5434. GP_7_24_FN, FN_USB0_OVC,
  5435. GP_7_23_FN, FN_USB0_PWEN,
  5436. GP_7_22_FN, FN_IP15_14_12,
  5437. GP_7_21_FN, FN_IP15_11_9,
  5438. GP_7_20_FN, FN_IP15_8_6,
  5439. GP_7_19_FN, FN_IP7_2_0,
  5440. GP_7_18_FN, FN_IP6_29_27,
  5441. GP_7_17_FN, FN_IP6_26_24,
  5442. GP_7_16_FN, FN_IP6_23_21,
  5443. GP_7_15_FN, FN_IP6_20_19,
  5444. GP_7_14_FN, FN_IP6_18_16,
  5445. GP_7_13_FN, FN_IP6_15_14,
  5446. GP_7_12_FN, FN_IP6_13_12,
  5447. GP_7_11_FN, FN_IP6_11_10,
  5448. GP_7_10_FN, FN_IP6_9_8,
  5449. GP_7_9_FN, FN_IP16_11_10,
  5450. GP_7_8_FN, FN_IP16_9_8,
  5451. GP_7_7_FN, FN_IP16_7_6,
  5452. GP_7_6_FN, FN_IP16_5_3,
  5453. GP_7_5_FN, FN_IP16_2_0,
  5454. GP_7_4_FN, FN_IP15_29_27,
  5455. GP_7_3_FN, FN_IP15_26_24,
  5456. GP_7_2_FN, FN_IP15_23_21,
  5457. GP_7_1_FN, FN_IP15_20_18,
  5458. GP_7_0_FN, FN_IP15_17_15 }
  5459. },
  5460. { PINMUX_CFG_REG_VAR("IPSR0", 0xE6060020, 32,
  5461. 1, 2, 2, 2, 2, 2, 2, 3, 1, 1, 1, 1, 1, 1, 1, 1,
  5462. 1, 1, 1, 1, 1, 1, 1, 1) {
  5463. /* IP0_31 [1] */
  5464. 0, 0,
  5465. /* IP0_30_29 [2] */
  5466. FN_A6, FN_MSIOF1_SCK,
  5467. 0, 0,
  5468. /* IP0_28_27 [2] */
  5469. FN_A5, FN_MSIOF0_RXD_B,
  5470. 0, 0,
  5471. /* IP0_26_25 [2] */
  5472. FN_A4, FN_MSIOF0_TXD_B,
  5473. 0, 0,
  5474. /* IP0_24_23 [2] */
  5475. FN_A3, FN_MSIOF0_SS2_B,
  5476. 0, 0,
  5477. /* IP0_22_21 [2] */
  5478. FN_A2, FN_MSIOF0_SS1_B,
  5479. 0, 0,
  5480. /* IP0_20_19 [2] */
  5481. FN_A1, FN_MSIOF0_SYNC_B,
  5482. 0, 0,
  5483. /* IP0_18_16 [3] */
  5484. FN_A0, FN_ATAWR0_N_C, FN_MSIOF0_SCK_B, FN_I2C0_SCL_C, FN_PWM2_B,
  5485. 0, 0, 0,
  5486. /* IP0_15 [1] */
  5487. FN_D15, 0,
  5488. /* IP0_14 [1] */
  5489. FN_D14, 0,
  5490. /* IP0_13 [1] */
  5491. FN_D13, 0,
  5492. /* IP0_12 [1] */
  5493. FN_D12, 0,
  5494. /* IP0_11 [1] */
  5495. FN_D11, 0,
  5496. /* IP0_10 [1] */
  5497. FN_D10, 0,
  5498. /* IP0_9 [1] */
  5499. FN_D9, 0,
  5500. /* IP0_8 [1] */
  5501. FN_D8, 0,
  5502. /* IP0_7 [1] */
  5503. FN_D7, 0,
  5504. /* IP0_6 [1] */
  5505. FN_D6, 0,
  5506. /* IP0_5 [1] */
  5507. FN_D5, 0,
  5508. /* IP0_4 [1] */
  5509. FN_D4, 0,
  5510. /* IP0_3 [1] */
  5511. FN_D3, 0,
  5512. /* IP0_2 [1] */
  5513. FN_D2, 0,
  5514. /* IP0_1 [1] */
  5515. FN_D1, 0,
  5516. /* IP0_0 [1] */
  5517. FN_D0, 0, }
  5518. },
  5519. { PINMUX_CFG_REG_VAR("IPSR1", 0xE6060024, 32,
  5520. 3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2, 2) {
  5521. /* IP1_31_29 [3] */
  5522. FN_A18, FN_DREQ1, FN_SCIFA1_RXD_C, 0, FN_SCIFB1_RXD_C,
  5523. 0, 0, 0,
  5524. /* IP1_28_26 [3] */
  5525. FN_A17, FN_DACK2_B, 0, FN_I2C0_SDA_C,
  5526. 0, 0, 0, 0,
  5527. /* IP1_25_23 [3] */
  5528. FN_A16, FN_DREQ2_B, FN_FMCLK_C, 0, FN_SCIFA1_SCK_B,
  5529. 0, 0, 0,
  5530. /* IP1_22_20 [3] */
  5531. FN_A15, FN_BPFCLK_C,
  5532. 0, 0, 0, 0, 0, 0,
  5533. /* IP1_19_17 [3] */
  5534. FN_A14, FN_ATADIR0_N_C, FN_FMIN, FN_FMIN_C, FN_MSIOF1_SYNC_D,
  5535. 0, 0, 0,
  5536. /* IP1_16_14 [3] */
  5537. FN_A13, FN_ATAG0_N_C, FN_BPFCLK, FN_MSIOF1_SS1_D,
  5538. 0, 0, 0, 0,
  5539. /* IP1_13_11 [3] */
  5540. FN_A12, FN_FMCLK, FN_I2C3_SDA_D, FN_MSIOF1_SCK_D,
  5541. 0, 0, 0, 0,
  5542. /* IP1_10_8 [3] */
  5543. FN_A11, FN_MSIOF1_RXD, FN_I2C3_SCL_D, FN_MSIOF1_RXD_D,
  5544. 0, 0, 0, 0,
  5545. /* IP1_7_6 [2] */
  5546. FN_A10, FN_MSIOF1_TXD, 0, FN_MSIOF1_TXD_D,
  5547. /* IP1_5_4 [2] */
  5548. FN_A9, FN_MSIOF1_SS2, FN_I2C0_SDA, 0,
  5549. /* IP1_3_2 [2] */
  5550. FN_A8, FN_MSIOF1_SS1, FN_I2C0_SCL, 0,
  5551. /* IP1_1_0 [2] */
  5552. FN_A7, FN_MSIOF1_SYNC,
  5553. 0, 0, }
  5554. },
  5555. { PINMUX_CFG_REG_VAR("IPSR2", 0xE6060028, 32,
  5556. 2, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2, 3) {
  5557. /* IP2_31_30 [2] */
  5558. 0, 0, 0, 0,
  5559. /* IP2_29_27 [3] */
  5560. FN_EX_CS3_N, FN_ATADIR0_N, FN_MSIOF2_TXD,
  5561. FN_ATAG0_N, 0, FN_EX_WAIT1,
  5562. 0, 0,
  5563. /* IP2_26_25 [2] */
  5564. FN_EX_CS2_N, FN_ATAWR0_N, FN_MSIOF2_SYNC, 0,
  5565. /* IP2_24_23 [2] */
  5566. FN_EX_CS1_N, FN_MSIOF2_SCK, 0, 0,
  5567. /* IP2_22_21 [2] */
  5568. FN_CS1_N_A26, FN_ATADIR0_N_B, FN_I2C1_SDA, 0,
  5569. /* IP2_20_19 [2] */
  5570. FN_CS0_N, FN_ATAG0_N_B, FN_I2C1_SCL, 0,
  5571. /* IP2_18_16 [3] */
  5572. FN_A25, FN_DACK2, FN_SSL, FN_DREQ1_C, FN_RX1, FN_SCIFA1_RXD,
  5573. 0, 0,
  5574. /* IP2_15_13 [3] */
  5575. FN_A24, FN_DREQ2, FN_IO3, FN_TX1, FN_SCIFA1_TXD,
  5576. 0, 0, 0,
  5577. /* IP2_12_10 [3] */
  5578. FN_A23, FN_IO2, FN_BPFCLK_B, FN_RX0, FN_SCIFA0_RXD,
  5579. 0, 0, 0,
  5580. /* IP2_9_7 [3] */
  5581. FN_A22, FN_MISO_IO1, FN_FMCLK_B, FN_TX0, FN_SCIFA0_TXD,
  5582. 0, 0, 0,
  5583. /* IP2_6_5 [2] */
  5584. FN_A21, FN_ATAWR0_N_B, FN_MOSI_IO0, 0,
  5585. /* IP2_4_3 [2] */
  5586. FN_A20, FN_SPCLK, 0, 0,
  5587. /* IP2_2_0 [3] */
  5588. FN_A19, FN_DACK1, FN_SCIFA1_TXD_C, 0,
  5589. FN_SCIFB1_TXD_C, 0, FN_SCIFB1_SCK_B, 0, }
  5590. },
  5591. { PINMUX_CFG_REG_VAR("IPSR3", 0xE606002C, 32,
  5592. 1, 3, 3, 3, 2, 2, 2, 2, 2, 3, 3, 3, 3) {
  5593. /* IP3_31 [1] */
  5594. 0, 0,
  5595. /* IP3_30_28 [3] */
  5596. FN_SSI_WS0129, FN_HTX0_C, FN_HTX2_C,
  5597. FN_SCIFB0_TXD_C, FN_SCIFB2_TXD_C,
  5598. 0, 0, 0,
  5599. /* IP3_27_25 [3] */
  5600. FN_SSI_SCK0129, FN_HRX0_C, FN_HRX2_C,
  5601. FN_SCIFB0_RXD_C, FN_SCIFB2_RXD_C,
  5602. 0, 0, 0,
  5603. /* IP3_24_22 [3] */
  5604. FN_SPEEDIN, 0, FN_HSCK0_C, FN_HSCK2_C, FN_SCIFB0_SCK_B,
  5605. FN_SCIFB2_SCK_B, FN_DREQ2_C, FN_HTX2_D,
  5606. /* IP3_21_20 [2] */
  5607. FN_DACK0, FN_DRACK0, FN_REMOCON, 0,
  5608. /* IP3_19_18 [2] */
  5609. FN_DREQ0, FN_PWM3, FN_TPU_TO3, 0,
  5610. /* IP3_17_16 [2] */
  5611. FN_EX_WAIT0, FN_HRTS2_N_B, FN_SCIFB0_CTS_N_B, 0,
  5612. /* IP3_15_14 [2] */
  5613. FN_WE1_N, FN_ATARD0_N_B, FN_HTX2_B, FN_SCIFB0_RTS_N_B,
  5614. /* IP3_13_12 [2] */
  5615. FN_WE0_N, FN_HCTS2_N_B, FN_SCIFB0_TXD_B, 0,
  5616. /* IP3_11_9 [3] */
  5617. FN_RD_WR_N, FN_HRX2_B, FN_FMIN_B, FN_SCIFB0_RXD_B, FN_DREQ1_D,
  5618. 0, 0, 0,
  5619. /* IP3_8_6 [3] */
  5620. FN_BS_N, FN_ATACS10_N, FN_MSIOF2_SS2, FN_HTX1_B,
  5621. FN_SCIFB1_TXD_B, FN_PWM2, FN_TPU_TO2, 0,
  5622. /* IP3_5_3 [3] */
  5623. FN_EX_CS5_N, FN_ATACS00_N, FN_MSIOF2_SS1, FN_HRX1_B,
  5624. FN_SCIFB1_RXD_B, FN_PWM1, FN_TPU_TO1, 0,
  5625. /* IP3_2_0 [3] */
  5626. FN_EX_CS4_N, FN_ATARD0_N, FN_MSIOF2_RXD, 0, FN_EX_WAIT2,
  5627. 0, 0, 0, }
  5628. },
  5629. { PINMUX_CFG_REG_VAR("IPSR4", 0xE6060030, 32,
  5630. 1, 3, 2, 2, 2, 1, 1, 1, 3, 3, 3, 2, 3, 3, 2) {
  5631. /* IP4_31 [1] */
  5632. 0, 0,
  5633. /* IP4_30_28 [3] */
  5634. FN_SSI_SCK5, FN_MSIOF1_SCK_C, FN_TS_SDATA0, FN_GLO_I0,
  5635. FN_MSIOF2_SYNC_D, FN_VI1_R2_B,
  5636. 0, 0,
  5637. /* IP4_27_26 [2] */
  5638. FN_SSI_SDATA4, FN_MSIOF2_SCK_D, 0, 0,
  5639. /* IP4_25_24 [2] */
  5640. FN_SSI_WS4, FN_GLO_RFON_D, 0, 0,
  5641. /* IP4_23_22 [2] */
  5642. FN_SSI_SCK4, FN_GLO_SS_D, 0, 0,
  5643. /* IP4_21 [1] */
  5644. FN_SSI_SDATA3, 0,
  5645. /* IP4_20 [1] */
  5646. FN_SSI_WS34, 0,
  5647. /* IP4_19 [1] */
  5648. FN_SSI_SCK34, 0,
  5649. /* IP4_18_16 [3] */
  5650. FN_SSI_SDATA2, FN_GPS_MAG_B, FN_TX2_E, FN_HRTS1_N_E,
  5651. 0, 0, 0, 0,
  5652. /* IP4_15_13 [3] */
  5653. FN_SSI_WS2, FN_I2C2_SDA, FN_GPS_SIGN_B, FN_RX2_E,
  5654. FN_GLO_Q1_D, FN_HCTS1_N_E,
  5655. 0, 0,
  5656. /* IP4_12_10 [3] */
  5657. FN_SSI_SCK2, FN_I2C2_SCL, FN_GPS_CLK_B, FN_GLO_Q0_D, FN_HSCK1_E,
  5658. 0, 0, 0,
  5659. /* IP4_9_8 [2] */
  5660. FN_SSI_SDATA1, FN_I2C1_SDA_B, FN_IIC1_SDA_B, FN_MSIOF2_RXD_C,
  5661. /* IP4_7_5 [3] */
  5662. FN_SSI_WS1, FN_I2C1_SCL_B, FN_IIC1_SCL_B, FN_MSIOF2_TXD_C,
  5663. FN_GLO_I1_D, 0, 0, 0,
  5664. /* IP4_4_2 [3] */
  5665. FN_SSI_SCK1, FN_I2C0_SDA_B, FN_IIC0_SDA_B,
  5666. FN_MSIOF2_SYNC_C, FN_GLO_I0_D,
  5667. 0, 0, 0,
  5668. /* IP4_1_0 [2] */
  5669. FN_SSI_SDATA0, FN_I2C0_SCL_B, FN_IIC0_SCL_B, FN_MSIOF2_SCK_C, }
  5670. },
  5671. { PINMUX_CFG_REG_VAR("IPSR5", 0xE6060034, 32,
  5672. 3, 3, 2, 2, 2, 3, 2, 3, 3, 3, 3, 3) {
  5673. /* IP5_31_29 [3] */
  5674. FN_SSI_SDATA9, FN_RX3_D, FN_CAN0_RX_D,
  5675. 0, 0, 0, 0, 0,
  5676. /* IP5_28_26 [3] */
  5677. FN_SSI_WS9, FN_TX3_D, FN_CAN0_TX_D, FN_GLO_SDATA_D,
  5678. 0, 0, 0, 0,
  5679. /* IP5_25_24 [2] */
  5680. FN_SSI_SCK9, FN_RX1_D, FN_GLO_SCLK_D, 0,
  5681. /* IP5_23_22 [2] */
  5682. FN_SSI_SDATA8, FN_TX1_D, FN_STP_ISSYNC_0_B, 0,
  5683. /* IP5_21_20 [2] */
  5684. FN_SSI_SDATA7, FN_RX0_D, FN_STP_ISEN_0_B, 0,
  5685. /* IP5_19_17 [3] */
  5686. FN_SSI_WS78, FN_TX0_D, FN_STP_ISD_0_B, FN_GLO_RFON,
  5687. 0, 0, 0, 0,
  5688. /* IP5_16_15 [2] */
  5689. FN_SSI_SCK78, FN_STP_ISCLK_0_B, FN_GLO_SS, 0,
  5690. /* IP5_14_12 [3] */
  5691. FN_SSI_SDATA6, FN_STP_IVCXO27_0_B, FN_GLO_SDATA, FN_VI1_R7_B,
  5692. 0, 0, 0, 0,
  5693. /* IP5_11_9 [3] */
  5694. FN_SSI_WS6, FN_GLO_SCLK, FN_MSIOF2_SS2_D, FN_VI1_R6_B,
  5695. 0, 0, 0, 0,
  5696. /* IP5_8_6 [3] */
  5697. FN_SSI_SCK6, FN_MSIOF1_RXD_C, FN_TS_SPSYNC0, FN_GLO_Q1,
  5698. FN_MSIOF2_RXD_D, FN_VI1_R5_B,
  5699. 0, 0,
  5700. /* IP5_5_3 [3] */
  5701. FN_SSI_SDATA5, FN_MSIOF1_TXD_C, FN_TS_SDEN0, FN_GLO_Q0,
  5702. FN_MSIOF2_SS1_D, FN_VI1_R4_B,
  5703. 0, 0,
  5704. /* IP5_2_0 [3] */
  5705. FN_SSI_WS5, FN_MSIOF1_SYNC_C, FN_TS_SCK0, FN_GLO_I1,
  5706. FN_MSIOF2_TXD_D, FN_VI1_R3_B,
  5707. 0, 0, }
  5708. },
  5709. { PINMUX_CFG_REG_VAR("IPSR6", 0xE6060038, 32,
  5710. 2, 3, 3, 3, 2, 3, 2, 2, 2, 2, 2, 3, 3) {
  5711. /* IP6_31_30 [2] */
  5712. 0, 0, 0, 0,
  5713. /* IP6_29_27 [3] */
  5714. FN_IRQ8, FN_HRTS1_N_C, FN_MSIOF1_RXD_B,
  5715. FN_GPS_SIGN_C, FN_GPS_SIGN_D,
  5716. 0, 0, 0,
  5717. /* IP6_26_24 [3] */
  5718. FN_IRQ7, FN_HCTS1_N_C, FN_MSIOF1_TXD_B,
  5719. FN_GPS_CLK_C, FN_GPS_CLK_D,
  5720. 0, 0, 0,
  5721. /* IP6_23_21 [3] */
  5722. FN_IRQ6, FN_HSCK1_C, FN_MSIOF1_SS2_B,
  5723. FN_I2C1_SDA_E, FN_MSIOF2_SYNC_E,
  5724. 0, 0, 0,
  5725. /* IP6_20_19 [2] */
  5726. FN_IRQ5, FN_HTX1_C, FN_I2C1_SCL_E, FN_MSIOF2_SCK_E,
  5727. /* IP6_18_16 [3] */
  5728. FN_IRQ4, FN_HRX1_C, FN_I2C4_SDA_C, FN_MSIOF2_RXD_E,
  5729. FN_INTC_IRQ4_N, 0, 0, 0,
  5730. /* IP6_15_14 [2] */
  5731. FN_IRQ3, FN_I2C4_SCL_C, FN_MSIOF2_TXD_E, FN_INTC_IRQ3_N,
  5732. /* IP6_13_12 [2] */
  5733. FN_IRQ2, FN_SCIFB1_TXD_D, FN_INTC_IRQ2_N, 0,
  5734. /* IP6_11_10 [2] */
  5735. FN_IRQ1, FN_SCIFB1_SCK_C, FN_INTC_IRQ1_N, 0,
  5736. /* IP6_9_8 [2] */
  5737. FN_IRQ0, FN_SCIFB1_RXD_D, FN_INTC_IRQ0_N, 0,
  5738. /* IP6_7_6 [2] */
  5739. FN_AUDIO_CLKOUT, FN_MSIOF1_SS1_B, FN_TX2, FN_SCIFA2_TXD,
  5740. /* IP6_5_3 [3] */
  5741. FN_AUDIO_CLKC, FN_SCIFB0_SCK_C, FN_MSIOF1_SYNC_B, FN_RX2,
  5742. FN_SCIFA2_RXD, FN_FMIN_E,
  5743. 0, 0,
  5744. /* IP6_2_0 [3] */
  5745. FN_AUDIO_CLKB, FN_STP_OPWM_0_B, FN_MSIOF1_SCK_B,
  5746. FN_SCIF_CLK, FN_DVC_MUTE, FN_BPFCLK_E,
  5747. 0, 0, }
  5748. },
  5749. { PINMUX_CFG_REG_VAR("IPSR7", 0xE606003C, 32,
  5750. 2, 3, 3, 3, 2, 2, 2, 2, 2, 2, 3, 3, 3) {
  5751. /* IP7_31_30 [2] */
  5752. 0, 0, 0, 0,
  5753. /* IP7_29_27 [3] */
  5754. FN_DU1_DG2, FN_LCDOUT10, FN_VI1_DATA4_B, FN_SCIF1_SCK_B,
  5755. FN_SCIFA1_SCK, FN_SSI_SCK78_B,
  5756. 0, 0,
  5757. /* IP7_26_24 [3] */
  5758. FN_DU1_DG1, FN_LCDOUT9, FN_VI1_DATA3_B, FN_RX1_B,
  5759. FN_SCIFA1_RXD_B, FN_MSIOF2_SS2_B,
  5760. 0, 0,
  5761. /* IP7_23_21 [3] */
  5762. FN_DU1_DG0, FN_LCDOUT8, FN_VI1_DATA2_B, FN_TX1_B,
  5763. FN_SCIFA1_TXD_B, FN_MSIOF2_SS1_B,
  5764. 0, 0,
  5765. /* IP7_20_19 [2] */
  5766. FN_DU1_DR7, FN_LCDOUT7, FN_SSI_SDATA1_B, 0,
  5767. /* IP7_18_17 [2] */
  5768. FN_DU1_DR6, FN_LCDOUT6, FN_SSI_WS1_B, 0,
  5769. /* IP7_16_15 [2] */
  5770. FN_DU1_DR5, FN_LCDOUT5, FN_SSI_SCK1_B, 0,
  5771. /* IP7_14_13 [2] */
  5772. FN_DU1_DR4, FN_LCDOUT4, FN_SSI_SDATA0_B, 0,
  5773. /* IP7_12_11 [2] */
  5774. FN_DU1_DR3, FN_LCDOUT3, FN_SSI_WS0129_B, 0,
  5775. /* IP7_10_9 [2] */
  5776. FN_DU1_DR2, FN_LCDOUT2, FN_SSI_SCK0129_B, 0,
  5777. /* IP7_8_6 [3] */
  5778. FN_DU1_DR1, FN_LCDOUT1, FN_VI1_DATA1_B, FN_RX0_B,
  5779. FN_SCIFA0_RXD_B, FN_MSIOF2_SYNC_B,
  5780. 0, 0,
  5781. /* IP7_5_3 [3] */
  5782. FN_DU1_DR0, FN_LCDOUT0, FN_VI1_DATA0_B, FN_TX0_B,
  5783. FN_SCIFA0_TXD_B, FN_MSIOF2_SCK_B,
  5784. 0, 0,
  5785. /* IP7_2_0 [3] */
  5786. FN_IRQ9, FN_DU1_DOTCLKIN_B, FN_CAN_CLK_D, FN_GPS_MAG_C,
  5787. FN_SCIF_CLK_B, FN_GPS_MAG_D,
  5788. 0, 0, }
  5789. },
  5790. { PINMUX_CFG_REG_VAR("IPSR8", 0xE6060040, 32,
  5791. 1, 3, 2, 2, 3, 3, 3, 3, 3, 3, 3, 3) {
  5792. /* IP8_31 [1] */
  5793. 0, 0,
  5794. /* IP8_30_28 [3] */
  5795. FN_DU1_DB5, FN_LCDOUT21, FN_TX3, FN_SCIFA3_TXD, FN_CAN1_TX,
  5796. 0, 0, 0,
  5797. /* IP8_27_26 [2] */
  5798. FN_DU1_DB4, FN_LCDOUT20, FN_VI1_FIELD_B, FN_CAN1_RX,
  5799. /* IP8_25_24 [2] */
  5800. FN_DU1_DB3, FN_LCDOUT19, FN_VI1_CLKENB_B, 0,
  5801. /* IP8_23_21 [3] */
  5802. FN_DU1_DB2, FN_LCDOUT18, FN_VI1_VSYNC_N_B, FN_SCIF2_SCK_B,
  5803. FN_SCIFA2_SCK, FN_SSI_SDATA9_B,
  5804. 0, 0,
  5805. /* IP8_20_18 [3] */
  5806. FN_DU1_DB1, FN_LCDOUT17, FN_VI1_HSYNC_N_B, FN_RX2_B,
  5807. FN_SCIFA2_RXD_B, FN_MSIOF2_RXD_B,
  5808. 0, 0,
  5809. /* IP8_17_15 [3] */
  5810. FN_DU1_DB0, FN_LCDOUT16, FN_VI1_CLK_B, FN_TX2_B,
  5811. FN_SCIFA2_TXD_B, FN_MSIOF2_TXD_B,
  5812. 0, 0,
  5813. /* IP8_14_12 [3] */
  5814. FN_DU1_DG7, FN_LCDOUT15, FN_HTX0_B,
  5815. FN_SCIFB2_RTS_N_B, FN_SSI_WS9_B,
  5816. 0, 0, 0,
  5817. /* IP8_11_9 [3] */
  5818. FN_DU1_DG6, FN_LCDOUT14, FN_HRTS0_N_B,
  5819. FN_SCIFB2_CTS_N_B, FN_SSI_SCK9_B,
  5820. 0, 0, 0,
  5821. /* IP8_8_6 [3] */
  5822. FN_DU1_DG5, FN_LCDOUT13, FN_VI1_DATA7_B, FN_HCTS0_N_B,
  5823. FN_SCIFB2_TXD_B, FN_SSI_SDATA8_B,
  5824. 0, 0,
  5825. /* IP8_5_3 [3] */
  5826. FN_DU1_DG4, FN_LCDOUT12, FN_VI1_DATA6_B, FN_HRX0_B,
  5827. FN_SCIFB2_RXD_B, FN_SSI_SDATA7_B,
  5828. 0, 0,
  5829. /* IP8_2_0 [3] */
  5830. FN_DU1_DG3, FN_LCDOUT11, FN_VI1_DATA5_B, 0, FN_SSI_WS78_B,
  5831. 0, 0, 0, }
  5832. },
  5833. { PINMUX_CFG_REG_VAR("IPSR9", 0xE6060044, 32,
  5834. 3, 2, 2, 2, 2, 2, 2, 1, 3, 1, 1, 3, 1, 1, 3, 3) {
  5835. /* IP9_31_29 [3] */
  5836. FN_VI0_G0, FN_IIC1_SCL, FN_STP_IVCXO27_0_C, FN_I2C4_SCL,
  5837. FN_HCTS2_N, FN_SCIFB2_CTS_N, FN_ATAWR1_N, 0,
  5838. /* IP9_28_27 [2] */
  5839. FN_VI0_DATA3_VI0_B3, FN_SCIF3_SCK_B, FN_SCIFA3_SCK_B, 0,
  5840. /* IP9_26_25 [2] */
  5841. FN_VI0_VSYNC_N, FN_RX5, FN_SCIFA5_RXD, FN_TS_SPSYNC0_D,
  5842. /* IP9_24_23 [2] */
  5843. FN_VI0_HSYNC_N, FN_TX5, FN_SCIFA5_TXD, FN_TS_SDEN0_D,
  5844. /* IP9_22_21 [2] */
  5845. FN_VI0_FIELD, FN_RX4, FN_SCIFA4_RXD, FN_TS_SCK0_D,
  5846. /* IP9_20_19 [2] */
  5847. FN_VI0_CLKENB, FN_TX4, FN_SCIFA4_TXD, FN_TS_SDATA0_D,
  5848. /* IP9_18_17 [2] */
  5849. FN_DU1_CDE, FN_QPOLB, FN_PWM4_B, 0,
  5850. /* IP9_16 [1] */
  5851. FN_DU1_DISP, FN_QPOLA,
  5852. /* IP9_15_13 [3] */
  5853. FN_DU1_EXODDF_DU1_ODDF_DISP_CDE, FN_QCPV_QDE,
  5854. FN_CAN0_RX, FN_RX3_B, FN_I2C2_SDA_B,
  5855. 0, 0, 0,
  5856. /* IP9_12 [1] */
  5857. FN_DU1_EXVSYNC_DU1_VSYNC, FN_QSTB_QHE,
  5858. /* IP9_11 [1] */
  5859. FN_DU1_EXHSYNC_DU1_HSYNC, FN_QSTH_QHS,
  5860. /* IP9_10_8 [3] */
  5861. FN_DU1_DOTCLKOUT1, FN_QSTVB_QVE, FN_CAN0_TX,
  5862. FN_TX3_B, FN_I2C2_SCL_B, FN_PWM4,
  5863. 0, 0,
  5864. /* IP9_7 [1] */
  5865. FN_DU1_DOTCLKOUT0, FN_QCLK,
  5866. /* IP9_6 [1] */
  5867. FN_DU1_DOTCLKIN, FN_QSTVA_QVS,
  5868. /* IP9_5_3 [3] */
  5869. FN_DU1_DB7, FN_LCDOUT23, FN_I2C3_SDA_C,
  5870. FN_SCIF3_SCK, FN_SCIFA3_SCK,
  5871. 0, 0, 0,
  5872. /* IP9_2_0 [3] */
  5873. FN_DU1_DB6, FN_LCDOUT22, FN_I2C3_SCL_C, FN_RX3, FN_SCIFA3_RXD,
  5874. 0, 0, 0, }
  5875. },
  5876. { PINMUX_CFG_REG_VAR("IPSR10", 0xE6060048, 32,
  5877. 3, 2, 2, 3, 3, 2, 2, 3, 3, 3, 3, 3) {
  5878. /* IP10_31_29 [3] */
  5879. FN_VI0_R4, FN_VI2_DATA5, FN_GLO_SCLK_B, FN_TX0_C, FN_I2C1_SCL_D,
  5880. 0, 0, 0,
  5881. /* IP10_28_27 [2] */
  5882. FN_VI0_R3, FN_VI2_DATA4, FN_GLO_Q1_B, FN_TS_SPSYNC0_C,
  5883. /* IP10_26_25 [2] */
  5884. FN_VI0_R2, FN_VI2_DATA3, FN_GLO_Q0_B, FN_TS_SDEN0_C,
  5885. /* IP10_24_22 [3] */
  5886. FN_VI0_R1, FN_VI2_DATA2, FN_GLO_I1_B, FN_TS_SCK0_C, FN_ATAG1_N,
  5887. 0, 0, 0,
  5888. /* IP10_21_19 [3] */
  5889. FN_VI0_R0, FN_VI2_DATA1, FN_GLO_I0_B,
  5890. FN_TS_SDATA0_C, FN_ATACS11_N,
  5891. 0, 0, 0,
  5892. /* IP10_18_17 [2] */
  5893. FN_VI0_G7, FN_VI2_DATA0, FN_FMIN_D, 0,
  5894. /* IP10_16_15 [2] */
  5895. FN_VI0_G6, FN_VI2_CLK, FN_BPFCLK_D, 0,
  5896. /* IP10_14_12 [3] */
  5897. FN_VI0_G5, FN_VI2_FIELD, FN_STP_OPWM_0_C, FN_FMCLK_D,
  5898. FN_CAN0_TX_E, FN_HTX1_D, FN_SCIFB0_TXD_D, 0,
  5899. /* IP10_11_9 [3] */
  5900. FN_VI0_G4, FN_VI2_CLKENB, FN_STP_ISSYNC_0_C,
  5901. FN_HTX2, FN_SCIFB2_TXD, FN_SCIFB0_SCK_D,
  5902. 0, 0,
  5903. /* IP10_8_6 [3] */
  5904. FN_VI0_G3, FN_VI2_VSYNC_N, FN_STP_ISEN_0_C, FN_I2C3_SDA_B,
  5905. FN_HRX2, FN_SCIFB2_RXD, FN_ATACS01_N, 0,
  5906. /* IP10_5_3 [3] */
  5907. FN_VI0_G2, FN_VI2_HSYNC_N, FN_STP_ISD_0_C, FN_I2C3_SCL_B,
  5908. FN_HSCK2, FN_SCIFB2_SCK, FN_ATARD1_N, 0,
  5909. /* IP10_2_0 [3] */
  5910. FN_VI0_G1, FN_IIC1_SDA, FN_STP_ISCLK_0_C, FN_I2C4_SDA,
  5911. FN_HRTS2_N, FN_SCIFB2_RTS_N, FN_ATADIR1_N, 0, }
  5912. },
  5913. { PINMUX_CFG_REG_VAR("IPSR11", 0xE606004C, 32,
  5914. 2, 2, 1, 1, 1, 1, 1, 1, 1, 1, 1, 2, 2,
  5915. 3, 3, 3, 3, 3) {
  5916. /* IP11_31_30 [2] */
  5917. FN_ETH_CRS_DV, FN_AVB_LINK, FN_I2C2_SDA_C, 0,
  5918. /* IP11_29_28 [2] */
  5919. FN_ETH_MDIO, FN_AVB_RX_CLK, FN_I2C2_SCL_C, 0,
  5920. /* IP11_27 [1] */
  5921. FN_VI1_DATA7, FN_AVB_MDC,
  5922. /* IP11_26 [1] */
  5923. FN_VI1_DATA6, FN_AVB_MAGIC,
  5924. /* IP11_25 [1] */
  5925. FN_VI1_DATA5, FN_AVB_RX_DV,
  5926. /* IP11_24 [1] */
  5927. FN_VI1_DATA4, FN_AVB_MDIO,
  5928. /* IP11_23 [1] */
  5929. FN_VI1_DATA3, FN_AVB_RX_ER,
  5930. /* IP11_22 [1] */
  5931. FN_VI1_DATA2, FN_AVB_RXD7,
  5932. /* IP11_21 [1] */
  5933. FN_VI1_DATA1, FN_AVB_RXD6,
  5934. /* IP11_20 [1] */
  5935. FN_VI1_DATA0, FN_AVB_RXD5,
  5936. /* IP11_19 [1] */
  5937. FN_VI1_CLK, FN_AVB_RXD4,
  5938. /* IP11_18_17 [2] */
  5939. FN_VI1_FIELD, FN_AVB_RXD3, FN_TS_SPSYNC0_B, 0,
  5940. /* IP11_16_15 [2] */
  5941. FN_VI1_CLKENB, FN_AVB_RXD2, FN_TS_SDEN0_B, 0,
  5942. /* IP11_14_12 [3] */
  5943. FN_VI1_VSYNC_N, FN_AVB_RXD1, FN_TS_SCK0_B,
  5944. FN_RX4_B, FN_SCIFA4_RXD_B,
  5945. 0, 0, 0,
  5946. /* IP11_11_9 [3] */
  5947. FN_VI1_HSYNC_N, FN_AVB_RXD0, FN_TS_SDATA0_B,
  5948. FN_TX4_B, FN_SCIFA4_TXD_B,
  5949. 0, 0, 0,
  5950. /* IP11_8_6 [3] */
  5951. FN_VI0_R7, FN_GLO_RFON_B, FN_RX1_C, FN_CAN0_RX_E,
  5952. FN_I2C4_SDA_B, FN_HRX1_D, FN_SCIFB0_RXD_D, 0,
  5953. /* IP11_5_3 [3] */
  5954. FN_VI0_R6, FN_VI2_DATA7, FN_GLO_SS_B, FN_TX1_C, FN_I2C4_SCL_B,
  5955. 0, 0, 0,
  5956. /* IP11_2_0 [3] */
  5957. FN_VI0_R5, FN_VI2_DATA6, FN_GLO_SDATA_B, FN_RX0_C,
  5958. FN_I2C1_SDA_D, 0, 0, 0, }
  5959. },
  5960. { PINMUX_CFG_REG_VAR("IPSR12", 0xE6060050, 32,
  5961. 2, 3, 3, 2, 2, 2, 2, 3, 3, 3, 3, 2, 2) {
  5962. /* IP12_31_30 [2] */
  5963. 0, 0, 0, 0,
  5964. /* IP12_29_27 [3] */
  5965. FN_STP_ISCLK_0, FN_AVB_TX_EN, FN_SCIFB2_RXD_D,
  5966. FN_ADICS_SAMP_B, FN_MSIOF0_SCK_C,
  5967. 0, 0, 0,
  5968. /* IP12_26_24 [3] */
  5969. FN_STP_IVCXO27_0, FN_AVB_TXD7, FN_SCIFB2_TXD_D,
  5970. FN_ADIDATA_B, FN_MSIOF0_SYNC_C,
  5971. 0, 0, 0,
  5972. /* IP12_23_22 [2] */
  5973. FN_ETH_MDC, FN_AVB_TXD6, FN_IERX_C, 0,
  5974. /* IP12_21_20 [2] */
  5975. FN_ETH_TXD0, FN_AVB_TXD5, FN_IECLK_C, 0,
  5976. /* IP12_19_18 [2] */
  5977. FN_ETH_MAGIC, FN_AVB_TXD4, FN_IETX_C, 0,
  5978. /* IP12_17_16 [2] */
  5979. FN_ETH_TX_EN, FN_AVB_TXD3, FN_TCLK1_B, FN_CAN_CLK_B,
  5980. /* IP12_15_13 [3] */
  5981. FN_ETH_TXD1, FN_AVB_TXD2, FN_SCIFA3_TXD_B,
  5982. FN_CAN1_TX_C, FN_MSIOF1_TXD_E,
  5983. 0, 0, 0,
  5984. /* IP12_12_10 [3] */
  5985. FN_ETH_REFCLK, FN_AVB_TXD1, FN_SCIFA3_RXD_B,
  5986. FN_CAN1_RX_C, FN_MSIOF1_SYNC_E,
  5987. 0, 0, 0,
  5988. /* IP12_9_7 [3] */
  5989. FN_ETH_LINK, FN_AVB_TXD0, FN_CAN0_RX_C,
  5990. FN_I2C2_SDA_D, FN_MSIOF1_SCK_E,
  5991. 0, 0, 0,
  5992. /* IP12_6_4 [3] */
  5993. FN_ETH_RXD1, FN_AVB_GTXREFCLK, FN_CAN0_TX_C,
  5994. FN_I2C2_SCL_D, FN_MSIOF1_RXD_E,
  5995. 0, 0, 0,
  5996. /* IP12_3_2 [2] */
  5997. FN_ETH_RXD0, FN_AVB_PHY_INT, FN_I2C3_SDA, FN_IIC0_SDA,
  5998. /* IP12_1_0 [2] */
  5999. FN_ETH_RX_ER, FN_AVB_CRS, FN_I2C3_SCL, FN_IIC0_SCL, }
  6000. },
  6001. { PINMUX_CFG_REG_VAR("IPSR13", 0xE6060054, 32,
  6002. 1, 3, 1, 1, 1, 2, 1, 3, 3, 1, 1, 1, 1, 1, 1,
  6003. 3, 2, 2, 3) {
  6004. /* IP13_31 [1] */
  6005. 0, 0,
  6006. /* IP13_30_28 [3] */
  6007. FN_SD1_CD, FN_PWM0, FN_TPU_TO0, FN_I2C1_SCL_C,
  6008. 0, 0, 0, 0,
  6009. /* IP13_27 [1] */
  6010. FN_SD1_DATA3, FN_IERX_B,
  6011. /* IP13_26 [1] */
  6012. FN_SD1_DATA2, FN_IECLK_B,
  6013. /* IP13_25 [1] */
  6014. FN_SD1_DATA1, FN_IETX_B,
  6015. /* IP13_24_23 [2] */
  6016. FN_SD1_DATA0, FN_SPEEDIN_B, 0, 0,
  6017. /* IP13_22 [1] */
  6018. FN_SD1_CMD, FN_REMOCON_B,
  6019. /* IP13_21_19 [3] */
  6020. FN_SD0_WP, FN_MMC_D7_B, FN_SIM0_D_B, FN_CAN0_TX_F,
  6021. FN_SCIFA5_RXD_B, FN_RX3_C,
  6022. 0, 0,
  6023. /* IP13_18_16 [3] */
  6024. FN_SD0_CD, FN_MMC_D6_B, FN_SIM0_RST_B, FN_CAN0_RX_F,
  6025. FN_SCIFA5_TXD_B, FN_TX3_C,
  6026. 0, 0,
  6027. /* IP13_15 [1] */
  6028. FN_SD0_DATA3, FN_SSL_B,
  6029. /* IP13_14 [1] */
  6030. FN_SD0_DATA2, FN_IO3_B,
  6031. /* IP13_13 [1] */
  6032. FN_SD0_DATA1, FN_IO2_B,
  6033. /* IP13_12 [1] */
  6034. FN_SD0_DATA0, FN_MISO_IO1_B,
  6035. /* IP13_11 [1] */
  6036. FN_SD0_CMD, FN_MOSI_IO0_B,
  6037. /* IP13_10 [1] */
  6038. FN_SD0_CLK, FN_SPCLK_B,
  6039. /* IP13_9_7 [3] */
  6040. FN_STP_OPWM_0, FN_AVB_GTX_CLK, FN_PWM0_B,
  6041. FN_ADICHS2_B, FN_MSIOF0_TXD_C,
  6042. 0, 0, 0,
  6043. /* IP13_6_5 [2] */
  6044. FN_STP_ISSYNC_0, FN_AVB_COL, FN_ADICHS1_B, FN_MSIOF0_RXD_C,
  6045. /* IP13_4_3 [2] */
  6046. FN_STP_ISEN_0, FN_AVB_TX_CLK, FN_ADICHS0_B, FN_MSIOF0_SS2_C,
  6047. /* IP13_2_0 [3] */
  6048. FN_STP_ISD_0, FN_AVB_TX_ER, FN_SCIFB2_SCK_C,
  6049. FN_ADICLK_B, FN_MSIOF0_SS1_C,
  6050. 0, 0, 0, }
  6051. },
  6052. { PINMUX_CFG_REG_VAR("IPSR14", 0xE6060058, 32,
  6053. 3, 3, 3, 3, 3, 3, 3, 3, 1, 1, 1, 1, 1, 1, 2) {
  6054. /* IP14_31_29 [3] */
  6055. FN_MSIOF0_SS2, FN_MMC_D7, FN_ADICHS2, FN_RX0_E,
  6056. FN_VI1_VSYNC_N_C, FN_IIC0_SDA_C, FN_VI1_G5_B, 0,
  6057. /* IP14_28_26 [3] */
  6058. FN_MSIOF0_SS1, FN_MMC_D6, FN_ADICHS1, FN_TX0_E,
  6059. FN_VI1_HSYNC_N_C, FN_IIC0_SCL_C, FN_VI1_G4_B, 0,
  6060. /* IP14_25_23 [3] */
  6061. FN_MSIOF0_RXD, FN_ADICHS0, 0, FN_VI1_DATA0_C, FN_VI1_G3_B,
  6062. 0, 0, 0,
  6063. /* IP14_22_20 [3] */
  6064. FN_MSIOF0_TXD, FN_ADICLK, 0, FN_VI1_FIELD_C, FN_VI1_G2_B,
  6065. 0, 0, 0,
  6066. /* IP14_19_17 [3] */
  6067. FN_MSIOF0_SYNC, FN_TX2_C, FN_ADICS_SAMP, 0,
  6068. FN_VI1_CLKENB_C, FN_VI1_G1_B,
  6069. 0, 0,
  6070. /* IP14_16_14 [3] */
  6071. FN_MSIOF0_SCK, FN_RX2_C, FN_ADIDATA, 0,
  6072. FN_VI1_CLK_C, FN_VI1_G0_B,
  6073. 0, 0,
  6074. /* IP14_13_11 [3] */
  6075. FN_SD2_WP, FN_MMC_D5, FN_IIC1_SDA_C, FN_RX5_B, FN_SCIFA5_RXD_C,
  6076. 0, 0, 0,
  6077. /* IP14_10_8 [3] */
  6078. FN_SD2_CD, FN_MMC_D4, FN_IIC1_SCL_C, FN_TX5_B, FN_SCIFA5_TXD_C,
  6079. 0, 0, 0,
  6080. /* IP14_7 [1] */
  6081. FN_SD2_DATA3, FN_MMC_D3,
  6082. /* IP14_6 [1] */
  6083. FN_SD2_DATA2, FN_MMC_D2,
  6084. /* IP14_5 [1] */
  6085. FN_SD2_DATA1, FN_MMC_D1,
  6086. /* IP14_4 [1] */
  6087. FN_SD2_DATA0, FN_MMC_D0,
  6088. /* IP14_3 [1] */
  6089. FN_SD2_CMD, FN_MMC_CMD,
  6090. /* IP14_2 [1] */
  6091. FN_SD2_CLK, FN_MMC_CLK,
  6092. /* IP14_1_0 [2] */
  6093. FN_SD1_WP, FN_PWM1_B, FN_I2C1_SDA_C, 0, }
  6094. },
  6095. { PINMUX_CFG_REG_VAR("IPSR15", 0xE606005C, 32,
  6096. 2, 3, 3, 3, 3, 3, 3, 3, 3, 2, 2, 2) {
  6097. /* IP15_31_30 [2] */
  6098. 0, 0, 0, 0,
  6099. /* IP15_29_27 [3] */
  6100. FN_HTX0, FN_SCIFB0_TXD, 0, FN_GLO_SCLK_C,
  6101. FN_CAN0_TX_B, FN_VI1_DATA5_C,
  6102. 0, 0,
  6103. /* IP15_26_24 [3] */
  6104. FN_HRX0, FN_SCIFB0_RXD, 0, FN_GLO_Q1_C,
  6105. FN_CAN0_RX_B, FN_VI1_DATA4_C,
  6106. 0, 0,
  6107. /* IP15_23_21 [3] */
  6108. FN_HSCK0, FN_SCIFB0_SCK, 0, FN_GLO_Q0_C, FN_CAN_CLK,
  6109. FN_TCLK2, FN_VI1_DATA3_C, 0,
  6110. /* IP15_20_18 [3] */
  6111. FN_HRTS0_N, FN_SCIFB0_RTS_N, 0, FN_GLO_I1_C, FN_VI1_DATA2_C,
  6112. 0, 0, 0,
  6113. /* IP15_17_15 [3] */
  6114. FN_HCTS0_N, FN_SCIFB0_CTS_N, 0, FN_GLO_I0_C,
  6115. FN_TCLK1, FN_VI1_DATA1_C,
  6116. 0, 0,
  6117. /* IP15_14_12 [3] */
  6118. FN_GPS_MAG, FN_RX4_C, FN_SCIFA4_RXD_C, FN_PWM6,
  6119. FN_VI1_G7_B, FN_SCIFA3_SCK_C,
  6120. 0, 0,
  6121. /* IP15_11_9 [3] */
  6122. FN_GPS_SIGN, FN_TX4_C, FN_SCIFA4_TXD_C, FN_PWM5,
  6123. FN_VI1_G6_B, FN_SCIFA3_RXD_C,
  6124. 0, 0,
  6125. /* IP15_8_6 [3] */
  6126. FN_GPS_CLK, FN_DU1_DOTCLKIN_C, FN_AUDIO_CLKB_B,
  6127. FN_PWM5_B, FN_SCIFA3_TXD_C,
  6128. 0, 0, 0,
  6129. /* IP15_5_4 [2] */
  6130. FN_SIM0_D, FN_IERX, FN_CAN1_RX_D, 0,
  6131. /* IP15_3_2 [2] */
  6132. FN_SIM0_CLK, FN_IECLK, FN_CAN_CLK_C, 0,
  6133. /* IP15_1_0 [2] */
  6134. FN_SIM0_RST, FN_IETX, FN_CAN1_TX_D, 0, }
  6135. },
  6136. { PINMUX_CFG_REG_VAR("IPSR16", 0xE6060160, 32,
  6137. 4, 4, 4, 4, 4, 2, 2, 2, 3, 3) {
  6138. /* IP16_31_28 [4] */
  6139. 0, 0, 0, 0, 0, 0, 0, 0,
  6140. 0, 0, 0, 0, 0, 0, 0, 0,
  6141. /* IP16_27_24 [4] */
  6142. 0, 0, 0, 0, 0, 0, 0, 0,
  6143. 0, 0, 0, 0, 0, 0, 0, 0,
  6144. /* IP16_23_20 [4] */
  6145. 0, 0, 0, 0, 0, 0, 0, 0,
  6146. 0, 0, 0, 0, 0, 0, 0, 0,
  6147. /* IP16_19_16 [4] */
  6148. 0, 0, 0, 0, 0, 0, 0, 0,
  6149. 0, 0, 0, 0, 0, 0, 0, 0,
  6150. /* IP16_15_12 [4] */
  6151. 0, 0, 0, 0, 0, 0, 0, 0,
  6152. 0, 0, 0, 0, 0, 0, 0, 0,
  6153. /* IP16_11_10 [2] */
  6154. FN_HRTS1_N, FN_SCIFB1_RTS_N, FN_MLB_DAT, FN_CAN1_RX_B,
  6155. /* IP16_9_8 [2] */
  6156. FN_HCTS1_N, FN_SCIFB1_CTS_N, FN_MLB_SIG, FN_CAN1_TX_B,
  6157. /* IP16_7_6 [2] */
  6158. FN_HSCK1, FN_SCIFB1_SCK, FN_MLB_CLK, FN_GLO_RFON_C,
  6159. /* IP16_5_3 [3] */
  6160. FN_HTX1, FN_SCIFB1_TXD, FN_VI1_R1_B,
  6161. FN_GLO_SS_C, FN_VI1_DATA7_C,
  6162. 0, 0, 0,
  6163. /* IP16_2_0 [3] */
  6164. FN_HRX1, FN_SCIFB1_RXD, FN_VI1_R0_B,
  6165. FN_GLO_SDATA_C, FN_VI1_DATA6_C,
  6166. 0, 0, 0, }
  6167. },
  6168. { PINMUX_CFG_REG_VAR("MOD_SEL", 0xE6060090, 32,
  6169. 1, 2, 2, 2, 3, 2, 1, 1, 1, 1,
  6170. 3, 2, 2, 2, 1, 2, 2, 2) {
  6171. /* RESERVED [1] */
  6172. 0, 0,
  6173. /* SEL_SCIF1 [2] */
  6174. FN_SEL_SCIF1_0, FN_SEL_SCIF1_1, FN_SEL_SCIF1_2, FN_SEL_SCIF1_3,
  6175. /* SEL_SCIFB [2] */
  6176. FN_SEL_SCIFB_0, FN_SEL_SCIFB_1, FN_SEL_SCIFB_2, FN_SEL_SCIFB_3,
  6177. /* SEL_SCIFB2 [2] */
  6178. FN_SEL_SCIFB2_0, FN_SEL_SCIFB2_1,
  6179. FN_SEL_SCIFB2_2, FN_SEL_SCIFB2_3,
  6180. /* SEL_SCIFB1 [3] */
  6181. FN_SEL_SCIFB1_0, FN_SEL_SCIFB1_1,
  6182. FN_SEL_SCIFB1_2, FN_SEL_SCIFB1_3,
  6183. 0, 0, 0, 0,
  6184. /* SEL_SCIFA1 [2] */
  6185. FN_SEL_SCIFA1_0, FN_SEL_SCIFA1_1, FN_SEL_SCIFA1_2, 0,
  6186. /* SEL_SSI9 [1] */
  6187. FN_SEL_SSI9_0, FN_SEL_SSI9_1,
  6188. /* SEL_SCFA [1] */
  6189. FN_SEL_SCFA_0, FN_SEL_SCFA_1,
  6190. /* SEL_QSP [1] */
  6191. FN_SEL_QSP_0, FN_SEL_QSP_1,
  6192. /* SEL_SSI7 [1] */
  6193. FN_SEL_SSI7_0, FN_SEL_SSI7_1,
  6194. /* SEL_HSCIF1 [3] */
  6195. FN_SEL_HSCIF1_0, FN_SEL_HSCIF1_1, FN_SEL_HSCIF1_2,
  6196. FN_SEL_HSCIF1_3, FN_SEL_HSCIF1_4,
  6197. 0, 0, 0,
  6198. /* RESERVED [2] */
  6199. 0, 0, 0, 0,
  6200. /* SEL_VI1 [2] */
  6201. FN_SEL_VI1_0, FN_SEL_VI1_1, FN_SEL_VI1_2, 0,
  6202. /* RESERVED [2] */
  6203. 0, 0, 0, 0,
  6204. /* SEL_TMU [1] */
  6205. FN_SEL_TMU1_0, FN_SEL_TMU1_1,
  6206. /* SEL_LBS [2] */
  6207. FN_SEL_LBS_0, FN_SEL_LBS_1, FN_SEL_LBS_2, FN_SEL_LBS_3,
  6208. /* SEL_TSIF0 [2] */
  6209. FN_SEL_TSIF0_0, FN_SEL_TSIF0_1, FN_SEL_TSIF0_2, FN_SEL_TSIF0_3,
  6210. /* SEL_SOF0 [2] */
  6211. FN_SEL_SOF0_0, FN_SEL_SOF0_1, FN_SEL_SOF0_2, 0, }
  6212. },
  6213. { PINMUX_CFG_REG_VAR("MOD_SEL2", 0xE6060094, 32,
  6214. 3, 1, 1, 3, 2, 1, 1, 2, 2,
  6215. 1, 3, 2, 1, 2, 2, 2, 1, 1, 1) {
  6216. /* SEL_SCIF0 [3] */
  6217. FN_SEL_SCIF0_0, FN_SEL_SCIF0_1, FN_SEL_SCIF0_2,
  6218. FN_SEL_SCIF0_3, FN_SEL_SCIF0_4,
  6219. 0, 0, 0,
  6220. /* RESERVED [1] */
  6221. 0, 0,
  6222. /* SEL_SCIF [1] */
  6223. FN_SEL_SCIF_0, FN_SEL_SCIF_1,
  6224. /* SEL_CAN0 [3] */
  6225. FN_SEL_CAN0_0, FN_SEL_CAN0_1, FN_SEL_CAN0_2, FN_SEL_CAN0_3,
  6226. FN_SEL_CAN0_4, FN_SEL_CAN0_5,
  6227. 0, 0,
  6228. /* SEL_CAN1 [2] */
  6229. FN_SEL_CAN1_0, FN_SEL_CAN1_1, FN_SEL_CAN1_2, FN_SEL_CAN1_3,
  6230. /* RESERVED [1] */
  6231. 0, 0,
  6232. /* SEL_SCIFA2 [1] */
  6233. FN_SEL_SCIFA2_0, FN_SEL_SCIFA2_1,
  6234. /* SEL_SCIF4 [2] */
  6235. FN_SEL_SCIF4_0, FN_SEL_SCIF4_1, FN_SEL_SCIF4_2, 0,
  6236. /* RESERVED [2] */
  6237. 0, 0, 0, 0,
  6238. /* SEL_ADG [1] */
  6239. FN_SEL_ADG_0, FN_SEL_ADG_1,
  6240. /* SEL_FM [3] */
  6241. FN_SEL_FM_0, FN_SEL_FM_1, FN_SEL_FM_2,
  6242. FN_SEL_FM_3, FN_SEL_FM_4,
  6243. 0, 0, 0,
  6244. /* SEL_SCIFA5 [2] */
  6245. FN_SEL_SCIFA5_0, FN_SEL_SCIFA5_1, FN_SEL_SCIFA5_2, 0,
  6246. /* RESERVED [1] */
  6247. 0, 0,
  6248. /* SEL_GPS [2] */
  6249. FN_SEL_GPS_0, FN_SEL_GPS_1, FN_SEL_GPS_2, FN_SEL_GPS_3,
  6250. /* SEL_SCIFA4 [2] */
  6251. FN_SEL_SCIFA4_0, FN_SEL_SCIFA4_1, FN_SEL_SCIFA4_2, 0,
  6252. /* SEL_SCIFA3 [2] */
  6253. FN_SEL_SCIFA3_0, FN_SEL_SCIFA3_1, FN_SEL_SCIFA3_2, 0,
  6254. /* SEL_SIM [1] */
  6255. FN_SEL_SIM_0, FN_SEL_SIM_1,
  6256. /* RESERVED [1] */
  6257. 0, 0,
  6258. /* SEL_SSI8 [1] */
  6259. FN_SEL_SSI8_0, FN_SEL_SSI8_1, }
  6260. },
  6261. { PINMUX_CFG_REG_VAR("MOD_SEL3", 0xE6060098, 32,
  6262. 2, 2, 2, 2, 2, 2, 2, 2,
  6263. 1, 1, 2, 2, 3, 2, 2, 2, 1) {
  6264. /* SEL_HSCIF2 [2] */
  6265. FN_SEL_HSCIF2_0, FN_SEL_HSCIF2_1,
  6266. FN_SEL_HSCIF2_2, FN_SEL_HSCIF2_3,
  6267. /* SEL_CANCLK [2] */
  6268. FN_SEL_CANCLK_0, FN_SEL_CANCLK_1,
  6269. FN_SEL_CANCLK_2, FN_SEL_CANCLK_3,
  6270. /* SEL_IIC1 [2] */
  6271. FN_SEL_IIC1_0, FN_SEL_IIC1_1, FN_SEL_IIC1_2, 0,
  6272. /* SEL_IIC0 [2] */
  6273. FN_SEL_IIC0_0, FN_SEL_IIC0_1, FN_SEL_IIC0_2, 0,
  6274. /* SEL_I2C4 [2] */
  6275. FN_SEL_I2C4_0, FN_SEL_I2C4_1, FN_SEL_I2C4_2, 0,
  6276. /* SEL_I2C3 [2] */
  6277. FN_SEL_I2C3_0, FN_SEL_I2C3_1, FN_SEL_I2C3_2, FN_SEL_I2C3_3,
  6278. /* SEL_SCIF3 [2] */
  6279. FN_SEL_SCIF3_0, FN_SEL_SCIF3_1, FN_SEL_SCIF3_2, FN_SEL_SCIF3_3,
  6280. /* SEL_IEB [2] */
  6281. FN_SEL_IEB_0, FN_SEL_IEB_1, FN_SEL_IEB_2, 0,
  6282. /* SEL_MMC [1] */
  6283. FN_SEL_MMC_0, FN_SEL_MMC_1,
  6284. /* SEL_SCIF5 [1] */
  6285. FN_SEL_SCIF5_0, FN_SEL_SCIF5_1,
  6286. /* RESERVED [2] */
  6287. 0, 0, 0, 0,
  6288. /* SEL_I2C2 [2] */
  6289. FN_SEL_I2C2_0, FN_SEL_I2C2_1, FN_SEL_I2C2_2, FN_SEL_I2C2_3,
  6290. /* SEL_I2C1 [3] */
  6291. FN_SEL_I2C1_0, FN_SEL_I2C1_1, FN_SEL_I2C1_2, FN_SEL_I2C1_3,
  6292. FN_SEL_I2C1_4,
  6293. 0, 0, 0,
  6294. /* SEL_I2C0 [2] */
  6295. FN_SEL_I2C0_0, FN_SEL_I2C0_1, FN_SEL_I2C0_2, 0,
  6296. /* RESERVED [2] */
  6297. 0, 0, 0, 0,
  6298. /* RESERVED [2] */
  6299. 0, 0, 0, 0,
  6300. /* RESERVED [1] */
  6301. 0, 0, }
  6302. },
  6303. { PINMUX_CFG_REG_VAR("MOD_SEL4", 0xE606009C, 32,
  6304. 3, 2, 2, 1, 1, 1, 1, 3, 2,
  6305. 2, 3, 1, 1, 1, 2, 2, 2, 2) {
  6306. /* SEL_SOF1 [3] */
  6307. FN_SEL_SOF1_0, FN_SEL_SOF1_1, FN_SEL_SOF1_2, FN_SEL_SOF1_3,
  6308. FN_SEL_SOF1_4,
  6309. 0, 0, 0,
  6310. /* SEL_HSCIF0 [2] */
  6311. FN_SEL_HSCIF0_0, FN_SEL_HSCIF0_1, FN_SEL_HSCIF0_2, 0,
  6312. /* SEL_DIS [2] */
  6313. FN_SEL_DIS_0, FN_SEL_DIS_1, FN_SEL_DIS_2, 0,
  6314. /* RESERVED [1] */
  6315. 0, 0,
  6316. /* SEL_RAD [1] */
  6317. FN_SEL_RAD_0, FN_SEL_RAD_1,
  6318. /* SEL_RCN [1] */
  6319. FN_SEL_RCN_0, FN_SEL_RCN_1,
  6320. /* SEL_RSP [1] */
  6321. FN_SEL_RSP_0, FN_SEL_RSP_1,
  6322. /* SEL_SCIF2 [3] */
  6323. FN_SEL_SCIF2_0, FN_SEL_SCIF2_1, FN_SEL_SCIF2_2,
  6324. FN_SEL_SCIF2_3, FN_SEL_SCIF2_4,
  6325. 0, 0, 0,
  6326. /* RESERVED [2] */
  6327. 0, 0, 0, 0,
  6328. /* RESERVED [2] */
  6329. 0, 0, 0, 0,
  6330. /* SEL_SOF2 [3] */
  6331. FN_SEL_SOF2_0, FN_SEL_SOF2_1, FN_SEL_SOF2_2,
  6332. FN_SEL_SOF2_3, FN_SEL_SOF2_4,
  6333. 0, 0, 0,
  6334. /* RESERVED [1] */
  6335. 0, 0,
  6336. /* SEL_SSI1 [1] */
  6337. FN_SEL_SSI1_0, FN_SEL_SSI1_1,
  6338. /* SEL_SSI0 [1] */
  6339. FN_SEL_SSI0_0, FN_SEL_SSI0_1,
  6340. /* SEL_SSP [2] */
  6341. FN_SEL_SSP_0, FN_SEL_SSP_1, FN_SEL_SSP_2, 0,
  6342. /* RESERVED [2] */
  6343. 0, 0, 0, 0,
  6344. /* RESERVED [2] */
  6345. 0, 0, 0, 0,
  6346. /* RESERVED [2] */
  6347. 0, 0, 0, 0, }
  6348. },
  6349. { },
  6350. };
  6351. static int r8a7791_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl)
  6352. {
  6353. if (pin < RCAR_GP_PIN(6, 0) || pin > RCAR_GP_PIN(6, 23))
  6354. return -EINVAL;
  6355. *pocctrl = 0xe606008c;
  6356. return 31 - (pin & 0x1f);
  6357. }
  6358. static const struct sh_pfc_soc_operations r8a7791_pinmux_ops = {
  6359. .pin_to_pocctrl = r8a7791_pin_to_pocctrl,
  6360. };
  6361. #ifdef CONFIG_PINCTRL_PFC_R8A7743
  6362. const struct sh_pfc_soc_info r8a7743_pinmux_info = {
  6363. .name = "r8a77430_pfc",
  6364. .ops = &r8a7791_pinmux_ops,
  6365. .unlock_reg = 0xe6060000, /* PMMR */
  6366. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  6367. .pins = pinmux_pins,
  6368. .nr_pins = ARRAY_SIZE(pinmux_pins),
  6369. .groups = pinmux_groups.common,
  6370. .nr_groups = ARRAY_SIZE(pinmux_groups.common),
  6371. .functions = pinmux_functions.common,
  6372. .nr_functions = ARRAY_SIZE(pinmux_functions.common),
  6373. .cfg_regs = pinmux_config_regs,
  6374. .pinmux_data = pinmux_data,
  6375. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  6376. };
  6377. #endif
  6378. #ifdef CONFIG_PINCTRL_PFC_R8A7791
  6379. const struct sh_pfc_soc_info r8a7791_pinmux_info = {
  6380. .name = "r8a77910_pfc",
  6381. .ops = &r8a7791_pinmux_ops,
  6382. .unlock_reg = 0xe6060000, /* PMMR */
  6383. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  6384. .pins = pinmux_pins,
  6385. .nr_pins = ARRAY_SIZE(pinmux_pins),
  6386. .groups = pinmux_groups.common,
  6387. .nr_groups = ARRAY_SIZE(pinmux_groups.common) +
  6388. ARRAY_SIZE(pinmux_groups.r8a779x),
  6389. .functions = pinmux_functions.common,
  6390. .nr_functions = ARRAY_SIZE(pinmux_functions.common) +
  6391. ARRAY_SIZE(pinmux_functions.r8a779x),
  6392. .cfg_regs = pinmux_config_regs,
  6393. .pinmux_data = pinmux_data,
  6394. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  6395. };
  6396. #endif
  6397. #ifdef CONFIG_PINCTRL_PFC_R8A7793
  6398. const struct sh_pfc_soc_info r8a7793_pinmux_info = {
  6399. .name = "r8a77930_pfc",
  6400. .ops = &r8a7791_pinmux_ops,
  6401. .unlock_reg = 0xe6060000, /* PMMR */
  6402. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  6403. .pins = pinmux_pins,
  6404. .nr_pins = ARRAY_SIZE(pinmux_pins),
  6405. .groups = pinmux_groups.common,
  6406. .nr_groups = ARRAY_SIZE(pinmux_groups.common) +
  6407. ARRAY_SIZE(pinmux_groups.r8a779x),
  6408. .functions = pinmux_functions.common,
  6409. .nr_functions = ARRAY_SIZE(pinmux_functions.common) +
  6410. ARRAY_SIZE(pinmux_functions.r8a779x),
  6411. .cfg_regs = pinmux_config_regs,
  6412. .pinmux_data = pinmux_data,
  6413. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  6414. };
  6415. #endif