pfc-r8a77995.c 81 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * R8A77995 processor support - PFC hardware block.
  4. *
  5. * Copyright (C) 2017 Renesas Electronics Corp.
  6. *
  7. * This file is based on the drivers/pinctrl/sh-pfc/pfc-r8a7796.c
  8. *
  9. * R-Car Gen3 processor support - PFC hardware block.
  10. *
  11. * Copyright (C) 2015 Renesas Electronics Corporation
  12. */
  13. #include <common.h>
  14. #include <dm.h>
  15. #include <errno.h>
  16. #include <dm/pinctrl.h>
  17. #include <linux/kernel.h>
  18. #include "sh_pfc.h"
  19. #define CPU_ALL_PORT(fn, sfx) \
  20. PORT_GP_9(0, fn, sfx), \
  21. PORT_GP_32(1, fn, sfx), \
  22. PORT_GP_32(2, fn, sfx), \
  23. PORT_GP_CFG_10(3, fn, sfx, SH_PFC_PIN_CFG_IO_VOLTAGE), \
  24. PORT_GP_32(4, fn, sfx), \
  25. PORT_GP_21(5, fn, sfx), \
  26. PORT_GP_14(6, fn, sfx)
  27. /*
  28. * F_() : just information
  29. * FM() : macro for FN_xxx / xxx_MARK
  30. */
  31. /* GPSR0 */
  32. #define GPSR0_8 F_(MLB_SIG, IP0_27_24)
  33. #define GPSR0_7 F_(MLB_DAT, IP0_23_20)
  34. #define GPSR0_6 F_(MLB_CLK, IP0_19_16)
  35. #define GPSR0_5 F_(MSIOF2_RXD, IP0_15_12)
  36. #define GPSR0_4 F_(MSIOF2_TXD, IP0_11_8)
  37. #define GPSR0_3 F_(MSIOF2_SCK, IP0_7_4)
  38. #define GPSR0_2 F_(IRQ0_A, IP0_3_0)
  39. #define GPSR0_1 FM(USB0_OVC)
  40. #define GPSR0_0 FM(USB0_PWEN)
  41. /* GPSR1 */
  42. #define GPSR1_31 F_(QPOLB, IP4_27_24)
  43. #define GPSR1_30 F_(QPOLA, IP4_23_20)
  44. #define GPSR1_29 F_(DU_CDE, IP4_19_16)
  45. #define GPSR1_28 F_(DU_DISP_CDE, IP4_15_12)
  46. #define GPSR1_27 F_(DU_DISP, IP4_11_8)
  47. #define GPSR1_26 F_(DU_VSYNC, IP4_7_4)
  48. #define GPSR1_25 F_(DU_HSYNC, IP4_3_0)
  49. #define GPSR1_24 F_(DU_DOTCLKOUT0, IP3_31_28)
  50. #define GPSR1_23 F_(DU_DR7, IP3_27_24)
  51. #define GPSR1_22 F_(DU_DR6, IP3_23_20)
  52. #define GPSR1_21 F_(DU_DR5, IP3_19_16)
  53. #define GPSR1_20 F_(DU_DR4, IP3_15_12)
  54. #define GPSR1_19 F_(DU_DR3, IP3_11_8)
  55. #define GPSR1_18 F_(DU_DR2, IP3_7_4)
  56. #define GPSR1_17 F_(DU_DR1, IP3_3_0)
  57. #define GPSR1_16 F_(DU_DR0, IP2_31_28)
  58. #define GPSR1_15 F_(DU_DG7, IP2_27_24)
  59. #define GPSR1_14 F_(DU_DG6, IP2_23_20)
  60. #define GPSR1_13 F_(DU_DG5, IP2_19_16)
  61. #define GPSR1_12 F_(DU_DG4, IP2_15_12)
  62. #define GPSR1_11 F_(DU_DG3, IP2_11_8)
  63. #define GPSR1_10 F_(DU_DG2, IP2_7_4)
  64. #define GPSR1_9 F_(DU_DG1, IP2_3_0)
  65. #define GPSR1_8 F_(DU_DG0, IP1_31_28)
  66. #define GPSR1_7 F_(DU_DB7, IP1_27_24)
  67. #define GPSR1_6 F_(DU_DB6, IP1_23_20)
  68. #define GPSR1_5 F_(DU_DB5, IP1_19_16)
  69. #define GPSR1_4 F_(DU_DB4, IP1_15_12)
  70. #define GPSR1_3 F_(DU_DB3, IP1_11_8)
  71. #define GPSR1_2 F_(DU_DB2, IP1_7_4)
  72. #define GPSR1_1 F_(DU_DB1, IP1_3_0)
  73. #define GPSR1_0 F_(DU_DB0, IP0_31_28)
  74. /* GPSR2 */
  75. #define GPSR2_31 F_(NFCE_N, IP8_19_16)
  76. #define GPSR2_30 F_(NFCLE, IP8_15_12)
  77. #define GPSR2_29 F_(NFALE, IP8_11_8)
  78. #define GPSR2_28 F_(VI4_CLKENB, IP8_7_4)
  79. #define GPSR2_27 F_(VI4_FIELD, IP8_3_0)
  80. #define GPSR2_26 F_(VI4_HSYNC_N, IP7_31_28)
  81. #define GPSR2_25 F_(VI4_VSYNC_N, IP7_27_24)
  82. #define GPSR2_24 F_(VI4_DATA23, IP7_23_20)
  83. #define GPSR2_23 F_(VI4_DATA22, IP7_19_16)
  84. #define GPSR2_22 F_(VI4_DATA21, IP7_15_12)
  85. #define GPSR2_21 F_(VI4_DATA20, IP7_11_8)
  86. #define GPSR2_20 F_(VI4_DATA19, IP7_7_4)
  87. #define GPSR2_19 F_(VI4_DATA18, IP7_3_0)
  88. #define GPSR2_18 F_(VI4_DATA17, IP6_31_28)
  89. #define GPSR2_17 F_(VI4_DATA16, IP6_27_24)
  90. #define GPSR2_16 F_(VI4_DATA15, IP6_23_20)
  91. #define GPSR2_15 F_(VI4_DATA14, IP6_19_16)
  92. #define GPSR2_14 F_(VI4_DATA13, IP6_15_12)
  93. #define GPSR2_13 F_(VI4_DATA12, IP6_11_8)
  94. #define GPSR2_12 F_(VI4_DATA11, IP6_7_4)
  95. #define GPSR2_11 F_(VI4_DATA10, IP6_3_0)
  96. #define GPSR2_10 F_(VI4_DATA9, IP5_31_28)
  97. #define GPSR2_9 F_(VI4_DATA8, IP5_27_24)
  98. #define GPSR2_8 F_(VI4_DATA7, IP5_23_20)
  99. #define GPSR2_7 F_(VI4_DATA6, IP5_19_16)
  100. #define GPSR2_6 F_(VI4_DATA5, IP5_15_12)
  101. #define GPSR2_5 FM(VI4_DATA4)
  102. #define GPSR2_4 F_(VI4_DATA3, IP5_11_8)
  103. #define GPSR2_3 F_(VI4_DATA2, IP5_7_4)
  104. #define GPSR2_2 F_(VI4_DATA1, IP5_3_0)
  105. #define GPSR2_1 F_(VI4_DATA0, IP4_31_28)
  106. #define GPSR2_0 FM(VI4_CLK)
  107. /* GPSR3 */
  108. #define GPSR3_9 F_(NFDATA7, IP9_31_28)
  109. #define GPSR3_8 F_(NFDATA6, IP9_27_24)
  110. #define GPSR3_7 F_(NFDATA5, IP9_23_20)
  111. #define GPSR3_6 F_(NFDATA4, IP9_19_16)
  112. #define GPSR3_5 F_(NFDATA3, IP9_15_12)
  113. #define GPSR3_4 F_(NFDATA2, IP9_11_8)
  114. #define GPSR3_3 F_(NFDATA1, IP9_7_4)
  115. #define GPSR3_2 F_(NFDATA0, IP9_3_0)
  116. #define GPSR3_1 F_(NFWE_N, IP8_31_28)
  117. #define GPSR3_0 F_(NFRE_N, IP8_27_24)
  118. /* GPSR4 */
  119. #define GPSR4_31 F_(CAN0_RX_A, IP12_27_24)
  120. #define GPSR4_30 F_(CAN1_TX_A, IP13_7_4)
  121. #define GPSR4_29 F_(CAN1_RX_A, IP13_3_0)
  122. #define GPSR4_28 F_(CAN0_TX_A, IP12_31_28)
  123. #define GPSR4_27 FM(TX2)
  124. #define GPSR4_26 FM(RX2)
  125. #define GPSR4_25 F_(SCK2, IP12_11_8)
  126. #define GPSR4_24 F_(TX1_A, IP12_7_4)
  127. #define GPSR4_23 F_(RX1_A, IP12_3_0)
  128. #define GPSR4_22 F_(SCK1_A, IP11_31_28)
  129. #define GPSR4_21 F_(TX0_A, IP11_27_24)
  130. #define GPSR4_20 F_(RX0_A, IP11_23_20)
  131. #define GPSR4_19 F_(SCK0_A, IP11_19_16)
  132. #define GPSR4_18 F_(MSIOF1_RXD, IP11_15_12)
  133. #define GPSR4_17 F_(MSIOF1_TXD, IP11_11_8)
  134. #define GPSR4_16 F_(MSIOF1_SCK, IP11_7_4)
  135. #define GPSR4_15 FM(MSIOF0_RXD)
  136. #define GPSR4_14 FM(MSIOF0_TXD)
  137. #define GPSR4_13 FM(MSIOF0_SYNC)
  138. #define GPSR4_12 FM(MSIOF0_SCK)
  139. #define GPSR4_11 F_(SDA1, IP11_3_0)
  140. #define GPSR4_10 F_(SCL1, IP10_31_28)
  141. #define GPSR4_9 FM(SDA0)
  142. #define GPSR4_8 FM(SCL0)
  143. #define GPSR4_7 F_(SSI_WS4_A, IP10_27_24)
  144. #define GPSR4_6 F_(SSI_SDATA4_A, IP10_23_20)
  145. #define GPSR4_5 F_(SSI_SCK4_A, IP10_19_16)
  146. #define GPSR4_4 F_(SSI_WS34, IP10_15_12)
  147. #define GPSR4_3 F_(SSI_SDATA3, IP10_11_8)
  148. #define GPSR4_2 F_(SSI_SCK34, IP10_7_4)
  149. #define GPSR4_1 F_(AUDIO_CLKA, IP10_3_0)
  150. #define GPSR4_0 F_(NFRB_N, IP8_23_20)
  151. /* GPSR5 */
  152. #define GPSR5_20 FM(AVB0_LINK)
  153. #define GPSR5_19 FM(AVB0_PHY_INT)
  154. #define GPSR5_18 FM(AVB0_MAGIC)
  155. #define GPSR5_17 FM(AVB0_MDC)
  156. #define GPSR5_16 FM(AVB0_MDIO)
  157. #define GPSR5_15 FM(AVB0_TXCREFCLK)
  158. #define GPSR5_14 FM(AVB0_TD3)
  159. #define GPSR5_13 FM(AVB0_TD2)
  160. #define GPSR5_12 FM(AVB0_TD1)
  161. #define GPSR5_11 FM(AVB0_TD0)
  162. #define GPSR5_10 FM(AVB0_TXC)
  163. #define GPSR5_9 FM(AVB0_TX_CTL)
  164. #define GPSR5_8 FM(AVB0_RD3)
  165. #define GPSR5_7 FM(AVB0_RD2)
  166. #define GPSR5_6 FM(AVB0_RD1)
  167. #define GPSR5_5 FM(AVB0_RD0)
  168. #define GPSR5_4 FM(AVB0_RXC)
  169. #define GPSR5_3 FM(AVB0_RX_CTL)
  170. #define GPSR5_2 F_(CAN_CLK, IP12_23_20)
  171. #define GPSR5_1 F_(TPU0TO1_A, IP12_19_16)
  172. #define GPSR5_0 F_(TPU0TO0_A, IP12_15_12)
  173. /* GPSR6 */
  174. #define GPSR6_13 FM(RPC_INT_N)
  175. #define GPSR6_12 FM(RPC_RESET_N)
  176. #define GPSR6_11 FM(QSPI1_SSL)
  177. #define GPSR6_10 FM(QSPI1_IO3)
  178. #define GPSR6_9 FM(QSPI1_IO2)
  179. #define GPSR6_8 FM(QSPI1_MISO_IO1)
  180. #define GPSR6_7 FM(QSPI1_MOSI_IO0)
  181. #define GPSR6_6 FM(QSPI1_SPCLK)
  182. #define GPSR6_5 FM(QSPI0_SSL)
  183. #define GPSR6_4 FM(QSPI0_IO3)
  184. #define GPSR6_3 FM(QSPI0_IO2)
  185. #define GPSR6_2 FM(QSPI0_MISO_IO1)
  186. #define GPSR6_1 FM(QSPI0_MOSI_IO0)
  187. #define GPSR6_0 FM(QSPI0_SPCLK)
  188. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  189. #define IP0_3_0 FM(IRQ0_A) FM(MSIOF2_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  190. #define IP0_7_4 FM(MSIOF2_SCK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  191. #define IP0_11_8 FM(MSIOF2_TXD) FM(SCL3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  192. #define IP0_15_12 FM(MSIOF2_RXD) FM(SDA3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  193. #define IP0_19_16 FM(MLB_CLK) FM(MSIOF2_SYNC_A) FM(SCK5_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  194. #define IP0_23_20 FM(MLB_DAT) FM(MSIOF2_SS1) FM(RX5_A) FM(SCL3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  195. #define IP0_27_24 FM(MLB_SIG) FM(MSIOF2_SS2) FM(TX5_A) FM(SDA3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  196. #define IP0_31_28 FM(DU_DB0) FM(LCDOUT0) FM(MSIOF3_TXD_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  197. #define IP1_3_0 FM(DU_DB1) FM(LCDOUT1) FM(MSIOF3_RXD_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  198. #define IP1_7_4 FM(DU_DB2) FM(LCDOUT2) FM(IRQ0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  199. #define IP1_11_8 FM(DU_DB3) FM(LCDOUT3) FM(SCK5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  200. #define IP1_15_12 FM(DU_DB4) FM(LCDOUT4) FM(RX5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  201. #define IP1_19_16 FM(DU_DB5) FM(LCDOUT5) FM(TX5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  202. #define IP1_23_20 FM(DU_DB6) FM(LCDOUT6) FM(MSIOF3_SS1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  203. #define IP1_27_24 FM(DU_DB7) FM(LCDOUT7) FM(MSIOF3_SS2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  204. #define IP1_31_28 FM(DU_DG0) FM(LCDOUT8) FM(MSIOF3_SCK_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  205. #define IP2_3_0 FM(DU_DG1) FM(LCDOUT9) FM(MSIOF3_SYNC_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  206. #define IP2_7_4 FM(DU_DG2) FM(LCDOUT10) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  207. #define IP2_11_8 FM(DU_DG3) FM(LCDOUT11) FM(IRQ1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  208. #define IP2_15_12 FM(DU_DG4) FM(LCDOUT12) FM(HSCK3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  209. #define IP2_19_16 FM(DU_DG5) FM(LCDOUT13) FM(HTX3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  210. #define IP2_23_20 FM(DU_DG6) FM(LCDOUT14) FM(HRX3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  211. #define IP2_27_24 FM(DU_DG7) FM(LCDOUT15) FM(SCK4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  212. #define IP2_31_28 FM(DU_DR0) FM(LCDOUT16) FM(RX4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  213. #define IP3_3_0 FM(DU_DR1) FM(LCDOUT17) FM(TX4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  214. #define IP3_7_4 FM(DU_DR2) FM(LCDOUT18) FM(PWM0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  215. #define IP3_11_8 FM(DU_DR3) FM(LCDOUT19) FM(PWM1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  216. #define IP3_15_12 FM(DU_DR4) FM(LCDOUT20) FM(TCLK2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  217. #define IP3_19_16 FM(DU_DR5) FM(LCDOUT21) FM(NMI) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  218. #define IP3_23_20 FM(DU_DR6) FM(LCDOUT22) FM(PWM2_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  219. #define IP3_27_24 FM(DU_DR7) FM(LCDOUT23) FM(TCLK1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  220. #define IP3_31_28 FM(DU_DOTCLKOUT0) FM(QCLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  221. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  222. #define IP4_3_0 FM(DU_HSYNC) FM(QSTH_QHS) FM(IRQ3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  223. #define IP4_7_4 FM(DU_VSYNC) FM(QSTVA_QVS) FM(IRQ4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  224. #define IP4_11_8 FM(DU_DISP) FM(QSTVB_QVE) FM(PWM3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  225. #define IP4_15_12 FM(DU_DISP_CDE) FM(QCPV_QDE) FM(IRQ2_B) FM(DU_DOTCLKIN1)F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  226. #define IP4_19_16 FM(DU_CDE) FM(QSTB_QHE) FM(SCK3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  227. #define IP4_23_20 FM(QPOLA) F_(0, 0) FM(RX3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  228. #define IP4_27_24 FM(QPOLB) F_(0, 0) FM(TX3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  229. #define IP4_31_28 FM(VI4_DATA0) FM(PWM0_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  230. #define IP5_3_0 FM(VI4_DATA1) FM(PWM1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  231. #define IP5_7_4 FM(VI4_DATA2) FM(PWM2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  232. #define IP5_11_8 FM(VI4_DATA3) FM(PWM3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  233. #define IP5_15_12 FM(VI4_DATA5) FM(SCK4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  234. #define IP5_19_16 FM(VI4_DATA6) FM(IRQ2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  235. #define IP5_23_20 FM(VI4_DATA7) FM(TCLK2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  236. #define IP5_27_24 FM(VI4_DATA8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  237. #define IP5_31_28 FM(VI4_DATA9) FM(MSIOF3_SS2_A) FM(IRQ1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  238. #define IP6_3_0 FM(VI4_DATA10) FM(RX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  239. #define IP6_7_4 FM(VI4_DATA11) FM(TX4_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  240. #define IP6_11_8 FM(VI4_DATA12) FM(TCLK1_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  241. #define IP6_15_12 FM(VI4_DATA13) FM(MSIOF3_SS1_A) FM(HCTS3_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  242. #define IP6_19_16 FM(VI4_DATA14) FM(SSI_SCK4_B) FM(HRTS3_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  243. #define IP6_23_20 FM(VI4_DATA15) FM(SSI_SDATA4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  244. #define IP6_27_24 FM(VI4_DATA16) FM(HRX3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  245. #define IP6_31_28 FM(VI4_DATA17) FM(HTX3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  246. #define IP7_3_0 FM(VI4_DATA18) FM(HSCK3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  247. #define IP7_7_4 FM(VI4_DATA19) FM(SSI_WS4_B) F_(0, 0) F_(0, 0) FM(NFDATA15) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  248. #define IP7_11_8 FM(VI4_DATA20) FM(MSIOF3_SYNC_A) F_(0, 0) F_(0, 0) FM(NFDATA14) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  249. #define IP7_15_12 FM(VI4_DATA21) FM(MSIOF3_TXD_A) F_(0, 0) F_(0, 0) FM(NFDATA13) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  250. #define IP7_19_16 FM(VI4_DATA22) FM(MSIOF3_RXD_A) F_(0, 0) F_(0, 0) FM(NFDATA12) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  251. #define IP7_23_20 FM(VI4_DATA23) FM(MSIOF3_SCK_A) F_(0, 0) F_(0, 0) FM(NFDATA11) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  252. #define IP7_27_24 FM(VI4_VSYNC_N) FM(SCK1_B) F_(0, 0) F_(0, 0) FM(NFDATA10) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  253. #define IP7_31_28 FM(VI4_HSYNC_N) FM(RX1_B) F_(0, 0) F_(0, 0) FM(NFDATA9) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  254. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  255. #define IP8_3_0 FM(VI4_FIELD) FM(AUDIO_CLKB) FM(IRQ5_A) FM(SCIF_CLK) FM(NFDATA8) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  256. #define IP8_7_4 FM(VI4_CLKENB) FM(TX1_B) F_(0, 0) F_(0, 0) FM(NFWP_N) FM(DVC_MUTE_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  257. #define IP8_11_8 FM(NFALE) FM(SCL2_B) FM(IRQ3_B) FM(PWM0_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  258. #define IP8_15_12 FM(NFCLE) FM(SDA2_B) FM(SCK3_A) FM(PWM1_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  259. #define IP8_19_16 FM(NFCE_N) F_(0, 0) FM(RX3_A) FM(PWM2_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  260. #define IP8_23_20 FM(NFRB_N) F_(0, 0) FM(TX3_A) FM(PWM3_C) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  261. #define IP8_27_24 FM(NFRE_N) FM(MMC_CMD) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  262. #define IP8_31_28 FM(NFWE_N) FM(MMC_CLK) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  263. #define IP9_3_0 FM(NFDATA0) FM(MMC_D0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  264. #define IP9_7_4 FM(NFDATA1) FM(MMC_D1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  265. #define IP9_11_8 FM(NFDATA2) FM(MMC_D2) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  266. #define IP9_15_12 FM(NFDATA3) FM(MMC_D3) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  267. #define IP9_19_16 FM(NFDATA4) FM(MMC_D4) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  268. #define IP9_23_20 FM(NFDATA5) FM(MMC_D5) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  269. #define IP9_27_24 FM(NFDATA6) FM(MMC_D6) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  270. #define IP9_31_28 FM(NFDATA7) FM(MMC_D7) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  271. #define IP10_3_0 FM(AUDIO_CLKA) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) FM(DVC_MUTE_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  272. #define IP10_7_4 FM(SSI_SCK34) FM(FSO_CFE_0_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  273. #define IP10_11_8 FM(SSI_SDATA3) FM(FSO_CFE_1_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  274. #define IP10_15_12 FM(SSI_WS34) FM(FSO_TOE_N_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  275. #define IP10_19_16 FM(SSI_SCK4_A) FM(HSCK0) FM(AUDIO_CLKOUT) FM(CAN0_RX_B) FM(IRQ4_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  276. #define IP10_23_20 FM(SSI_SDATA4_A) FM(HTX0) FM(SCL2_A) FM(CAN1_RX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  277. #define IP10_27_24 FM(SSI_WS4_A) FM(HRX0) FM(SDA2_A) FM(CAN1_TX_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  278. #define IP10_31_28 FM(SCL1) FM(CTS1_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  279. #define IP11_3_0 FM(SDA1) FM(RTS1_N_TANS) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  280. #define IP11_7_4 FM(MSIOF1_SCK) FM(AVB0_AVTP_PPS_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  281. #define IP11_11_8 FM(MSIOF1_TXD) FM(AVB0_AVTP_CAPTURE_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  282. #define IP11_15_12 FM(MSIOF1_RXD) FM(AVB0_AVTP_MATCH_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  283. #define IP11_19_16 FM(SCK0_A) FM(MSIOF1_SYNC) FM(FSO_CFE_0_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  284. #define IP11_23_20 FM(RX0_A) FM(MSIOF0_SS1) FM(FSO_CFE_1_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  285. #define IP11_27_24 FM(TX0_A) FM(MSIOF0_SS2) FM(FSO_TOE_N_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  286. #define IP11_31_28 FM(SCK1_A) FM(MSIOF1_SS2) FM(TPU0TO2_B) FM(CAN0_TX_B) FM(AUDIO_CLKOUT1) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  287. /* IPSRx */ /* 0 */ /* 1 */ /* 2 */ /* 3 */ /* 4 */ /* 5 */ /* 6 - F */
  288. #define IP12_3_0 FM(RX1_A) FM(CTS0_N) FM(TPU0TO0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  289. #define IP12_7_4 FM(TX1_A) FM(RTS0_N_TANS) FM(TPU0TO1_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  290. #define IP12_11_8 FM(SCK2) FM(MSIOF1_SS1) FM(TPU0TO3_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  291. #define IP12_15_12 FM(TPU0TO0_A) FM(AVB0_AVTP_CAPTURE_A) FM(HCTS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  292. #define IP12_19_16 FM(TPU0TO1_A) FM(AVB0_AVTP_MATCH_A) FM(HRTS0_N) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  293. #define IP12_23_20 FM(CAN_CLK) FM(AVB0_AVTP_PPS_A) FM(SCK0_B) FM(IRQ5_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  294. #define IP12_27_24 FM(CAN0_RX_A) FM(CANFD0_RX) FM(RX0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  295. #define IP12_31_28 FM(CAN0_TX_A) FM(CANFD0_TX) FM(TX0_B) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  296. #define IP13_3_0 FM(CAN1_RX_A) FM(CANFD1_RX) FM(TPU0TO2_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  297. #define IP13_7_4 FM(CAN1_TX_A) FM(CANFD1_TX) FM(TPU0TO3_A) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0) F_(0, 0)
  298. #define PINMUX_GPSR \
  299. \
  300. GPSR1_31 GPSR2_31 GPSR4_31 \
  301. GPSR1_30 GPSR2_30 GPSR4_30 \
  302. GPSR1_29 GPSR2_29 GPSR4_29 \
  303. GPSR1_28 GPSR2_28 GPSR4_28 \
  304. GPSR1_27 GPSR2_27 GPSR4_27 \
  305. GPSR1_26 GPSR2_26 GPSR4_26 \
  306. GPSR1_25 GPSR2_25 GPSR4_25 \
  307. GPSR1_24 GPSR2_24 GPSR4_24 \
  308. GPSR1_23 GPSR2_23 GPSR4_23 \
  309. GPSR1_22 GPSR2_22 GPSR4_22 \
  310. GPSR1_21 GPSR2_21 GPSR4_21 \
  311. GPSR1_20 GPSR2_20 GPSR4_20 GPSR5_20 \
  312. GPSR1_19 GPSR2_19 GPSR4_19 GPSR5_19 \
  313. GPSR1_18 GPSR2_18 GPSR4_18 GPSR5_18 \
  314. GPSR1_17 GPSR2_17 GPSR4_17 GPSR5_17 \
  315. GPSR1_16 GPSR2_16 GPSR4_16 GPSR5_16 \
  316. GPSR1_15 GPSR2_15 GPSR4_15 GPSR5_15 \
  317. GPSR1_14 GPSR2_14 GPSR4_14 GPSR5_14 \
  318. GPSR1_13 GPSR2_13 GPSR4_13 GPSR5_13 GPSR6_13 \
  319. GPSR1_12 GPSR2_12 GPSR4_12 GPSR5_12 GPSR6_12 \
  320. GPSR1_11 GPSR2_11 GPSR4_11 GPSR5_11 GPSR6_11 \
  321. GPSR1_10 GPSR2_10 GPSR4_10 GPSR5_10 GPSR6_10 \
  322. GPSR1_9 GPSR2_9 GPSR3_9 GPSR4_9 GPSR5_9 GPSR6_9 \
  323. GPSR0_8 GPSR1_8 GPSR2_8 GPSR3_8 GPSR4_8 GPSR5_8 GPSR6_8 \
  324. GPSR0_7 GPSR1_7 GPSR2_7 GPSR3_7 GPSR4_7 GPSR5_7 GPSR6_7 \
  325. GPSR0_6 GPSR1_6 GPSR2_6 GPSR3_6 GPSR4_6 GPSR5_6 GPSR6_6 \
  326. GPSR0_5 GPSR1_5 GPSR2_5 GPSR3_5 GPSR4_5 GPSR5_5 GPSR6_5 \
  327. GPSR0_4 GPSR1_4 GPSR2_4 GPSR3_4 GPSR4_4 GPSR5_4 GPSR6_4 \
  328. GPSR0_3 GPSR1_3 GPSR2_3 GPSR3_3 GPSR4_3 GPSR5_3 GPSR6_3 \
  329. GPSR0_2 GPSR1_2 GPSR2_2 GPSR3_2 GPSR4_2 GPSR5_2 GPSR6_2 \
  330. GPSR0_1 GPSR1_1 GPSR2_1 GPSR3_1 GPSR4_1 GPSR5_1 GPSR6_1 \
  331. GPSR0_0 GPSR1_0 GPSR2_0 GPSR3_0 GPSR4_0 GPSR5_0 GPSR6_0
  332. #define PINMUX_IPSR \
  333. \
  334. FM(IP0_3_0) IP0_3_0 FM(IP1_3_0) IP1_3_0 FM(IP2_3_0) IP2_3_0 FM(IP3_3_0) IP3_3_0 \
  335. FM(IP0_7_4) IP0_7_4 FM(IP1_7_4) IP1_7_4 FM(IP2_7_4) IP2_7_4 FM(IP3_7_4) IP3_7_4 \
  336. FM(IP0_11_8) IP0_11_8 FM(IP1_11_8) IP1_11_8 FM(IP2_11_8) IP2_11_8 FM(IP3_11_8) IP3_11_8 \
  337. FM(IP0_15_12) IP0_15_12 FM(IP1_15_12) IP1_15_12 FM(IP2_15_12) IP2_15_12 FM(IP3_15_12) IP3_15_12 \
  338. FM(IP0_19_16) IP0_19_16 FM(IP1_19_16) IP1_19_16 FM(IP2_19_16) IP2_19_16 FM(IP3_19_16) IP3_19_16 \
  339. FM(IP0_23_20) IP0_23_20 FM(IP1_23_20) IP1_23_20 FM(IP2_23_20) IP2_23_20 FM(IP3_23_20) IP3_23_20 \
  340. FM(IP0_27_24) IP0_27_24 FM(IP1_27_24) IP1_27_24 FM(IP2_27_24) IP2_27_24 FM(IP3_27_24) IP3_27_24 \
  341. FM(IP0_31_28) IP0_31_28 FM(IP1_31_28) IP1_31_28 FM(IP2_31_28) IP2_31_28 FM(IP3_31_28) IP3_31_28 \
  342. \
  343. FM(IP4_3_0) IP4_3_0 FM(IP5_3_0) IP5_3_0 FM(IP6_3_0) IP6_3_0 FM(IP7_3_0) IP7_3_0 \
  344. FM(IP4_7_4) IP4_7_4 FM(IP5_7_4) IP5_7_4 FM(IP6_7_4) IP6_7_4 FM(IP7_7_4) IP7_7_4 \
  345. FM(IP4_11_8) IP4_11_8 FM(IP5_11_8) IP5_11_8 FM(IP6_11_8) IP6_11_8 FM(IP7_11_8) IP7_11_8 \
  346. FM(IP4_15_12) IP4_15_12 FM(IP5_15_12) IP5_15_12 FM(IP6_15_12) IP6_15_12 FM(IP7_15_12) IP7_15_12 \
  347. FM(IP4_19_16) IP4_19_16 FM(IP5_19_16) IP5_19_16 FM(IP6_19_16) IP6_19_16 FM(IP7_19_16) IP7_19_16 \
  348. FM(IP4_23_20) IP4_23_20 FM(IP5_23_20) IP5_23_20 FM(IP6_23_20) IP6_23_20 FM(IP7_23_20) IP7_23_20 \
  349. FM(IP4_27_24) IP4_27_24 FM(IP5_27_24) IP5_27_24 FM(IP6_27_24) IP6_27_24 FM(IP7_27_24) IP7_27_24 \
  350. FM(IP4_31_28) IP4_31_28 FM(IP5_31_28) IP5_31_28 FM(IP6_31_28) IP6_31_28 FM(IP7_31_28) IP7_31_28 \
  351. \
  352. FM(IP8_3_0) IP8_3_0 FM(IP9_3_0) IP9_3_0 FM(IP10_3_0) IP10_3_0 FM(IP11_3_0) IP11_3_0 \
  353. FM(IP8_7_4) IP8_7_4 FM(IP9_7_4) IP9_7_4 FM(IP10_7_4) IP10_7_4 FM(IP11_7_4) IP11_7_4 \
  354. FM(IP8_11_8) IP8_11_8 FM(IP9_11_8) IP9_11_8 FM(IP10_11_8) IP10_11_8 FM(IP11_11_8) IP11_11_8 \
  355. FM(IP8_15_12) IP8_15_12 FM(IP9_15_12) IP9_15_12 FM(IP10_15_12) IP10_15_12 FM(IP11_15_12) IP11_15_12 \
  356. FM(IP8_19_16) IP8_19_16 FM(IP9_19_16) IP9_19_16 FM(IP10_19_16) IP10_19_16 FM(IP11_19_16) IP11_19_16 \
  357. FM(IP8_23_20) IP8_23_20 FM(IP9_23_20) IP9_23_20 FM(IP10_23_20) IP10_23_20 FM(IP11_23_20) IP11_23_20 \
  358. FM(IP8_27_24) IP8_27_24 FM(IP9_27_24) IP9_27_24 FM(IP10_27_24) IP10_27_24 FM(IP11_27_24) IP11_27_24 \
  359. FM(IP8_31_28) IP8_31_28 FM(IP9_31_28) IP9_31_28 FM(IP10_31_28) IP10_31_28 FM(IP11_31_28) IP11_31_28 \
  360. \
  361. FM(IP12_3_0) IP12_3_0 FM(IP13_3_0) IP13_3_0 \
  362. FM(IP12_7_4) IP12_7_4 FM(IP13_7_4) IP13_7_4 \
  363. FM(IP12_11_8) IP12_11_8 \
  364. FM(IP12_15_12) IP12_15_12 \
  365. FM(IP12_19_16) IP12_19_16 \
  366. FM(IP12_23_20) IP12_23_20 \
  367. FM(IP12_27_24) IP12_27_24 \
  368. FM(IP12_31_28) IP12_31_28 \
  369. /* MOD_SEL0 */ /* 0 */ /* 1 */ /* 2 */ /* 3 */
  370. #define MOD_SEL0_30 FM(SEL_MSIOF2_0) FM(SEL_MSIOF2_1)
  371. #define MOD_SEL0_29 FM(SEL_I2C3_0) FM(SEL_I2C3_1)
  372. #define MOD_SEL0_28 FM(SEL_SCIF5_0) FM(SEL_SCIF5_1)
  373. #define MOD_SEL0_27 FM(SEL_MSIOF3_0) FM(SEL_MSIOF3_1)
  374. #define MOD_SEL0_26 FM(SEL_HSCIF3_0) FM(SEL_HSCIF3_1)
  375. #define MOD_SEL0_25 FM(SEL_SCIF4_0) FM(SEL_SCIF4_1)
  376. #define MOD_SEL0_24_23 FM(SEL_PWM0_0) FM(SEL_PWM0_1) FM(SEL_PWM0_2) FM(SEL_PWM0_3)
  377. #define MOD_SEL0_22_21 FM(SEL_PWM1_0) FM(SEL_PWM1_1) FM(SEL_PWM1_2) FM(SEL_PWM1_3)
  378. #define MOD_SEL0_20_19 FM(SEL_PWM2_0) FM(SEL_PWM2_1) FM(SEL_PWM2_2) FM(SEL_PWM2_3)
  379. #define MOD_SEL0_18_17 FM(SEL_PWM3_0) FM(SEL_PWM3_1) FM(SEL_PWM3_2) FM(SEL_PWM3_3)
  380. #define MOD_SEL0_15 FM(SEL_IRQ_0_0) FM(SEL_IRQ_0_1)
  381. #define MOD_SEL0_14 FM(SEL_IRQ_1_0) FM(SEL_IRQ_1_1)
  382. #define MOD_SEL0_13 FM(SEL_IRQ_2_0) FM(SEL_IRQ_2_1)
  383. #define MOD_SEL0_12 FM(SEL_IRQ_3_0) FM(SEL_IRQ_3_1)
  384. #define MOD_SEL0_11 FM(SEL_IRQ_4_0) FM(SEL_IRQ_4_1)
  385. #define MOD_SEL0_10 FM(SEL_IRQ_5_0) FM(SEL_IRQ_5_1)
  386. #define MOD_SEL0_5 FM(SEL_TMU_0_0) FM(SEL_TMU_0_1)
  387. #define MOD_SEL0_4 FM(SEL_TMU_1_0) FM(SEL_TMU_1_1)
  388. #define MOD_SEL0_3 FM(SEL_SCIF3_0) FM(SEL_SCIF3_1)
  389. #define MOD_SEL0_2 FM(SEL_SCIF1_0) FM(SEL_SCIF1_1)
  390. #define MOD_SEL0_1 FM(SEL_SCU_0) FM(SEL_SCU_1)
  391. #define MOD_SEL0_0 FM(SEL_RFSO_0) FM(SEL_RFSO_1)
  392. #define MOD_SEL1_31 FM(SEL_CAN0_0) FM(SEL_CAN0_1)
  393. #define MOD_SEL1_30 FM(SEL_CAN1_0) FM(SEL_CAN1_1)
  394. #define MOD_SEL1_29 FM(SEL_I2C2_0) FM(SEL_I2C2_1)
  395. #define MOD_SEL1_28 FM(SEL_ETHERAVB_0) FM(SEL_ETHERAVB_1)
  396. #define MOD_SEL1_27 FM(SEL_SCIF0_0) FM(SEL_SCIF0_1)
  397. #define MOD_SEL1_26 FM(SEL_SSIF4_0) FM(SEL_SSIF4_1)
  398. #define PINMUX_MOD_SELS \
  399. \
  400. MOD_SEL1_31 \
  401. MOD_SEL0_30 MOD_SEL1_30 \
  402. MOD_SEL0_29 MOD_SEL1_29 \
  403. MOD_SEL0_28 MOD_SEL1_28 \
  404. MOD_SEL0_27 MOD_SEL1_27 \
  405. MOD_SEL0_26 MOD_SEL1_26 \
  406. MOD_SEL0_25 \
  407. MOD_SEL0_24_23 \
  408. MOD_SEL0_22_21 \
  409. MOD_SEL0_20_19 \
  410. MOD_SEL0_18_17 \
  411. MOD_SEL0_15 \
  412. MOD_SEL0_14 \
  413. MOD_SEL0_13 \
  414. MOD_SEL0_12 \
  415. MOD_SEL0_11 \
  416. MOD_SEL0_10 \
  417. MOD_SEL0_5 \
  418. MOD_SEL0_4 \
  419. MOD_SEL0_3 \
  420. MOD_SEL0_2 \
  421. MOD_SEL0_1 \
  422. MOD_SEL0_0
  423. enum {
  424. PINMUX_RESERVED = 0,
  425. PINMUX_DATA_BEGIN,
  426. GP_ALL(DATA),
  427. PINMUX_DATA_END,
  428. #define F_(x, y)
  429. #define FM(x) FN_##x,
  430. PINMUX_FUNCTION_BEGIN,
  431. GP_ALL(FN),
  432. PINMUX_GPSR
  433. PINMUX_IPSR
  434. PINMUX_MOD_SELS
  435. PINMUX_FUNCTION_END,
  436. #undef F_
  437. #undef FM
  438. #define F_(x, y)
  439. #define FM(x) x##_MARK,
  440. PINMUX_MARK_BEGIN,
  441. PINMUX_GPSR
  442. PINMUX_IPSR
  443. PINMUX_MOD_SELS
  444. PINMUX_MARK_END,
  445. #undef F_
  446. #undef FM
  447. };
  448. #define PINMUX_IPSR_MSEL2(ipsr, fn, msel1, msel2) \
  449. PINMUX_DATA(fn##_MARK, FN_##msel1, FN_##msel2, FN_##fn, FN_##ipsr)
  450. #define PINMUX_IPSR_PHYS(ipsr, fn, msel) \
  451. PINMUX_DATA(fn##_MARK, FN_##msel)
  452. static const u16 pinmux_data[] = {
  453. PINMUX_DATA_GP_ALL(),
  454. PINMUX_SINGLE(USB0_OVC),
  455. PINMUX_SINGLE(USB0_PWEN),
  456. PINMUX_SINGLE(VI4_DATA4),
  457. PINMUX_SINGLE(VI4_CLK),
  458. PINMUX_SINGLE(TX2),
  459. PINMUX_SINGLE(RX2),
  460. PINMUX_SINGLE(AVB0_LINK),
  461. PINMUX_SINGLE(AVB0_PHY_INT),
  462. PINMUX_SINGLE(AVB0_MAGIC),
  463. PINMUX_SINGLE(AVB0_MDC),
  464. PINMUX_SINGLE(AVB0_MDIO),
  465. PINMUX_SINGLE(AVB0_TXCREFCLK),
  466. PINMUX_SINGLE(AVB0_TD3),
  467. PINMUX_SINGLE(AVB0_TD2),
  468. PINMUX_SINGLE(AVB0_TD1),
  469. PINMUX_SINGLE(AVB0_TD0),
  470. PINMUX_SINGLE(AVB0_TXC),
  471. PINMUX_SINGLE(AVB0_TX_CTL),
  472. PINMUX_SINGLE(AVB0_RD3),
  473. PINMUX_SINGLE(AVB0_RD2),
  474. PINMUX_SINGLE(AVB0_RD1),
  475. PINMUX_SINGLE(AVB0_RD0),
  476. PINMUX_SINGLE(AVB0_RXC),
  477. PINMUX_SINGLE(AVB0_RX_CTL),
  478. PINMUX_SINGLE(RPC_INT_N),
  479. PINMUX_SINGLE(RPC_RESET_N),
  480. PINMUX_SINGLE(QSPI1_SSL),
  481. PINMUX_SINGLE(QSPI1_IO3),
  482. PINMUX_SINGLE(QSPI1_IO2),
  483. PINMUX_SINGLE(QSPI1_MISO_IO1),
  484. PINMUX_SINGLE(QSPI1_MOSI_IO0),
  485. PINMUX_SINGLE(QSPI1_SPCLK),
  486. PINMUX_SINGLE(QSPI0_SSL),
  487. PINMUX_SINGLE(QSPI0_IO3),
  488. PINMUX_SINGLE(QSPI0_IO2),
  489. PINMUX_SINGLE(QSPI0_MISO_IO1),
  490. PINMUX_SINGLE(QSPI0_MOSI_IO0),
  491. PINMUX_SINGLE(QSPI0_SPCLK),
  492. PINMUX_SINGLE(SCL0),
  493. PINMUX_SINGLE(SDA0),
  494. /* IPSR0 */
  495. PINMUX_IPSR_MSEL(IP0_3_0, IRQ0_A, SEL_IRQ_0_0),
  496. PINMUX_IPSR_MSEL(IP0_3_0, MSIOF2_SYNC_B, SEL_MSIOF2_1),
  497. PINMUX_IPSR_GPSR(IP0_7_4, MSIOF2_SCK),
  498. PINMUX_IPSR_GPSR(IP0_11_8, MSIOF2_TXD),
  499. PINMUX_IPSR_MSEL(IP0_11_8, SCL3_A, SEL_I2C3_0),
  500. PINMUX_IPSR_GPSR(IP0_15_12, MSIOF2_RXD),
  501. PINMUX_IPSR_MSEL(IP0_15_12, SDA3_A, SEL_I2C3_0),
  502. PINMUX_IPSR_GPSR(IP0_19_16, MLB_CLK),
  503. PINMUX_IPSR_MSEL(IP0_19_16, MSIOF2_SYNC_A, SEL_MSIOF2_0),
  504. PINMUX_IPSR_MSEL(IP0_19_16, SCK5_A, SEL_SCIF5_0),
  505. PINMUX_IPSR_GPSR(IP0_23_20, MLB_DAT),
  506. PINMUX_IPSR_GPSR(IP0_23_20, MSIOF2_SS1),
  507. PINMUX_IPSR_MSEL(IP0_23_20, RX5_A, SEL_SCIF5_0),
  508. PINMUX_IPSR_MSEL(IP0_23_20, SCL3_B, SEL_I2C3_1),
  509. PINMUX_IPSR_GPSR(IP0_27_24, MLB_SIG),
  510. PINMUX_IPSR_GPSR(IP0_27_24, MSIOF2_SS2),
  511. PINMUX_IPSR_MSEL(IP0_27_24, TX5_A, SEL_SCIF5_0),
  512. PINMUX_IPSR_MSEL(IP0_27_24, SDA3_B, SEL_I2C3_1),
  513. PINMUX_IPSR_GPSR(IP0_31_28, DU_DB0),
  514. PINMUX_IPSR_GPSR(IP0_31_28, LCDOUT0),
  515. PINMUX_IPSR_MSEL(IP0_31_28, MSIOF3_TXD_B, SEL_MSIOF3_1),
  516. /* IPSR1 */
  517. PINMUX_IPSR_GPSR(IP1_3_0, DU_DB1),
  518. PINMUX_IPSR_GPSR(IP1_3_0, LCDOUT1),
  519. PINMUX_IPSR_MSEL(IP1_3_0, MSIOF3_RXD_B, SEL_MSIOF3_1),
  520. PINMUX_IPSR_GPSR(IP1_7_4, DU_DB2),
  521. PINMUX_IPSR_GPSR(IP1_7_4, LCDOUT2),
  522. PINMUX_IPSR_MSEL(IP1_7_4, IRQ0_B, SEL_IRQ_0_1),
  523. PINMUX_IPSR_GPSR(IP1_11_8, DU_DB3),
  524. PINMUX_IPSR_GPSR(IP1_11_8, LCDOUT3),
  525. PINMUX_IPSR_MSEL(IP1_11_8, SCK5_B, SEL_SCIF5_1),
  526. PINMUX_IPSR_GPSR(IP1_15_12, DU_DB4),
  527. PINMUX_IPSR_GPSR(IP1_15_12, LCDOUT4),
  528. PINMUX_IPSR_MSEL(IP1_15_12, RX5_B, SEL_SCIF5_1),
  529. PINMUX_IPSR_GPSR(IP1_19_16, DU_DB5),
  530. PINMUX_IPSR_GPSR(IP1_19_16, LCDOUT5),
  531. PINMUX_IPSR_MSEL(IP1_19_16, TX5_B, SEL_SCIF5_1),
  532. PINMUX_IPSR_GPSR(IP1_23_20, DU_DB6),
  533. PINMUX_IPSR_GPSR(IP1_23_20, LCDOUT6),
  534. PINMUX_IPSR_MSEL(IP1_23_20, MSIOF3_SS1_B, SEL_MSIOF3_1),
  535. PINMUX_IPSR_GPSR(IP1_27_24, DU_DB7),
  536. PINMUX_IPSR_GPSR(IP1_27_24, LCDOUT7),
  537. PINMUX_IPSR_MSEL(IP1_27_24, MSIOF3_SS2_B, SEL_MSIOF3_1),
  538. PINMUX_IPSR_GPSR(IP1_31_28, DU_DG0),
  539. PINMUX_IPSR_GPSR(IP1_31_28, LCDOUT8),
  540. PINMUX_IPSR_MSEL(IP1_31_28, MSIOF3_SCK_B, SEL_MSIOF3_1),
  541. /* IPSR2 */
  542. PINMUX_IPSR_GPSR(IP2_3_0, DU_DG1),
  543. PINMUX_IPSR_GPSR(IP2_3_0, LCDOUT9),
  544. PINMUX_IPSR_MSEL(IP2_3_0, MSIOF3_SYNC_B, SEL_MSIOF3_1),
  545. PINMUX_IPSR_GPSR(IP2_7_4, DU_DG2),
  546. PINMUX_IPSR_GPSR(IP2_7_4, LCDOUT10),
  547. PINMUX_IPSR_GPSR(IP2_11_8, DU_DG3),
  548. PINMUX_IPSR_GPSR(IP2_11_8, LCDOUT11),
  549. PINMUX_IPSR_MSEL(IP2_11_8, IRQ1_A, SEL_IRQ_1_0),
  550. PINMUX_IPSR_GPSR(IP2_15_12, DU_DG4),
  551. PINMUX_IPSR_GPSR(IP2_15_12, LCDOUT12),
  552. PINMUX_IPSR_MSEL(IP2_15_12, HSCK3_B, SEL_HSCIF3_1),
  553. PINMUX_IPSR_GPSR(IP2_19_16, DU_DG5),
  554. PINMUX_IPSR_GPSR(IP2_19_16, LCDOUT13),
  555. PINMUX_IPSR_MSEL(IP2_19_16, HTX3_B, SEL_HSCIF3_1),
  556. PINMUX_IPSR_GPSR(IP2_23_20, DU_DG6),
  557. PINMUX_IPSR_GPSR(IP2_23_20, LCDOUT14),
  558. PINMUX_IPSR_MSEL(IP2_23_20, HRX3_B, SEL_HSCIF3_1),
  559. PINMUX_IPSR_GPSR(IP2_27_24, DU_DG7),
  560. PINMUX_IPSR_GPSR(IP2_27_24, LCDOUT15),
  561. PINMUX_IPSR_MSEL(IP2_27_24, SCK4_B, SEL_SCIF4_1),
  562. PINMUX_IPSR_GPSR(IP2_31_28, DU_DR0),
  563. PINMUX_IPSR_GPSR(IP2_31_28, LCDOUT16),
  564. PINMUX_IPSR_MSEL(IP2_31_28, RX4_B, SEL_SCIF4_1),
  565. /* IPSR3 */
  566. PINMUX_IPSR_GPSR(IP3_3_0, DU_DR1),
  567. PINMUX_IPSR_GPSR(IP3_3_0, LCDOUT17),
  568. PINMUX_IPSR_MSEL(IP3_3_0, TX4_B, SEL_SCIF4_1),
  569. PINMUX_IPSR_GPSR(IP3_7_4, DU_DR2),
  570. PINMUX_IPSR_GPSR(IP3_7_4, LCDOUT18),
  571. PINMUX_IPSR_MSEL(IP3_7_4, PWM0_B, SEL_PWM0_2),
  572. PINMUX_IPSR_GPSR(IP3_11_8, DU_DR3),
  573. PINMUX_IPSR_GPSR(IP3_11_8, LCDOUT19),
  574. PINMUX_IPSR_MSEL(IP3_11_8, PWM1_B, SEL_PWM1_2),
  575. PINMUX_IPSR_GPSR(IP3_15_12, DU_DR4),
  576. PINMUX_IPSR_GPSR(IP3_15_12, LCDOUT20),
  577. PINMUX_IPSR_MSEL(IP3_15_12, TCLK2_B, SEL_TMU_0_1),
  578. PINMUX_IPSR_GPSR(IP3_19_16, DU_DR5),
  579. PINMUX_IPSR_GPSR(IP3_19_16, LCDOUT21),
  580. PINMUX_IPSR_GPSR(IP3_19_16, NMI),
  581. PINMUX_IPSR_GPSR(IP3_23_20, DU_DR6),
  582. PINMUX_IPSR_GPSR(IP3_23_20, LCDOUT22),
  583. PINMUX_IPSR_MSEL(IP3_23_20, PWM2_B, SEL_PWM2_2),
  584. PINMUX_IPSR_GPSR(IP3_27_24, DU_DR7),
  585. PINMUX_IPSR_GPSR(IP3_27_24, LCDOUT23),
  586. PINMUX_IPSR_MSEL(IP3_27_24, TCLK1_B, SEL_TMU_1_1),
  587. PINMUX_IPSR_GPSR(IP3_31_28, DU_DOTCLKOUT0),
  588. PINMUX_IPSR_GPSR(IP3_31_28, QCLK),
  589. /* IPSR4 */
  590. PINMUX_IPSR_GPSR(IP4_3_0, DU_HSYNC),
  591. PINMUX_IPSR_GPSR(IP4_3_0, QSTH_QHS),
  592. PINMUX_IPSR_MSEL(IP4_3_0, IRQ3_A, SEL_IRQ_3_0),
  593. PINMUX_IPSR_GPSR(IP4_7_4, DU_VSYNC),
  594. PINMUX_IPSR_GPSR(IP4_7_4, QSTVA_QVS),
  595. PINMUX_IPSR_MSEL(IP4_7_4, IRQ4_A, SEL_IRQ_4_0),
  596. PINMUX_IPSR_GPSR(IP4_11_8, DU_DISP),
  597. PINMUX_IPSR_GPSR(IP4_11_8, QSTVB_QVE),
  598. PINMUX_IPSR_MSEL(IP4_11_8, PWM3_B, SEL_PWM3_2),
  599. PINMUX_IPSR_GPSR(IP4_15_12, DU_DISP_CDE),
  600. PINMUX_IPSR_GPSR(IP4_15_12, QCPV_QDE),
  601. PINMUX_IPSR_MSEL(IP4_15_12, IRQ2_B, SEL_IRQ_2_1),
  602. PINMUX_IPSR_GPSR(IP4_15_12, DU_DOTCLKIN1),
  603. PINMUX_IPSR_GPSR(IP4_19_16, DU_CDE),
  604. PINMUX_IPSR_GPSR(IP4_19_16, QSTB_QHE),
  605. PINMUX_IPSR_MSEL(IP4_19_16, SCK3_B, SEL_SCIF3_1),
  606. PINMUX_IPSR_GPSR(IP4_23_20, QPOLA),
  607. PINMUX_IPSR_MSEL(IP4_23_20, RX3_B, SEL_SCIF3_1),
  608. PINMUX_IPSR_GPSR(IP4_27_24, QPOLB),
  609. PINMUX_IPSR_MSEL(IP4_27_24, TX3_B, SEL_SCIF3_1),
  610. PINMUX_IPSR_GPSR(IP4_31_28, VI4_DATA0),
  611. PINMUX_IPSR_MSEL(IP4_31_28, PWM0_A, SEL_PWM0_0),
  612. /* IPSR5 */
  613. PINMUX_IPSR_GPSR(IP5_3_0, VI4_DATA1),
  614. PINMUX_IPSR_MSEL(IP5_3_0, PWM1_A, SEL_PWM1_0),
  615. PINMUX_IPSR_GPSR(IP5_7_4, VI4_DATA2),
  616. PINMUX_IPSR_MSEL(IP5_7_4, PWM2_A, SEL_PWM2_0),
  617. PINMUX_IPSR_GPSR(IP5_11_8, VI4_DATA3),
  618. PINMUX_IPSR_MSEL(IP5_11_8, PWM3_A, SEL_PWM3_0),
  619. PINMUX_IPSR_GPSR(IP5_15_12, VI4_DATA5),
  620. PINMUX_IPSR_MSEL(IP5_15_12, SCK4_A, SEL_SCIF4_0),
  621. PINMUX_IPSR_GPSR(IP5_19_16, VI4_DATA6),
  622. PINMUX_IPSR_MSEL(IP5_19_16, IRQ2_A, SEL_IRQ_2_0),
  623. PINMUX_IPSR_GPSR(IP5_23_20, VI4_DATA7),
  624. PINMUX_IPSR_MSEL(IP5_23_20, TCLK2_A, SEL_TMU_0_0),
  625. PINMUX_IPSR_GPSR(IP5_27_24, VI4_DATA8),
  626. PINMUX_IPSR_GPSR(IP5_31_28, VI4_DATA9),
  627. PINMUX_IPSR_MSEL(IP5_31_28, MSIOF3_SS2_A, SEL_MSIOF3_0),
  628. PINMUX_IPSR_MSEL(IP5_31_28, IRQ1_B, SEL_IRQ_1_1),
  629. /* IPSR6 */
  630. PINMUX_IPSR_GPSR(IP6_3_0, VI4_DATA10),
  631. PINMUX_IPSR_MSEL(IP6_3_0, RX4_A, SEL_SCIF4_0),
  632. PINMUX_IPSR_GPSR(IP6_7_4, VI4_DATA11),
  633. PINMUX_IPSR_MSEL(IP6_7_4, TX4_A, SEL_SCIF4_0),
  634. PINMUX_IPSR_GPSR(IP6_11_8, VI4_DATA12),
  635. PINMUX_IPSR_MSEL(IP6_11_8, TCLK1_A, SEL_TMU_1_0),
  636. PINMUX_IPSR_GPSR(IP6_15_12, VI4_DATA13),
  637. PINMUX_IPSR_MSEL(IP6_15_12, MSIOF3_SS1_A, SEL_MSIOF3_0),
  638. PINMUX_IPSR_GPSR(IP6_15_12, HCTS3_N),
  639. PINMUX_IPSR_GPSR(IP6_19_16, VI4_DATA14),
  640. PINMUX_IPSR_MSEL(IP6_19_16, SSI_SCK4_B, SEL_SSIF4_1),
  641. PINMUX_IPSR_GPSR(IP6_19_16, HRTS3_N),
  642. PINMUX_IPSR_GPSR(IP6_23_20, VI4_DATA15),
  643. PINMUX_IPSR_MSEL(IP6_23_20, SSI_SDATA4_B, SEL_SSIF4_1),
  644. PINMUX_IPSR_GPSR(IP6_27_24, VI4_DATA16),
  645. PINMUX_IPSR_MSEL(IP6_27_24, HRX3_A, SEL_HSCIF3_0),
  646. PINMUX_IPSR_GPSR(IP6_31_28, VI4_DATA17),
  647. PINMUX_IPSR_MSEL(IP6_31_28, HTX3_A, SEL_HSCIF3_0),
  648. /* IPSR7 */
  649. PINMUX_IPSR_GPSR(IP7_3_0, VI4_DATA18),
  650. PINMUX_IPSR_MSEL(IP7_3_0, HSCK3_A, SEL_HSCIF3_0),
  651. PINMUX_IPSR_GPSR(IP7_7_4, VI4_DATA19),
  652. PINMUX_IPSR_MSEL(IP7_7_4, SSI_WS4_B, SEL_SSIF4_1),
  653. PINMUX_IPSR_GPSR(IP7_7_4, NFDATA15),
  654. PINMUX_IPSR_GPSR(IP7_11_8, VI4_DATA20),
  655. PINMUX_IPSR_MSEL(IP7_11_8, MSIOF3_SYNC_A, SEL_MSIOF3_0),
  656. PINMUX_IPSR_GPSR(IP7_11_8, NFDATA14),
  657. PINMUX_IPSR_GPSR(IP7_15_12, VI4_DATA21),
  658. PINMUX_IPSR_MSEL(IP7_15_12, MSIOF3_TXD_A, SEL_MSIOF3_0),
  659. PINMUX_IPSR_GPSR(IP7_15_12, NFDATA13),
  660. PINMUX_IPSR_GPSR(IP7_19_16, VI4_DATA22),
  661. PINMUX_IPSR_MSEL(IP7_19_16, MSIOF3_RXD_A, SEL_MSIOF3_0),
  662. PINMUX_IPSR_GPSR(IP7_19_16, NFDATA12),
  663. PINMUX_IPSR_GPSR(IP7_23_20, VI4_DATA23),
  664. PINMUX_IPSR_MSEL(IP7_23_20, MSIOF3_SCK_A, SEL_MSIOF3_0),
  665. PINMUX_IPSR_GPSR(IP7_23_20, NFDATA11),
  666. PINMUX_IPSR_GPSR(IP7_27_24, VI4_VSYNC_N),
  667. PINMUX_IPSR_MSEL(IP7_27_24, SCK1_B, SEL_SCIF1_1),
  668. PINMUX_IPSR_GPSR(IP7_27_24, NFDATA10),
  669. PINMUX_IPSR_GPSR(IP7_31_28, VI4_HSYNC_N),
  670. PINMUX_IPSR_MSEL(IP7_31_28, RX1_B, SEL_SCIF1_1),
  671. PINMUX_IPSR_GPSR(IP7_31_28, NFDATA9),
  672. /* IPSR8 */
  673. PINMUX_IPSR_GPSR(IP8_3_0, VI4_FIELD),
  674. PINMUX_IPSR_GPSR(IP8_3_0, AUDIO_CLKB),
  675. PINMUX_IPSR_MSEL(IP8_3_0, IRQ5_A, SEL_IRQ_5_0),
  676. PINMUX_IPSR_GPSR(IP8_3_0, SCIF_CLK),
  677. PINMUX_IPSR_GPSR(IP8_3_0, NFDATA8),
  678. PINMUX_IPSR_GPSR(IP8_7_4, VI4_CLKENB),
  679. PINMUX_IPSR_MSEL(IP8_7_4, TX1_B, SEL_SCIF1_1),
  680. PINMUX_IPSR_GPSR(IP8_7_4, NFWP_N),
  681. PINMUX_IPSR_MSEL(IP8_7_4, DVC_MUTE_A, SEL_SCU_0),
  682. PINMUX_IPSR_GPSR(IP8_11_8, NFALE),
  683. PINMUX_IPSR_MSEL(IP8_11_8, SCL2_B, SEL_I2C2_1),
  684. PINMUX_IPSR_MSEL(IP8_11_8, IRQ3_B, SEL_IRQ_3_1),
  685. PINMUX_IPSR_MSEL(IP8_11_8, PWM0_C, SEL_PWM0_1),
  686. PINMUX_IPSR_GPSR(IP8_15_12, NFCLE),
  687. PINMUX_IPSR_MSEL(IP8_15_12, SDA2_B, SEL_I2C2_1),
  688. PINMUX_IPSR_MSEL(IP8_15_12, SCK3_A, SEL_SCIF3_0),
  689. PINMUX_IPSR_MSEL(IP8_15_12, PWM1_C, SEL_PWM1_1),
  690. PINMUX_IPSR_GPSR(IP8_19_16, NFCE_N),
  691. PINMUX_IPSR_MSEL(IP8_19_16, RX3_A, SEL_SCIF3_0),
  692. PINMUX_IPSR_MSEL(IP8_19_16, PWM2_C, SEL_PWM2_1),
  693. PINMUX_IPSR_GPSR(IP8_23_20, NFRB_N),
  694. PINMUX_IPSR_MSEL(IP8_23_20, TX3_A, SEL_SCIF3_0),
  695. PINMUX_IPSR_MSEL(IP8_23_20, PWM3_C, SEL_PWM3_1),
  696. PINMUX_IPSR_GPSR(IP8_27_24, NFRE_N),
  697. PINMUX_IPSR_GPSR(IP8_27_24, MMC_CMD),
  698. PINMUX_IPSR_GPSR(IP8_31_28, NFWE_N),
  699. PINMUX_IPSR_GPSR(IP8_31_28, MMC_CLK),
  700. /* IPSR9 */
  701. PINMUX_IPSR_GPSR(IP9_3_0, NFDATA0),
  702. PINMUX_IPSR_GPSR(IP9_3_0, MMC_D0),
  703. PINMUX_IPSR_GPSR(IP9_7_4, NFDATA1),
  704. PINMUX_IPSR_GPSR(IP9_7_4, MMC_D1),
  705. PINMUX_IPSR_GPSR(IP9_11_8, NFDATA2),
  706. PINMUX_IPSR_GPSR(IP9_11_8, MMC_D2),
  707. PINMUX_IPSR_GPSR(IP9_15_12, NFDATA3),
  708. PINMUX_IPSR_GPSR(IP9_15_12, MMC_D3),
  709. PINMUX_IPSR_GPSR(IP9_19_16, NFDATA4),
  710. PINMUX_IPSR_GPSR(IP9_19_16, MMC_D4),
  711. PINMUX_IPSR_GPSR(IP9_23_20, NFDATA5),
  712. PINMUX_IPSR_GPSR(IP9_23_20, MMC_D5),
  713. PINMUX_IPSR_GPSR(IP9_27_24, NFDATA6),
  714. PINMUX_IPSR_GPSR(IP9_27_24, MMC_D6),
  715. PINMUX_IPSR_GPSR(IP9_31_28, NFDATA7),
  716. PINMUX_IPSR_GPSR(IP9_31_28, MMC_D7),
  717. /* IPSR10 */
  718. PINMUX_IPSR_GPSR(IP10_3_0, AUDIO_CLKA),
  719. PINMUX_IPSR_MSEL(IP10_3_0, DVC_MUTE_B, SEL_SCU_1),
  720. PINMUX_IPSR_GPSR(IP10_7_4, SSI_SCK34),
  721. PINMUX_IPSR_MSEL(IP10_7_4, FSO_CFE_0_N_A, SEL_RFSO_0),
  722. PINMUX_IPSR_GPSR(IP10_11_8, SSI_SDATA3),
  723. PINMUX_IPSR_MSEL(IP10_11_8, FSO_CFE_1_N_A, SEL_RFSO_0),
  724. PINMUX_IPSR_GPSR(IP10_15_12, SSI_WS34),
  725. PINMUX_IPSR_MSEL(IP10_15_12, FSO_TOE_N_A, SEL_RFSO_0),
  726. PINMUX_IPSR_MSEL(IP10_19_16, SSI_SCK4_A, SEL_SSIF4_0),
  727. PINMUX_IPSR_GPSR(IP10_19_16, HSCK0),
  728. PINMUX_IPSR_GPSR(IP10_19_16, AUDIO_CLKOUT),
  729. PINMUX_IPSR_MSEL(IP10_19_16, CAN0_RX_B, SEL_CAN0_1),
  730. PINMUX_IPSR_MSEL(IP10_19_16, IRQ4_B, SEL_IRQ_4_1),
  731. PINMUX_IPSR_MSEL(IP10_23_20, SSI_SDATA4_A, SEL_SSIF4_0),
  732. PINMUX_IPSR_GPSR(IP10_23_20, HTX0),
  733. PINMUX_IPSR_MSEL(IP10_23_20, SCL2_A, SEL_I2C2_0),
  734. PINMUX_IPSR_MSEL(IP10_23_20, CAN1_RX_B, SEL_CAN1_1),
  735. PINMUX_IPSR_MSEL(IP10_27_24, SSI_WS4_A, SEL_SSIF4_0),
  736. PINMUX_IPSR_GPSR(IP10_27_24, HRX0),
  737. PINMUX_IPSR_MSEL(IP10_27_24, SDA2_A, SEL_I2C2_0),
  738. PINMUX_IPSR_MSEL(IP10_27_24, CAN1_TX_B, SEL_CAN1_1),
  739. PINMUX_IPSR_GPSR(IP10_31_28, SCL1),
  740. PINMUX_IPSR_GPSR(IP10_31_28, CTS1_N),
  741. /* IPSR11 */
  742. PINMUX_IPSR_GPSR(IP11_3_0, SDA1),
  743. PINMUX_IPSR_GPSR(IP11_3_0, RTS1_N_TANS),
  744. PINMUX_IPSR_GPSR(IP11_7_4, MSIOF1_SCK),
  745. PINMUX_IPSR_MSEL(IP11_7_4, AVB0_AVTP_PPS_B, SEL_ETHERAVB_1),
  746. PINMUX_IPSR_GPSR(IP11_11_8, MSIOF1_TXD),
  747. PINMUX_IPSR_MSEL(IP11_11_8, AVB0_AVTP_CAPTURE_B, SEL_ETHERAVB_1),
  748. PINMUX_IPSR_GPSR(IP11_15_12, MSIOF1_RXD),
  749. PINMUX_IPSR_MSEL(IP11_15_12, AVB0_AVTP_MATCH_B, SEL_ETHERAVB_1),
  750. PINMUX_IPSR_MSEL(IP11_19_16, SCK0_A, SEL_SCIF0_0),
  751. PINMUX_IPSR_GPSR(IP11_19_16, MSIOF1_SYNC),
  752. PINMUX_IPSR_MSEL(IP11_19_16, FSO_CFE_0_N_B, SEL_RFSO_1),
  753. PINMUX_IPSR_MSEL(IP11_23_20, RX0_A, SEL_SCIF0_0),
  754. PINMUX_IPSR_GPSR(IP11_23_20, MSIOF0_SS1),
  755. PINMUX_IPSR_MSEL(IP11_23_20, FSO_CFE_1_N_B, SEL_RFSO_1),
  756. PINMUX_IPSR_MSEL(IP11_27_24, TX0_A, SEL_SCIF0_0),
  757. PINMUX_IPSR_GPSR(IP11_27_24, MSIOF0_SS2),
  758. PINMUX_IPSR_MSEL(IP11_27_24, FSO_TOE_N_B, SEL_RFSO_1),
  759. PINMUX_IPSR_MSEL(IP11_31_28, SCK1_A, SEL_SCIF1_0),
  760. PINMUX_IPSR_GPSR(IP11_31_28, MSIOF1_SS2),
  761. PINMUX_IPSR_GPSR(IP11_31_28, TPU0TO2_B),
  762. PINMUX_IPSR_MSEL(IP11_31_28, CAN0_TX_B, SEL_CAN0_1),
  763. PINMUX_IPSR_GPSR(IP11_31_28, AUDIO_CLKOUT1),
  764. /* IPSR12 */
  765. PINMUX_IPSR_MSEL(IP12_3_0, RX1_A, SEL_SCIF1_0),
  766. PINMUX_IPSR_GPSR(IP12_3_0, CTS0_N),
  767. PINMUX_IPSR_GPSR(IP12_3_0, TPU0TO0_B),
  768. PINMUX_IPSR_MSEL(IP12_7_4, TX1_A, SEL_SCIF1_0),
  769. PINMUX_IPSR_GPSR(IP12_7_4, RTS0_N_TANS),
  770. PINMUX_IPSR_GPSR(IP12_7_4, TPU0TO1_B),
  771. PINMUX_IPSR_GPSR(IP12_11_8, SCK2),
  772. PINMUX_IPSR_GPSR(IP12_11_8, MSIOF1_SS1),
  773. PINMUX_IPSR_GPSR(IP12_11_8, TPU0TO3_B),
  774. PINMUX_IPSR_GPSR(IP12_15_12, TPU0TO0_A),
  775. PINMUX_IPSR_MSEL(IP12_15_12, AVB0_AVTP_CAPTURE_A, SEL_ETHERAVB_0),
  776. PINMUX_IPSR_GPSR(IP12_15_12, HCTS0_N),
  777. PINMUX_IPSR_GPSR(IP12_19_16, TPU0TO1_A),
  778. PINMUX_IPSR_MSEL(IP12_19_16, AVB0_AVTP_MATCH_A, SEL_ETHERAVB_0),
  779. PINMUX_IPSR_GPSR(IP12_19_16, HRTS0_N),
  780. PINMUX_IPSR_GPSR(IP12_23_20, CAN_CLK),
  781. PINMUX_IPSR_MSEL(IP12_23_20, AVB0_AVTP_PPS_A, SEL_ETHERAVB_0),
  782. PINMUX_IPSR_MSEL(IP12_23_20, SCK0_B, SEL_SCIF0_1),
  783. PINMUX_IPSR_MSEL(IP12_23_20, IRQ5_B, SEL_IRQ_5_1),
  784. PINMUX_IPSR_MSEL(IP12_27_24, CAN0_RX_A, SEL_CAN0_0),
  785. PINMUX_IPSR_GPSR(IP12_27_24, CANFD0_RX),
  786. PINMUX_IPSR_MSEL(IP12_27_24, RX0_B, SEL_SCIF0_1),
  787. PINMUX_IPSR_MSEL(IP12_31_28, CAN0_TX_A, SEL_CAN0_0),
  788. PINMUX_IPSR_GPSR(IP12_31_28, CANFD0_TX),
  789. PINMUX_IPSR_MSEL(IP12_31_28, TX0_B, SEL_SCIF0_1),
  790. /* IPSR13 */
  791. PINMUX_IPSR_MSEL(IP13_3_0, CAN1_RX_A, SEL_CAN1_0),
  792. PINMUX_IPSR_GPSR(IP13_3_0, CANFD1_RX),
  793. PINMUX_IPSR_GPSR(IP13_3_0, TPU0TO2_A),
  794. PINMUX_IPSR_MSEL(IP13_7_4, CAN1_TX_A, SEL_CAN1_0),
  795. PINMUX_IPSR_GPSR(IP13_7_4, CANFD1_TX),
  796. PINMUX_IPSR_GPSR(IP13_7_4, TPU0TO3_A),
  797. };
  798. static const struct sh_pfc_pin pinmux_pins[] = {
  799. PINMUX_GPIO_GP_ALL(),
  800. };
  801. /* - AUDIO CLOCK ------------------------------------------------------------- */
  802. static const unsigned int audio_clk_a_pins[] = {
  803. /* CLK A */
  804. RCAR_GP_PIN(4, 1),
  805. };
  806. static const unsigned int audio_clk_a_mux[] = {
  807. AUDIO_CLKA_MARK,
  808. };
  809. static const unsigned int audio_clk_b_pins[] = {
  810. /* CLK B */
  811. RCAR_GP_PIN(2, 27),
  812. };
  813. static const unsigned int audio_clk_b_mux[] = {
  814. AUDIO_CLKB_MARK,
  815. };
  816. static const unsigned int audio_clkout_pins[] = {
  817. /* CLKOUT */
  818. RCAR_GP_PIN(4, 5),
  819. };
  820. static const unsigned int audio_clkout_mux[] = {
  821. AUDIO_CLKOUT_MARK,
  822. };
  823. static const unsigned int audio_clkout1_pins[] = {
  824. /* CLKOUT1 */
  825. RCAR_GP_PIN(4, 22),
  826. };
  827. static const unsigned int audio_clkout1_mux[] = {
  828. AUDIO_CLKOUT1_MARK,
  829. };
  830. /* - EtherAVB --------------------------------------------------------------- */
  831. static const unsigned int avb0_link_pins[] = {
  832. /* AVB0_LINK */
  833. RCAR_GP_PIN(5, 20),
  834. };
  835. static const unsigned int avb0_link_mux[] = {
  836. AVB0_LINK_MARK,
  837. };
  838. static const unsigned int avb0_magic_pins[] = {
  839. /* AVB0_MAGIC */
  840. RCAR_GP_PIN(5, 18),
  841. };
  842. static const unsigned int avb0_magic_mux[] = {
  843. AVB0_MAGIC_MARK,
  844. };
  845. static const unsigned int avb0_phy_int_pins[] = {
  846. /* AVB0_PHY_INT */
  847. RCAR_GP_PIN(5, 19),
  848. };
  849. static const unsigned int avb0_phy_int_mux[] = {
  850. AVB0_PHY_INT_MARK,
  851. };
  852. static const unsigned int avb0_mdio_pins[] = {
  853. /* AVB0_MDC, AVB0_MDIO */
  854. RCAR_GP_PIN(5, 17), RCAR_GP_PIN(5, 16),
  855. };
  856. static const unsigned int avb0_mdio_mux[] = {
  857. AVB0_MDC_MARK, AVB0_MDIO_MARK,
  858. };
  859. static const unsigned int avb0_mii_pins[] = {
  860. /*
  861. * AVB0_TX_CTL, AVB0_TXC, AVB0_TD0,
  862. * AVB0_TD1, AVB0_TD2, AVB0_TD3,
  863. * AVB0_RX_CTL, AVB0_RXC, AVB0_RD0,
  864. * AVB0_RD1, AVB0_RD2, AVB0_RD3,
  865. * AVB0_TXCREFCLK
  866. */
  867. RCAR_GP_PIN(5, 9), RCAR_GP_PIN(5, 10), RCAR_GP_PIN(5, 11),
  868. RCAR_GP_PIN(5, 12), RCAR_GP_PIN(5, 13), RCAR_GP_PIN(5, 14),
  869. RCAR_GP_PIN(5, 3), RCAR_GP_PIN(5, 4), RCAR_GP_PIN(5, 5),
  870. RCAR_GP_PIN(5, 6), RCAR_GP_PIN(5, 7), RCAR_GP_PIN(5, 8),
  871. RCAR_GP_PIN(5, 15),
  872. };
  873. static const unsigned int avb0_mii_mux[] = {
  874. AVB0_TX_CTL_MARK, AVB0_TXC_MARK, AVB0_TD0_MARK,
  875. AVB0_TD1_MARK, AVB0_TD2_MARK, AVB0_TD3_MARK,
  876. AVB0_RX_CTL_MARK, AVB0_RXC_MARK, AVB0_RD0_MARK,
  877. AVB0_RD1_MARK, AVB0_RD2_MARK, AVB0_RD3_MARK,
  878. AVB0_TXCREFCLK_MARK,
  879. };
  880. static const unsigned int avb0_avtp_pps_a_pins[] = {
  881. /* AVB0_AVTP_PPS_A */
  882. RCAR_GP_PIN(5, 2),
  883. };
  884. static const unsigned int avb0_avtp_pps_a_mux[] = {
  885. AVB0_AVTP_PPS_A_MARK,
  886. };
  887. static const unsigned int avb0_avtp_match_a_pins[] = {
  888. /* AVB0_AVTP_MATCH_A */
  889. RCAR_GP_PIN(5, 1),
  890. };
  891. static const unsigned int avb0_avtp_match_a_mux[] = {
  892. AVB0_AVTP_MATCH_A_MARK,
  893. };
  894. static const unsigned int avb0_avtp_capture_a_pins[] = {
  895. /* AVB0_AVTP_CAPTURE_A */
  896. RCAR_GP_PIN(5, 0),
  897. };
  898. static const unsigned int avb0_avtp_capture_a_mux[] = {
  899. AVB0_AVTP_CAPTURE_A_MARK,
  900. };
  901. static const unsigned int avb0_avtp_pps_b_pins[] = {
  902. /* AVB0_AVTP_PPS_B */
  903. RCAR_GP_PIN(4, 16),
  904. };
  905. static const unsigned int avb0_avtp_pps_b_mux[] = {
  906. AVB0_AVTP_PPS_B_MARK,
  907. };
  908. static const unsigned int avb0_avtp_match_b_pins[] = {
  909. /* AVB0_AVTP_MATCH_B */
  910. RCAR_GP_PIN(4, 18),
  911. };
  912. static const unsigned int avb0_avtp_match_b_mux[] = {
  913. AVB0_AVTP_MATCH_B_MARK,
  914. };
  915. static const unsigned int avb0_avtp_capture_b_pins[] = {
  916. /* AVB0_AVTP_CAPTURE_B */
  917. RCAR_GP_PIN(4, 17),
  918. };
  919. static const unsigned int avb0_avtp_capture_b_mux[] = {
  920. AVB0_AVTP_CAPTURE_B_MARK,
  921. };
  922. /* - CAN ------------------------------------------------------------------ */
  923. static const unsigned int can0_data_a_pins[] = {
  924. /* TX, RX */
  925. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 31),
  926. };
  927. static const unsigned int can0_data_a_mux[] = {
  928. CAN0_TX_A_MARK, CAN0_RX_A_MARK,
  929. };
  930. static const unsigned int can0_data_b_pins[] = {
  931. /* TX, RX */
  932. RCAR_GP_PIN(4, 22), RCAR_GP_PIN(4, 5),
  933. };
  934. static const unsigned int can0_data_b_mux[] = {
  935. CAN0_TX_B_MARK, CAN0_RX_B_MARK,
  936. };
  937. static const unsigned int can1_data_a_pins[] = {
  938. /* TX, RX */
  939. RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 29),
  940. };
  941. static const unsigned int can1_data_a_mux[] = {
  942. CAN1_TX_A_MARK, CAN1_RX_A_MARK,
  943. };
  944. static const unsigned int can1_data_b_pins[] = {
  945. /* TX, RX */
  946. RCAR_GP_PIN(4, 7), RCAR_GP_PIN(4, 6),
  947. };
  948. static const unsigned int can1_data_b_mux[] = {
  949. CAN1_TX_B_MARK, CAN1_RX_B_MARK,
  950. };
  951. /* - CAN Clock -------------------------------------------------------------- */
  952. static const unsigned int can_clk_pins[] = {
  953. /* CLK */
  954. RCAR_GP_PIN(5, 2),
  955. };
  956. static const unsigned int can_clk_mux[] = {
  957. CAN_CLK_MARK,
  958. };
  959. /* - CAN FD ----------------------------------------------------------------- */
  960. static const unsigned int canfd0_data_pins[] = {
  961. /* TX, RX */
  962. RCAR_GP_PIN(4, 28), RCAR_GP_PIN(4, 31),
  963. };
  964. static const unsigned int canfd0_data_mux[] = {
  965. CANFD0_TX_MARK, CANFD0_RX_MARK,
  966. };
  967. static const unsigned int canfd1_data_pins[] = {
  968. /* TX, RX */
  969. RCAR_GP_PIN(4, 30), RCAR_GP_PIN(4, 29),
  970. };
  971. static const unsigned int canfd1_data_mux[] = {
  972. CANFD1_TX_MARK, CANFD1_RX_MARK,
  973. };
  974. /* - DU --------------------------------------------------------------------- */
  975. static const unsigned int du_rgb666_pins[] = {
  976. /* R[7:2], G[7:2], B[7:2] */
  977. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21),
  978. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
  979. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
  980. RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 10),
  981. RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5),
  982. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
  983. };
  984. static const unsigned int du_rgb666_mux[] = {
  985. DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
  986. DU_DR3_MARK, DU_DR2_MARK,
  987. DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
  988. DU_DG3_MARK, DU_DG2_MARK,
  989. DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
  990. DU_DB3_MARK, DU_DB2_MARK,
  991. };
  992. static const unsigned int du_rgb888_pins[] = {
  993. /* R[7:0], G[7:0], B[7:0] */
  994. RCAR_GP_PIN(1, 23), RCAR_GP_PIN(1, 22), RCAR_GP_PIN(1, 21),
  995. RCAR_GP_PIN(1, 20), RCAR_GP_PIN(1, 19), RCAR_GP_PIN(1, 18),
  996. RCAR_GP_PIN(1, 17), RCAR_GP_PIN(1, 16),
  997. RCAR_GP_PIN(1, 15), RCAR_GP_PIN(1, 14), RCAR_GP_PIN(1, 13),
  998. RCAR_GP_PIN(1, 12), RCAR_GP_PIN(1, 11), RCAR_GP_PIN(1, 10),
  999. RCAR_GP_PIN(1, 9), RCAR_GP_PIN(1, 8),
  1000. RCAR_GP_PIN(1, 7), RCAR_GP_PIN(1, 6), RCAR_GP_PIN(1, 5),
  1001. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 3), RCAR_GP_PIN(1, 2),
  1002. RCAR_GP_PIN(1, 1), RCAR_GP_PIN(1, 0),
  1003. };
  1004. static const unsigned int du_rgb888_mux[] = {
  1005. DU_DR7_MARK, DU_DR6_MARK, DU_DR5_MARK, DU_DR4_MARK,
  1006. DU_DR3_MARK, DU_DR2_MARK, DU_DR1_MARK, DU_DR0_MARK,
  1007. DU_DG7_MARK, DU_DG6_MARK, DU_DG5_MARK, DU_DG4_MARK,
  1008. DU_DG3_MARK, DU_DG2_MARK, DU_DG1_MARK, DU_DG0_MARK,
  1009. DU_DB7_MARK, DU_DB6_MARK, DU_DB5_MARK, DU_DB4_MARK,
  1010. DU_DB3_MARK, DU_DB2_MARK, DU_DB1_MARK, DU_DB0_MARK,
  1011. };
  1012. static const unsigned int du_clk_in_1_pins[] = {
  1013. /* CLKIN */
  1014. RCAR_GP_PIN(1, 28),
  1015. };
  1016. static const unsigned int du_clk_in_1_mux[] = {
  1017. DU_DOTCLKIN1_MARK
  1018. };
  1019. static const unsigned int du_clk_out_0_pins[] = {
  1020. /* CLKOUT */
  1021. RCAR_GP_PIN(1, 24),
  1022. };
  1023. static const unsigned int du_clk_out_0_mux[] = {
  1024. DU_DOTCLKOUT0_MARK
  1025. };
  1026. static const unsigned int du_sync_pins[] = {
  1027. /* VSYNC, HSYNC */
  1028. RCAR_GP_PIN(1, 26), RCAR_GP_PIN(1, 25),
  1029. };
  1030. static const unsigned int du_sync_mux[] = {
  1031. DU_VSYNC_MARK, DU_HSYNC_MARK
  1032. };
  1033. static const unsigned int du_disp_cde_pins[] = {
  1034. /* DISP_CDE */
  1035. RCAR_GP_PIN(1, 28),
  1036. };
  1037. static const unsigned int du_disp_cde_mux[] = {
  1038. DU_DISP_CDE_MARK,
  1039. };
  1040. static const unsigned int du_cde_pins[] = {
  1041. /* CDE */
  1042. RCAR_GP_PIN(1, 29),
  1043. };
  1044. static const unsigned int du_cde_mux[] = {
  1045. DU_CDE_MARK,
  1046. };
  1047. static const unsigned int du_disp_pins[] = {
  1048. /* DISP */
  1049. RCAR_GP_PIN(1, 27),
  1050. };
  1051. static const unsigned int du_disp_mux[] = {
  1052. DU_DISP_MARK,
  1053. };
  1054. /* - I2C -------------------------------------------------------------------- */
  1055. static const unsigned int i2c0_pins[] = {
  1056. /* SCL, SDA */
  1057. RCAR_GP_PIN(4, 8), RCAR_GP_PIN(4, 9),
  1058. };
  1059. static const unsigned int i2c0_mux[] = {
  1060. SCL0_MARK, SDA0_MARK,
  1061. };
  1062. static const unsigned int i2c1_pins[] = {
  1063. /* SCL, SDA */
  1064. RCAR_GP_PIN(4, 10), RCAR_GP_PIN(4, 11),
  1065. };
  1066. static const unsigned int i2c1_mux[] = {
  1067. SCL1_MARK, SDA1_MARK,
  1068. };
  1069. static const unsigned int i2c2_a_pins[] = {
  1070. /* SCL, SDA */
  1071. RCAR_GP_PIN(4, 6), RCAR_GP_PIN(4, 7),
  1072. };
  1073. static const unsigned int i2c2_a_mux[] = {
  1074. SCL2_A_MARK, SDA2_A_MARK,
  1075. };
  1076. static const unsigned int i2c2_b_pins[] = {
  1077. /* SCL, SDA */
  1078. RCAR_GP_PIN(2, 29), RCAR_GP_PIN(2, 30),
  1079. };
  1080. static const unsigned int i2c2_b_mux[] = {
  1081. SCL2_B_MARK, SDA2_B_MARK,
  1082. };
  1083. static const unsigned int i2c3_a_pins[] = {
  1084. /* SCL, SDA */
  1085. RCAR_GP_PIN(0, 4), RCAR_GP_PIN(0, 5),
  1086. };
  1087. static const unsigned int i2c3_a_mux[] = {
  1088. SCL3_A_MARK, SDA3_A_MARK,
  1089. };
  1090. static const unsigned int i2c3_b_pins[] = {
  1091. /* SCL, SDA */
  1092. RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 8),
  1093. };
  1094. static const unsigned int i2c3_b_mux[] = {
  1095. SCL3_B_MARK, SDA3_B_MARK,
  1096. };
  1097. /* - MMC ------------------------------------------------------------------- */
  1098. static const unsigned int mmc_data1_pins[] = {
  1099. /* D0 */
  1100. RCAR_GP_PIN(3, 2),
  1101. };
  1102. static const unsigned int mmc_data1_mux[] = {
  1103. MMC_D0_MARK,
  1104. };
  1105. static const unsigned int mmc_data4_pins[] = {
  1106. /* D[0:3] */
  1107. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  1108. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
  1109. };
  1110. static const unsigned int mmc_data4_mux[] = {
  1111. MMC_D0_MARK, MMC_D1_MARK,
  1112. MMC_D2_MARK, MMC_D3_MARK,
  1113. };
  1114. static const unsigned int mmc_data8_pins[] = {
  1115. /* D[0:7] */
  1116. RCAR_GP_PIN(3, 2), RCAR_GP_PIN(3, 3),
  1117. RCAR_GP_PIN(3, 4), RCAR_GP_PIN(3, 5),
  1118. RCAR_GP_PIN(3, 6), RCAR_GP_PIN(3, 7),
  1119. RCAR_GP_PIN(3, 8), RCAR_GP_PIN(3, 9),
  1120. };
  1121. static const unsigned int mmc_data8_mux[] = {
  1122. MMC_D0_MARK, MMC_D1_MARK,
  1123. MMC_D2_MARK, MMC_D3_MARK,
  1124. MMC_D4_MARK, MMC_D5_MARK,
  1125. MMC_D6_MARK, MMC_D7_MARK,
  1126. };
  1127. static const unsigned int mmc_ctrl_pins[] = {
  1128. /* CLK, CMD */
  1129. RCAR_GP_PIN(3, 1), RCAR_GP_PIN(3, 0),
  1130. };
  1131. static const unsigned int mmc_ctrl_mux[] = {
  1132. MMC_CLK_MARK, MMC_CMD_MARK,
  1133. };
  1134. /* - PWM0 ------------------------------------------------------------------ */
  1135. static const unsigned int pwm0_a_pins[] = {
  1136. /* PWM */
  1137. RCAR_GP_PIN(2, 1),
  1138. };
  1139. static const unsigned int pwm0_a_mux[] = {
  1140. PWM0_A_MARK,
  1141. };
  1142. static const unsigned int pwm0_b_pins[] = {
  1143. /* PWM */
  1144. RCAR_GP_PIN(1, 18),
  1145. };
  1146. static const unsigned int pwm0_b_mux[] = {
  1147. PWM0_B_MARK,
  1148. };
  1149. static const unsigned int pwm0_c_pins[] = {
  1150. /* PWM */
  1151. RCAR_GP_PIN(2, 29),
  1152. };
  1153. static const unsigned int pwm0_c_mux[] = {
  1154. PWM0_C_MARK,
  1155. };
  1156. /* - PWM1 ------------------------------------------------------------------ */
  1157. static const unsigned int pwm1_a_pins[] = {
  1158. /* PWM */
  1159. RCAR_GP_PIN(2, 2),
  1160. };
  1161. static const unsigned int pwm1_a_mux[] = {
  1162. PWM1_A_MARK,
  1163. };
  1164. static const unsigned int pwm1_b_pins[] = {
  1165. /* PWM */
  1166. RCAR_GP_PIN(1, 19),
  1167. };
  1168. static const unsigned int pwm1_b_mux[] = {
  1169. PWM1_B_MARK,
  1170. };
  1171. static const unsigned int pwm1_c_pins[] = {
  1172. /* PWM */
  1173. RCAR_GP_PIN(2, 30),
  1174. };
  1175. static const unsigned int pwm1_c_mux[] = {
  1176. PWM1_C_MARK,
  1177. };
  1178. /* - PWM2 ------------------------------------------------------------------ */
  1179. static const unsigned int pwm2_a_pins[] = {
  1180. /* PWM */
  1181. RCAR_GP_PIN(2, 3),
  1182. };
  1183. static const unsigned int pwm2_a_mux[] = {
  1184. PWM2_A_MARK,
  1185. };
  1186. static const unsigned int pwm2_b_pins[] = {
  1187. /* PWM */
  1188. RCAR_GP_PIN(1, 22),
  1189. };
  1190. static const unsigned int pwm2_b_mux[] = {
  1191. PWM2_B_MARK,
  1192. };
  1193. static const unsigned int pwm2_c_pins[] = {
  1194. /* PWM */
  1195. RCAR_GP_PIN(2, 31),
  1196. };
  1197. static const unsigned int pwm2_c_mux[] = {
  1198. PWM2_C_MARK,
  1199. };
  1200. /* - PWM3 ------------------------------------------------------------------ */
  1201. static const unsigned int pwm3_a_pins[] = {
  1202. /* PWM */
  1203. RCAR_GP_PIN(2, 4),
  1204. };
  1205. static const unsigned int pwm3_a_mux[] = {
  1206. PWM3_A_MARK,
  1207. };
  1208. static const unsigned int pwm3_b_pins[] = {
  1209. /* PWM */
  1210. RCAR_GP_PIN(1, 27),
  1211. };
  1212. static const unsigned int pwm3_b_mux[] = {
  1213. PWM3_B_MARK,
  1214. };
  1215. static const unsigned int pwm3_c_pins[] = {
  1216. /* PWM */
  1217. RCAR_GP_PIN(4, 0),
  1218. };
  1219. static const unsigned int pwm3_c_mux[] = {
  1220. PWM3_C_MARK,
  1221. };
  1222. /* - SCIF0 ------------------------------------------------------------------ */
  1223. static const unsigned int scif0_data_a_pins[] = {
  1224. /* RX, TX */
  1225. RCAR_GP_PIN(4, 20), RCAR_GP_PIN(4, 21),
  1226. };
  1227. static const unsigned int scif0_data_a_mux[] = {
  1228. RX0_A_MARK, TX0_A_MARK,
  1229. };
  1230. static const unsigned int scif0_clk_a_pins[] = {
  1231. /* SCK */
  1232. RCAR_GP_PIN(4, 19),
  1233. };
  1234. static const unsigned int scif0_clk_a_mux[] = {
  1235. SCK0_A_MARK,
  1236. };
  1237. static const unsigned int scif0_data_b_pins[] = {
  1238. /* RX, TX */
  1239. RCAR_GP_PIN(4, 31), RCAR_GP_PIN(4, 28),
  1240. };
  1241. static const unsigned int scif0_data_b_mux[] = {
  1242. RX0_B_MARK, TX0_B_MARK,
  1243. };
  1244. static const unsigned int scif0_clk_b_pins[] = {
  1245. /* SCK */
  1246. RCAR_GP_PIN(5, 2),
  1247. };
  1248. static const unsigned int scif0_clk_b_mux[] = {
  1249. SCK0_B_MARK,
  1250. };
  1251. static const unsigned int scif0_ctrl_pins[] = {
  1252. /* RTS, CTS */
  1253. RCAR_GP_PIN(4, 24), RCAR_GP_PIN(4, 23),
  1254. };
  1255. static const unsigned int scif0_ctrl_mux[] = {
  1256. RTS0_N_TANS_MARK, CTS0_N_MARK,
  1257. };
  1258. /* - SCIF1 ------------------------------------------------------------------ */
  1259. static const unsigned int scif1_data_a_pins[] = {
  1260. /* RX, TX */
  1261. RCAR_GP_PIN(4, 23), RCAR_GP_PIN(4, 24),
  1262. };
  1263. static const unsigned int scif1_data_a_mux[] = {
  1264. RX1_A_MARK, TX1_A_MARK,
  1265. };
  1266. static const unsigned int scif1_clk_a_pins[] = {
  1267. /* SCK */
  1268. RCAR_GP_PIN(4, 22),
  1269. };
  1270. static const unsigned int scif1_clk_a_mux[] = {
  1271. SCK1_A_MARK,
  1272. };
  1273. static const unsigned int scif1_data_b_pins[] = {
  1274. /* RX, TX */
  1275. RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 28),
  1276. };
  1277. static const unsigned int scif1_data_b_mux[] = {
  1278. RX1_B_MARK, TX1_B_MARK,
  1279. };
  1280. static const unsigned int scif1_clk_b_pins[] = {
  1281. /* SCK */
  1282. RCAR_GP_PIN(2, 25),
  1283. };
  1284. static const unsigned int scif1_clk_b_mux[] = {
  1285. SCK1_B_MARK,
  1286. };
  1287. static const unsigned int scif1_ctrl_pins[] = {
  1288. /* RTS, CTS */
  1289. RCAR_GP_PIN(4, 11), RCAR_GP_PIN(4, 10),
  1290. };
  1291. static const unsigned int scif1_ctrl_mux[] = {
  1292. RTS1_N_TANS_MARK, CTS1_N_MARK,
  1293. };
  1294. /* - SCIF2 ------------------------------------------------------------------ */
  1295. static const unsigned int scif2_data_pins[] = {
  1296. /* RX, TX */
  1297. RCAR_GP_PIN(4, 26), RCAR_GP_PIN(4, 27),
  1298. };
  1299. static const unsigned int scif2_data_mux[] = {
  1300. RX2_MARK, TX2_MARK,
  1301. };
  1302. static const unsigned int scif2_clk_pins[] = {
  1303. /* SCK */
  1304. RCAR_GP_PIN(4, 25),
  1305. };
  1306. static const unsigned int scif2_clk_mux[] = {
  1307. SCK2_MARK,
  1308. };
  1309. /* - SCIF3 ------------------------------------------------------------------ */
  1310. static const unsigned int scif3_data_a_pins[] = {
  1311. /* RX, TX */
  1312. RCAR_GP_PIN(2, 31), RCAR_GP_PIN(4, 00),
  1313. };
  1314. static const unsigned int scif3_data_a_mux[] = {
  1315. RX3_A_MARK, TX3_A_MARK,
  1316. };
  1317. static const unsigned int scif3_clk_a_pins[] = {
  1318. /* SCK */
  1319. RCAR_GP_PIN(2, 30),
  1320. };
  1321. static const unsigned int scif3_clk_a_mux[] = {
  1322. SCK3_A_MARK,
  1323. };
  1324. static const unsigned int scif3_data_b_pins[] = {
  1325. /* RX, TX */
  1326. RCAR_GP_PIN(1, 30), RCAR_GP_PIN(1, 31),
  1327. };
  1328. static const unsigned int scif3_data_b_mux[] = {
  1329. RX3_B_MARK, TX3_B_MARK,
  1330. };
  1331. static const unsigned int scif3_clk_b_pins[] = {
  1332. /* SCK */
  1333. RCAR_GP_PIN(1, 29),
  1334. };
  1335. static const unsigned int scif3_clk_b_mux[] = {
  1336. SCK3_B_MARK,
  1337. };
  1338. /* - SCIF4 ------------------------------------------------------------------ */
  1339. static const unsigned int scif4_data_a_pins[] = {
  1340. /* RX, TX */
  1341. RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
  1342. };
  1343. static const unsigned int scif4_data_a_mux[] = {
  1344. RX4_A_MARK, TX4_A_MARK,
  1345. };
  1346. static const unsigned int scif4_clk_a_pins[] = {
  1347. /* SCK */
  1348. RCAR_GP_PIN(2, 6),
  1349. };
  1350. static const unsigned int scif4_clk_a_mux[] = {
  1351. SCK4_A_MARK,
  1352. };
  1353. static const unsigned int scif4_data_b_pins[] = {
  1354. /* RX, TX */
  1355. RCAR_GP_PIN(1, 16), RCAR_GP_PIN(1, 17),
  1356. };
  1357. static const unsigned int scif4_data_b_mux[] = {
  1358. RX4_B_MARK, TX4_B_MARK,
  1359. };
  1360. static const unsigned int scif4_clk_b_pins[] = {
  1361. /* SCK */
  1362. RCAR_GP_PIN(1, 15),
  1363. };
  1364. static const unsigned int scif4_clk_b_mux[] = {
  1365. SCK4_B_MARK,
  1366. };
  1367. /* - SCIF5 ------------------------------------------------------------------ */
  1368. static const unsigned int scif5_data_a_pins[] = {
  1369. /* RX, TX */
  1370. RCAR_GP_PIN(0, 7), RCAR_GP_PIN(0, 8),
  1371. };
  1372. static const unsigned int scif5_data_a_mux[] = {
  1373. RX5_A_MARK, TX5_A_MARK,
  1374. };
  1375. static const unsigned int scif5_clk_a_pins[] = {
  1376. /* SCK */
  1377. RCAR_GP_PIN(0, 6),
  1378. };
  1379. static const unsigned int scif5_clk_a_mux[] = {
  1380. SCK5_A_MARK,
  1381. };
  1382. static const unsigned int scif5_data_b_pins[] = {
  1383. /* RX, TX */
  1384. RCAR_GP_PIN(1, 4), RCAR_GP_PIN(1, 5),
  1385. };
  1386. static const unsigned int scif5_data_b_mux[] = {
  1387. RX5_B_MARK, TX5_B_MARK,
  1388. };
  1389. static const unsigned int scif5_clk_b_pins[] = {
  1390. /* SCK */
  1391. RCAR_GP_PIN(1, 3),
  1392. };
  1393. static const unsigned int scif5_clk_b_mux[] = {
  1394. SCK5_B_MARK,
  1395. };
  1396. /* - SCIF Clock ------------------------------------------------------------- */
  1397. static const unsigned int scif_clk_pins[] = {
  1398. /* SCIF_CLK */
  1399. RCAR_GP_PIN(2, 27),
  1400. };
  1401. static const unsigned int scif_clk_mux[] = {
  1402. SCIF_CLK_MARK,
  1403. };
  1404. /* - SSI ---------------------------------------------------------------*/
  1405. static const unsigned int ssi3_data_pins[] = {
  1406. /* SDATA */
  1407. RCAR_GP_PIN(4, 3),
  1408. };
  1409. static const unsigned int ssi3_data_mux[] = {
  1410. SSI_SDATA3_MARK,
  1411. };
  1412. static const unsigned int ssi34_ctrl_pins[] = {
  1413. /* SCK, WS */
  1414. RCAR_GP_PIN(4, 2), RCAR_GP_PIN(4, 4),
  1415. };
  1416. static const unsigned int ssi34_ctrl_mux[] = {
  1417. SSI_SCK34_MARK, SSI_WS34_MARK,
  1418. };
  1419. static const unsigned int ssi4_ctrl_a_pins[] = {
  1420. /* SCK, WS */
  1421. RCAR_GP_PIN(4, 5), RCAR_GP_PIN(4, 7),
  1422. };
  1423. static const unsigned int ssi4_ctrl_a_mux[] = {
  1424. SSI_SCK4_A_MARK, SSI_WS4_A_MARK,
  1425. };
  1426. static const unsigned int ssi4_data_a_pins[] = {
  1427. /* SDATA */
  1428. RCAR_GP_PIN(4, 6),
  1429. };
  1430. static const unsigned int ssi4_data_a_mux[] = {
  1431. SSI_SDATA4_A_MARK,
  1432. };
  1433. static const unsigned int ssi4_ctrl_b_pins[] = {
  1434. /* SCK, WS */
  1435. RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 20),
  1436. };
  1437. static const unsigned int ssi4_ctrl_b_mux[] = {
  1438. SSI_SCK4_B_MARK, SSI_WS4_B_MARK,
  1439. };
  1440. static const unsigned int ssi4_data_b_pins[] = {
  1441. /* SDATA */
  1442. RCAR_GP_PIN(2, 16),
  1443. };
  1444. static const unsigned int ssi4_data_b_mux[] = {
  1445. SSI_SDATA4_B_MARK,
  1446. };
  1447. /* - USB0 ------------------------------------------------------------------- */
  1448. static const unsigned int usb0_pins[] = {
  1449. /* PWEN, OVC */
  1450. RCAR_GP_PIN(0, 0), RCAR_GP_PIN(0, 1),
  1451. };
  1452. static const unsigned int usb0_mux[] = {
  1453. USB0_PWEN_MARK, USB0_OVC_MARK,
  1454. };
  1455. /* - VIN4 ------------------------------------------------------------------- */
  1456. static const unsigned int vin4_data18_pins[] = {
  1457. RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
  1458. RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6),
  1459. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
  1460. RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
  1461. RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 14),
  1462. RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
  1463. RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
  1464. RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
  1465. RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 24),
  1466. };
  1467. static const unsigned int vin4_data18_mux[] = {
  1468. VI4_DATA2_MARK, VI4_DATA3_MARK,
  1469. VI4_DATA4_MARK, VI4_DATA5_MARK,
  1470. VI4_DATA6_MARK, VI4_DATA7_MARK,
  1471. VI4_DATA10_MARK, VI4_DATA11_MARK,
  1472. VI4_DATA12_MARK, VI4_DATA13_MARK,
  1473. VI4_DATA14_MARK, VI4_DATA15_MARK,
  1474. VI4_DATA18_MARK, VI4_DATA19_MARK,
  1475. VI4_DATA20_MARK, VI4_DATA21_MARK,
  1476. VI4_DATA22_MARK, VI4_DATA23_MARK,
  1477. };
  1478. static const union vin_data vin4_data_pins = {
  1479. .data24 = {
  1480. RCAR_GP_PIN(2, 1), RCAR_GP_PIN(2, 2),
  1481. RCAR_GP_PIN(2, 3), RCAR_GP_PIN(2, 4),
  1482. RCAR_GP_PIN(2, 5), RCAR_GP_PIN(2, 6),
  1483. RCAR_GP_PIN(2, 7), RCAR_GP_PIN(2, 8),
  1484. RCAR_GP_PIN(2, 9), RCAR_GP_PIN(2, 10),
  1485. RCAR_GP_PIN(2, 11), RCAR_GP_PIN(2, 12),
  1486. RCAR_GP_PIN(2, 13), RCAR_GP_PIN(2, 14),
  1487. RCAR_GP_PIN(2, 15), RCAR_GP_PIN(2, 16),
  1488. RCAR_GP_PIN(2, 17), RCAR_GP_PIN(2, 18),
  1489. RCAR_GP_PIN(2, 19), RCAR_GP_PIN(2, 20),
  1490. RCAR_GP_PIN(2, 21), RCAR_GP_PIN(2, 22),
  1491. RCAR_GP_PIN(2, 23), RCAR_GP_PIN(2, 24),
  1492. },
  1493. };
  1494. static const union vin_data vin4_data_mux = {
  1495. .data24 = {
  1496. VI4_DATA0_MARK, VI4_DATA1_MARK,
  1497. VI4_DATA2_MARK, VI4_DATA3_MARK,
  1498. VI4_DATA4_MARK, VI4_DATA5_MARK,
  1499. VI4_DATA6_MARK, VI4_DATA7_MARK,
  1500. VI4_DATA8_MARK, VI4_DATA9_MARK,
  1501. VI4_DATA10_MARK, VI4_DATA11_MARK,
  1502. VI4_DATA12_MARK, VI4_DATA13_MARK,
  1503. VI4_DATA14_MARK, VI4_DATA15_MARK,
  1504. VI4_DATA16_MARK, VI4_DATA17_MARK,
  1505. VI4_DATA18_MARK, VI4_DATA19_MARK,
  1506. VI4_DATA20_MARK, VI4_DATA21_MARK,
  1507. VI4_DATA22_MARK, VI4_DATA23_MARK,
  1508. },
  1509. };
  1510. static const unsigned int vin4_sync_pins[] = {
  1511. /* HSYNC#, VSYNC# */
  1512. RCAR_GP_PIN(2, 26), RCAR_GP_PIN(2, 25),
  1513. };
  1514. static const unsigned int vin4_sync_mux[] = {
  1515. VI4_HSYNC_N_MARK, VI4_VSYNC_N_MARK,
  1516. };
  1517. static const unsigned int vin4_field_pins[] = {
  1518. /* FIELD */
  1519. RCAR_GP_PIN(2, 27),
  1520. };
  1521. static const unsigned int vin4_field_mux[] = {
  1522. VI4_FIELD_MARK,
  1523. };
  1524. static const unsigned int vin4_clkenb_pins[] = {
  1525. /* CLKENB */
  1526. RCAR_GP_PIN(2, 28),
  1527. };
  1528. static const unsigned int vin4_clkenb_mux[] = {
  1529. VI4_CLKENB_MARK,
  1530. };
  1531. static const unsigned int vin4_clk_pins[] = {
  1532. /* CLK */
  1533. RCAR_GP_PIN(2, 0),
  1534. };
  1535. static const unsigned int vin4_clk_mux[] = {
  1536. VI4_CLK_MARK,
  1537. };
  1538. static const struct sh_pfc_pin_group pinmux_groups[] = {
  1539. SH_PFC_PIN_GROUP(audio_clk_a),
  1540. SH_PFC_PIN_GROUP(audio_clk_b),
  1541. SH_PFC_PIN_GROUP(audio_clkout),
  1542. SH_PFC_PIN_GROUP(audio_clkout1),
  1543. SH_PFC_PIN_GROUP(avb0_link),
  1544. SH_PFC_PIN_GROUP(avb0_magic),
  1545. SH_PFC_PIN_GROUP(avb0_phy_int),
  1546. SH_PFC_PIN_GROUP_ALIAS(avb0_mdc, avb0_mdio), /* Deprecated */
  1547. SH_PFC_PIN_GROUP(avb0_mdio),
  1548. SH_PFC_PIN_GROUP(avb0_mii),
  1549. SH_PFC_PIN_GROUP(avb0_avtp_pps_a),
  1550. SH_PFC_PIN_GROUP(avb0_avtp_match_a),
  1551. SH_PFC_PIN_GROUP(avb0_avtp_capture_a),
  1552. SH_PFC_PIN_GROUP(avb0_avtp_pps_b),
  1553. SH_PFC_PIN_GROUP(avb0_avtp_match_b),
  1554. SH_PFC_PIN_GROUP(avb0_avtp_capture_b),
  1555. SH_PFC_PIN_GROUP(can0_data_a),
  1556. SH_PFC_PIN_GROUP(can0_data_b),
  1557. SH_PFC_PIN_GROUP(can1_data_a),
  1558. SH_PFC_PIN_GROUP(can1_data_b),
  1559. SH_PFC_PIN_GROUP(can_clk),
  1560. SH_PFC_PIN_GROUP(canfd0_data),
  1561. SH_PFC_PIN_GROUP(canfd1_data),
  1562. SH_PFC_PIN_GROUP(du_rgb666),
  1563. SH_PFC_PIN_GROUP(du_rgb888),
  1564. SH_PFC_PIN_GROUP(du_clk_in_1),
  1565. SH_PFC_PIN_GROUP(du_clk_out_0),
  1566. SH_PFC_PIN_GROUP(du_sync),
  1567. SH_PFC_PIN_GROUP(du_disp_cde),
  1568. SH_PFC_PIN_GROUP(du_cde),
  1569. SH_PFC_PIN_GROUP(du_disp),
  1570. SH_PFC_PIN_GROUP(i2c0),
  1571. SH_PFC_PIN_GROUP(i2c1),
  1572. SH_PFC_PIN_GROUP(i2c2_a),
  1573. SH_PFC_PIN_GROUP(i2c2_b),
  1574. SH_PFC_PIN_GROUP(i2c3_a),
  1575. SH_PFC_PIN_GROUP(i2c3_b),
  1576. SH_PFC_PIN_GROUP(mmc_data1),
  1577. SH_PFC_PIN_GROUP(mmc_data4),
  1578. SH_PFC_PIN_GROUP(mmc_data8),
  1579. SH_PFC_PIN_GROUP(mmc_ctrl),
  1580. SH_PFC_PIN_GROUP(pwm0_a),
  1581. SH_PFC_PIN_GROUP(pwm0_b),
  1582. SH_PFC_PIN_GROUP(pwm0_c),
  1583. SH_PFC_PIN_GROUP(pwm1_a),
  1584. SH_PFC_PIN_GROUP(pwm1_b),
  1585. SH_PFC_PIN_GROUP(pwm1_c),
  1586. SH_PFC_PIN_GROUP(pwm2_a),
  1587. SH_PFC_PIN_GROUP(pwm2_b),
  1588. SH_PFC_PIN_GROUP(pwm2_c),
  1589. SH_PFC_PIN_GROUP(pwm3_a),
  1590. SH_PFC_PIN_GROUP(pwm3_b),
  1591. SH_PFC_PIN_GROUP(pwm3_c),
  1592. SH_PFC_PIN_GROUP(scif0_data_a),
  1593. SH_PFC_PIN_GROUP(scif0_clk_a),
  1594. SH_PFC_PIN_GROUP(scif0_data_b),
  1595. SH_PFC_PIN_GROUP(scif0_clk_b),
  1596. SH_PFC_PIN_GROUP(scif0_ctrl),
  1597. SH_PFC_PIN_GROUP(scif1_data_a),
  1598. SH_PFC_PIN_GROUP(scif1_clk_a),
  1599. SH_PFC_PIN_GROUP(scif1_data_b),
  1600. SH_PFC_PIN_GROUP(scif1_clk_b),
  1601. SH_PFC_PIN_GROUP(scif1_ctrl),
  1602. SH_PFC_PIN_GROUP(scif2_data),
  1603. SH_PFC_PIN_GROUP(scif2_clk),
  1604. SH_PFC_PIN_GROUP(scif3_data_a),
  1605. SH_PFC_PIN_GROUP(scif3_clk_a),
  1606. SH_PFC_PIN_GROUP(scif3_data_b),
  1607. SH_PFC_PIN_GROUP(scif3_clk_b),
  1608. SH_PFC_PIN_GROUP(scif4_data_a),
  1609. SH_PFC_PIN_GROUP(scif4_clk_a),
  1610. SH_PFC_PIN_GROUP(scif4_data_b),
  1611. SH_PFC_PIN_GROUP(scif4_clk_b),
  1612. SH_PFC_PIN_GROUP(scif5_data_a),
  1613. SH_PFC_PIN_GROUP(scif5_clk_a),
  1614. SH_PFC_PIN_GROUP(scif5_data_b),
  1615. SH_PFC_PIN_GROUP(scif5_clk_b),
  1616. SH_PFC_PIN_GROUP(scif_clk),
  1617. SH_PFC_PIN_GROUP(ssi3_data),
  1618. SH_PFC_PIN_GROUP(ssi34_ctrl),
  1619. SH_PFC_PIN_GROUP(ssi4_ctrl_a),
  1620. SH_PFC_PIN_GROUP(ssi4_data_a),
  1621. SH_PFC_PIN_GROUP(ssi4_ctrl_b),
  1622. SH_PFC_PIN_GROUP(ssi4_data_b),
  1623. SH_PFC_PIN_GROUP(usb0),
  1624. VIN_DATA_PIN_GROUP(vin4_data, 8),
  1625. VIN_DATA_PIN_GROUP(vin4_data, 10),
  1626. VIN_DATA_PIN_GROUP(vin4_data, 12),
  1627. VIN_DATA_PIN_GROUP(vin4_data, 16),
  1628. SH_PFC_PIN_GROUP(vin4_data18),
  1629. VIN_DATA_PIN_GROUP(vin4_data, 20),
  1630. VIN_DATA_PIN_GROUP(vin4_data, 24),
  1631. SH_PFC_PIN_GROUP(vin4_sync),
  1632. SH_PFC_PIN_GROUP(vin4_field),
  1633. SH_PFC_PIN_GROUP(vin4_clkenb),
  1634. SH_PFC_PIN_GROUP(vin4_clk),
  1635. };
  1636. static const char * const audio_clk_groups[] = {
  1637. "audio_clk_a",
  1638. "audio_clk_b",
  1639. "audio_clkout",
  1640. "audio_clkout1",
  1641. };
  1642. static const char * const avb0_groups[] = {
  1643. "avb0_link",
  1644. "avb0_magic",
  1645. "avb0_phy_int",
  1646. "avb0_mdc", /* Deprecated, please use "avb0_mdio" instead */
  1647. "avb0_mdio",
  1648. "avb0_mii",
  1649. "avb0_avtp_pps_a",
  1650. "avb0_avtp_match_a",
  1651. "avb0_avtp_capture_a",
  1652. "avb0_avtp_pps_b",
  1653. "avb0_avtp_match_b",
  1654. "avb0_avtp_capture_b",
  1655. };
  1656. static const char * const can0_groups[] = {
  1657. "can0_data_a",
  1658. "can0_data_b",
  1659. };
  1660. static const char * const can1_groups[] = {
  1661. "can1_data_a",
  1662. "can1_data_b",
  1663. };
  1664. static const char * const can_clk_groups[] = {
  1665. "can_clk",
  1666. };
  1667. static const char * const canfd0_groups[] = {
  1668. "canfd0_data",
  1669. };
  1670. static const char * const canfd1_groups[] = {
  1671. "canfd1_data",
  1672. };
  1673. static const char * const du_groups[] = {
  1674. "du_rgb666",
  1675. "du_rgb888",
  1676. "du_clk_in_1",
  1677. "du_clk_out_0",
  1678. "du_sync",
  1679. "du_disp_cde",
  1680. "du_cde",
  1681. "du_disp",
  1682. };
  1683. static const char * const i2c0_groups[] = {
  1684. "i2c0",
  1685. };
  1686. static const char * const i2c1_groups[] = {
  1687. "i2c1",
  1688. };
  1689. static const char * const i2c2_groups[] = {
  1690. "i2c2_a",
  1691. "i2c2_b",
  1692. };
  1693. static const char * const i2c3_groups[] = {
  1694. "i2c3_a",
  1695. "i2c3_b",
  1696. };
  1697. static const char * const mmc_groups[] = {
  1698. "mmc_data1",
  1699. "mmc_data4",
  1700. "mmc_data8",
  1701. "mmc_ctrl",
  1702. };
  1703. static const char * const pwm0_groups[] = {
  1704. "pwm0_a",
  1705. "pwm0_b",
  1706. "pwm0_c",
  1707. };
  1708. static const char * const pwm1_groups[] = {
  1709. "pwm1_a",
  1710. "pwm1_b",
  1711. "pwm1_c",
  1712. };
  1713. static const char * const pwm2_groups[] = {
  1714. "pwm2_a",
  1715. "pwm2_b",
  1716. "pwm2_c",
  1717. };
  1718. static const char * const pwm3_groups[] = {
  1719. "pwm3_a",
  1720. "pwm3_b",
  1721. "pwm3_c",
  1722. };
  1723. static const char * const scif0_groups[] = {
  1724. "scif0_data_a",
  1725. "scif0_clk_a",
  1726. "scif0_data_b",
  1727. "scif0_clk_b",
  1728. "scif0_ctrl",
  1729. };
  1730. static const char * const scif1_groups[] = {
  1731. "scif1_data_a",
  1732. "scif1_clk_a",
  1733. "scif1_data_b",
  1734. "scif1_clk_b",
  1735. "scif1_ctrl",
  1736. };
  1737. static const char * const scif2_groups[] = {
  1738. "scif2_data",
  1739. "scif2_clk",
  1740. };
  1741. static const char * const scif3_groups[] = {
  1742. "scif3_data_a",
  1743. "scif3_clk_a",
  1744. "scif3_data_b",
  1745. "scif3_clk_b",
  1746. };
  1747. static const char * const scif4_groups[] = {
  1748. "scif4_data_a",
  1749. "scif4_clk_a",
  1750. "scif4_data_b",
  1751. "scif4_clk_b",
  1752. };
  1753. static const char * const scif5_groups[] = {
  1754. "scif5_data_a",
  1755. "scif5_clk_a",
  1756. "scif5_data_b",
  1757. "scif5_clk_b",
  1758. };
  1759. static const char * const scif_clk_groups[] = {
  1760. "scif_clk",
  1761. };
  1762. static const char * const ssi_groups[] = {
  1763. "ssi3_data",
  1764. "ssi34_ctrl",
  1765. "ssi4_ctrl_a",
  1766. "ssi4_data_a",
  1767. "ssi4_ctrl_b",
  1768. "ssi4_data_b",
  1769. };
  1770. static const char * const usb0_groups[] = {
  1771. "usb0",
  1772. };
  1773. static const char * const vin4_groups[] = {
  1774. "vin4_data8",
  1775. "vin4_data10",
  1776. "vin4_data12",
  1777. "vin4_data16",
  1778. "vin4_data18",
  1779. "vin4_data20",
  1780. "vin4_data24",
  1781. "vin4_sync",
  1782. "vin4_field",
  1783. "vin4_clkenb",
  1784. "vin4_clk",
  1785. };
  1786. static const struct sh_pfc_function pinmux_functions[] = {
  1787. SH_PFC_FUNCTION(audio_clk),
  1788. SH_PFC_FUNCTION(avb0),
  1789. SH_PFC_FUNCTION(can0),
  1790. SH_PFC_FUNCTION(can1),
  1791. SH_PFC_FUNCTION(can_clk),
  1792. SH_PFC_FUNCTION(canfd0),
  1793. SH_PFC_FUNCTION(canfd1),
  1794. SH_PFC_FUNCTION(du),
  1795. SH_PFC_FUNCTION(i2c0),
  1796. SH_PFC_FUNCTION(i2c1),
  1797. SH_PFC_FUNCTION(i2c2),
  1798. SH_PFC_FUNCTION(i2c3),
  1799. SH_PFC_FUNCTION(mmc),
  1800. SH_PFC_FUNCTION(pwm0),
  1801. SH_PFC_FUNCTION(pwm1),
  1802. SH_PFC_FUNCTION(pwm2),
  1803. SH_PFC_FUNCTION(pwm3),
  1804. SH_PFC_FUNCTION(scif0),
  1805. SH_PFC_FUNCTION(scif1),
  1806. SH_PFC_FUNCTION(scif2),
  1807. SH_PFC_FUNCTION(scif3),
  1808. SH_PFC_FUNCTION(scif4),
  1809. SH_PFC_FUNCTION(scif5),
  1810. SH_PFC_FUNCTION(scif_clk),
  1811. SH_PFC_FUNCTION(ssi),
  1812. SH_PFC_FUNCTION(usb0),
  1813. SH_PFC_FUNCTION(vin4),
  1814. };
  1815. static const struct pinmux_cfg_reg pinmux_config_regs[] = {
  1816. #define F_(x, y) FN_##y
  1817. #define FM(x) FN_##x
  1818. { PINMUX_CFG_REG("GPSR0", 0xe6060100, 32, 1) {
  1819. 0, 0,
  1820. 0, 0,
  1821. 0, 0,
  1822. 0, 0,
  1823. 0, 0,
  1824. 0, 0,
  1825. 0, 0,
  1826. 0, 0,
  1827. 0, 0,
  1828. 0, 0,
  1829. 0, 0,
  1830. 0, 0,
  1831. 0, 0,
  1832. 0, 0,
  1833. 0, 0,
  1834. 0, 0,
  1835. 0, 0,
  1836. 0, 0,
  1837. 0, 0,
  1838. 0, 0,
  1839. 0, 0,
  1840. 0, 0,
  1841. 0, 0,
  1842. GP_0_8_FN, GPSR0_8,
  1843. GP_0_7_FN, GPSR0_7,
  1844. GP_0_6_FN, GPSR0_6,
  1845. GP_0_5_FN, GPSR0_5,
  1846. GP_0_4_FN, GPSR0_4,
  1847. GP_0_3_FN, GPSR0_3,
  1848. GP_0_2_FN, GPSR0_2,
  1849. GP_0_1_FN, GPSR0_1,
  1850. GP_0_0_FN, GPSR0_0, }
  1851. },
  1852. { PINMUX_CFG_REG("GPSR1", 0xe6060104, 32, 1) {
  1853. GP_1_31_FN, GPSR1_31,
  1854. GP_1_30_FN, GPSR1_30,
  1855. GP_1_29_FN, GPSR1_29,
  1856. GP_1_28_FN, GPSR1_28,
  1857. GP_1_27_FN, GPSR1_27,
  1858. GP_1_26_FN, GPSR1_26,
  1859. GP_1_25_FN, GPSR1_25,
  1860. GP_1_24_FN, GPSR1_24,
  1861. GP_1_23_FN, GPSR1_23,
  1862. GP_1_22_FN, GPSR1_22,
  1863. GP_1_21_FN, GPSR1_21,
  1864. GP_1_20_FN, GPSR1_20,
  1865. GP_1_19_FN, GPSR1_19,
  1866. GP_1_18_FN, GPSR1_18,
  1867. GP_1_17_FN, GPSR1_17,
  1868. GP_1_16_FN, GPSR1_16,
  1869. GP_1_15_FN, GPSR1_15,
  1870. GP_1_14_FN, GPSR1_14,
  1871. GP_1_13_FN, GPSR1_13,
  1872. GP_1_12_FN, GPSR1_12,
  1873. GP_1_11_FN, GPSR1_11,
  1874. GP_1_10_FN, GPSR1_10,
  1875. GP_1_9_FN, GPSR1_9,
  1876. GP_1_8_FN, GPSR1_8,
  1877. GP_1_7_FN, GPSR1_7,
  1878. GP_1_6_FN, GPSR1_6,
  1879. GP_1_5_FN, GPSR1_5,
  1880. GP_1_4_FN, GPSR1_4,
  1881. GP_1_3_FN, GPSR1_3,
  1882. GP_1_2_FN, GPSR1_2,
  1883. GP_1_1_FN, GPSR1_1,
  1884. GP_1_0_FN, GPSR1_0, }
  1885. },
  1886. { PINMUX_CFG_REG("GPSR2", 0xe6060108, 32, 1) {
  1887. GP_2_31_FN, GPSR2_31,
  1888. GP_2_30_FN, GPSR2_30,
  1889. GP_2_29_FN, GPSR2_29,
  1890. GP_2_28_FN, GPSR2_28,
  1891. GP_2_27_FN, GPSR2_27,
  1892. GP_2_26_FN, GPSR2_26,
  1893. GP_2_25_FN, GPSR2_25,
  1894. GP_2_24_FN, GPSR2_24,
  1895. GP_2_23_FN, GPSR2_23,
  1896. GP_2_22_FN, GPSR2_22,
  1897. GP_2_21_FN, GPSR2_21,
  1898. GP_2_20_FN, GPSR2_20,
  1899. GP_2_19_FN, GPSR2_19,
  1900. GP_2_18_FN, GPSR2_18,
  1901. GP_2_17_FN, GPSR2_17,
  1902. GP_2_16_FN, GPSR2_16,
  1903. GP_2_15_FN, GPSR2_15,
  1904. GP_2_14_FN, GPSR2_14,
  1905. GP_2_13_FN, GPSR2_13,
  1906. GP_2_12_FN, GPSR2_12,
  1907. GP_2_11_FN, GPSR2_11,
  1908. GP_2_10_FN, GPSR2_10,
  1909. GP_2_9_FN, GPSR2_9,
  1910. GP_2_8_FN, GPSR2_8,
  1911. GP_2_7_FN, GPSR2_7,
  1912. GP_2_6_FN, GPSR2_6,
  1913. GP_2_5_FN, GPSR2_5,
  1914. GP_2_4_FN, GPSR2_4,
  1915. GP_2_3_FN, GPSR2_3,
  1916. GP_2_2_FN, GPSR2_2,
  1917. GP_2_1_FN, GPSR2_1,
  1918. GP_2_0_FN, GPSR2_0, }
  1919. },
  1920. { PINMUX_CFG_REG("GPSR3", 0xe606010c, 32, 1) {
  1921. 0, 0,
  1922. 0, 0,
  1923. 0, 0,
  1924. 0, 0,
  1925. 0, 0,
  1926. 0, 0,
  1927. 0, 0,
  1928. 0, 0,
  1929. 0, 0,
  1930. 0, 0,
  1931. 0, 0,
  1932. 0, 0,
  1933. 0, 0,
  1934. 0, 0,
  1935. 0, 0,
  1936. 0, 0,
  1937. 0, 0,
  1938. 0, 0,
  1939. 0, 0,
  1940. 0, 0,
  1941. 0, 0,
  1942. 0, 0,
  1943. GP_3_9_FN, GPSR3_9,
  1944. GP_3_8_FN, GPSR3_8,
  1945. GP_3_7_FN, GPSR3_7,
  1946. GP_3_6_FN, GPSR3_6,
  1947. GP_3_5_FN, GPSR3_5,
  1948. GP_3_4_FN, GPSR3_4,
  1949. GP_3_3_FN, GPSR3_3,
  1950. GP_3_2_FN, GPSR3_2,
  1951. GP_3_1_FN, GPSR3_1,
  1952. GP_3_0_FN, GPSR3_0, }
  1953. },
  1954. { PINMUX_CFG_REG("GPSR4", 0xe6060110, 32, 1) {
  1955. GP_4_31_FN, GPSR4_31,
  1956. GP_4_30_FN, GPSR4_30,
  1957. GP_4_29_FN, GPSR4_29,
  1958. GP_4_28_FN, GPSR4_28,
  1959. GP_4_27_FN, GPSR4_27,
  1960. GP_4_26_FN, GPSR4_26,
  1961. GP_4_25_FN, GPSR4_25,
  1962. GP_4_24_FN, GPSR4_24,
  1963. GP_4_23_FN, GPSR4_23,
  1964. GP_4_22_FN, GPSR4_22,
  1965. GP_4_21_FN, GPSR4_21,
  1966. GP_4_20_FN, GPSR4_20,
  1967. GP_4_19_FN, GPSR4_19,
  1968. GP_4_18_FN, GPSR4_18,
  1969. GP_4_17_FN, GPSR4_17,
  1970. GP_4_16_FN, GPSR4_16,
  1971. GP_4_15_FN, GPSR4_15,
  1972. GP_4_14_FN, GPSR4_14,
  1973. GP_4_13_FN, GPSR4_13,
  1974. GP_4_12_FN, GPSR4_12,
  1975. GP_4_11_FN, GPSR4_11,
  1976. GP_4_10_FN, GPSR4_10,
  1977. GP_4_9_FN, GPSR4_9,
  1978. GP_4_8_FN, GPSR4_8,
  1979. GP_4_7_FN, GPSR4_7,
  1980. GP_4_6_FN, GPSR4_6,
  1981. GP_4_5_FN, GPSR4_5,
  1982. GP_4_4_FN, GPSR4_4,
  1983. GP_4_3_FN, GPSR4_3,
  1984. GP_4_2_FN, GPSR4_2,
  1985. GP_4_1_FN, GPSR4_1,
  1986. GP_4_0_FN, GPSR4_0, }
  1987. },
  1988. { PINMUX_CFG_REG("GPSR5", 0xe6060114, 32, 1) {
  1989. 0, 0,
  1990. 0, 0,
  1991. 0, 0,
  1992. 0, 0,
  1993. 0, 0,
  1994. 0, 0,
  1995. 0, 0,
  1996. 0, 0,
  1997. 0, 0,
  1998. 0, 0,
  1999. 0, 0,
  2000. GP_5_20_FN, GPSR5_20,
  2001. GP_5_19_FN, GPSR5_19,
  2002. GP_5_18_FN, GPSR5_18,
  2003. GP_5_17_FN, GPSR5_17,
  2004. GP_5_16_FN, GPSR5_16,
  2005. GP_5_15_FN, GPSR5_15,
  2006. GP_5_14_FN, GPSR5_14,
  2007. GP_5_13_FN, GPSR5_13,
  2008. GP_5_12_FN, GPSR5_12,
  2009. GP_5_11_FN, GPSR5_11,
  2010. GP_5_10_FN, GPSR5_10,
  2011. GP_5_9_FN, GPSR5_9,
  2012. GP_5_8_FN, GPSR5_8,
  2013. GP_5_7_FN, GPSR5_7,
  2014. GP_5_6_FN, GPSR5_6,
  2015. GP_5_5_FN, GPSR5_5,
  2016. GP_5_4_FN, GPSR5_4,
  2017. GP_5_3_FN, GPSR5_3,
  2018. GP_5_2_FN, GPSR5_2,
  2019. GP_5_1_FN, GPSR5_1,
  2020. GP_5_0_FN, GPSR5_0, }
  2021. },
  2022. { PINMUX_CFG_REG("GPSR6", 0xe6060118, 32, 1) {
  2023. 0, 0,
  2024. 0, 0,
  2025. 0, 0,
  2026. 0, 0,
  2027. 0, 0,
  2028. 0, 0,
  2029. 0, 0,
  2030. 0, 0,
  2031. 0, 0,
  2032. 0, 0,
  2033. 0, 0,
  2034. 0, 0,
  2035. 0, 0,
  2036. 0, 0,
  2037. 0, 0,
  2038. 0, 0,
  2039. 0, 0,
  2040. 0, 0,
  2041. GP_6_13_FN, GPSR6_13,
  2042. GP_6_12_FN, GPSR6_12,
  2043. GP_6_11_FN, GPSR6_11,
  2044. GP_6_10_FN, GPSR6_10,
  2045. GP_6_9_FN, GPSR6_9,
  2046. GP_6_8_FN, GPSR6_8,
  2047. GP_6_7_FN, GPSR6_7,
  2048. GP_6_6_FN, GPSR6_6,
  2049. GP_6_5_FN, GPSR6_5,
  2050. GP_6_4_FN, GPSR6_4,
  2051. GP_6_3_FN, GPSR6_3,
  2052. GP_6_2_FN, GPSR6_2,
  2053. GP_6_1_FN, GPSR6_1,
  2054. GP_6_0_FN, GPSR6_0, }
  2055. },
  2056. #undef F_
  2057. #undef FM
  2058. #define F_(x, y) x,
  2059. #define FM(x) FN_##x,
  2060. { PINMUX_CFG_REG("IPSR0", 0xe6060200, 32, 4) {
  2061. IP0_31_28
  2062. IP0_27_24
  2063. IP0_23_20
  2064. IP0_19_16
  2065. IP0_15_12
  2066. IP0_11_8
  2067. IP0_7_4
  2068. IP0_3_0 }
  2069. },
  2070. { PINMUX_CFG_REG("IPSR1", 0xe6060204, 32, 4) {
  2071. IP1_31_28
  2072. IP1_27_24
  2073. IP1_23_20
  2074. IP1_19_16
  2075. IP1_15_12
  2076. IP1_11_8
  2077. IP1_7_4
  2078. IP1_3_0 }
  2079. },
  2080. { PINMUX_CFG_REG("IPSR2", 0xe6060208, 32, 4) {
  2081. IP2_31_28
  2082. IP2_27_24
  2083. IP2_23_20
  2084. IP2_19_16
  2085. IP2_15_12
  2086. IP2_11_8
  2087. IP2_7_4
  2088. IP2_3_0 }
  2089. },
  2090. { PINMUX_CFG_REG("IPSR3", 0xe606020c, 32, 4) {
  2091. IP3_31_28
  2092. IP3_27_24
  2093. IP3_23_20
  2094. IP3_19_16
  2095. IP3_15_12
  2096. IP3_11_8
  2097. IP3_7_4
  2098. IP3_3_0 }
  2099. },
  2100. { PINMUX_CFG_REG("IPSR4", 0xe6060210, 32, 4) {
  2101. IP4_31_28
  2102. IP4_27_24
  2103. IP4_23_20
  2104. IP4_19_16
  2105. IP4_15_12
  2106. IP4_11_8
  2107. IP4_7_4
  2108. IP4_3_0 }
  2109. },
  2110. { PINMUX_CFG_REG("IPSR5", 0xe6060214, 32, 4) {
  2111. IP5_31_28
  2112. IP5_27_24
  2113. IP5_23_20
  2114. IP5_19_16
  2115. IP5_15_12
  2116. IP5_11_8
  2117. IP5_7_4
  2118. IP5_3_0 }
  2119. },
  2120. { PINMUX_CFG_REG("IPSR6", 0xe6060218, 32, 4) {
  2121. IP6_31_28
  2122. IP6_27_24
  2123. IP6_23_20
  2124. IP6_19_16
  2125. IP6_15_12
  2126. IP6_11_8
  2127. IP6_7_4
  2128. IP6_3_0 }
  2129. },
  2130. { PINMUX_CFG_REG("IPSR7", 0xe606021c, 32, 4) {
  2131. IP7_31_28
  2132. IP7_27_24
  2133. IP7_23_20
  2134. IP7_19_16
  2135. IP7_15_12
  2136. IP7_11_8
  2137. IP7_7_4
  2138. IP7_3_0 }
  2139. },
  2140. { PINMUX_CFG_REG("IPSR8", 0xe6060220, 32, 4) {
  2141. IP8_31_28
  2142. IP8_27_24
  2143. IP8_23_20
  2144. IP8_19_16
  2145. IP8_15_12
  2146. IP8_11_8
  2147. IP8_7_4
  2148. IP8_3_0 }
  2149. },
  2150. { PINMUX_CFG_REG("IPSR9", 0xe6060224, 32, 4) {
  2151. IP9_31_28
  2152. IP9_27_24
  2153. IP9_23_20
  2154. IP9_19_16
  2155. IP9_15_12
  2156. IP9_11_8
  2157. IP9_7_4
  2158. IP9_3_0 }
  2159. },
  2160. { PINMUX_CFG_REG("IPSR10", 0xe6060228, 32, 4) {
  2161. IP10_31_28
  2162. IP10_27_24
  2163. IP10_23_20
  2164. IP10_19_16
  2165. IP10_15_12
  2166. IP10_11_8
  2167. IP10_7_4
  2168. IP10_3_0 }
  2169. },
  2170. { PINMUX_CFG_REG("IPSR11", 0xe606022c, 32, 4) {
  2171. IP11_31_28
  2172. IP11_27_24
  2173. IP11_23_20
  2174. IP11_19_16
  2175. IP11_15_12
  2176. IP11_11_8
  2177. IP11_7_4
  2178. IP11_3_0 }
  2179. },
  2180. { PINMUX_CFG_REG("IPSR12", 0xe6060230, 32, 4) {
  2181. IP12_31_28
  2182. IP12_27_24
  2183. IP12_23_20
  2184. IP12_19_16
  2185. IP12_15_12
  2186. IP12_11_8
  2187. IP12_7_4
  2188. IP12_3_0 }
  2189. },
  2190. { PINMUX_CFG_REG("IPSR13", 0xe6060234, 32, 4) {
  2191. /* IP13_31_28 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2192. /* IP13_27_24 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2193. /* IP13_23_20 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2194. /* IP13_19_16 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2195. /* IP13_15_12 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2196. /* IP13_11_8 */ 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2197. IP13_7_4
  2198. IP13_3_0 }
  2199. },
  2200. #undef F_
  2201. #undef FM
  2202. #define F_(x, y) x,
  2203. #define FM(x) FN_##x,
  2204. { PINMUX_CFG_REG_VAR("MOD_SEL0", 0xe6060500, 32,
  2205. 1, 1, 1, 1, 1, 1, 1, 2, 2, 2, 2, 1,
  2206. 1, 1, 1, 1, 1, 1, 4, 1, 1, 1, 1, 1, 1) {
  2207. /* RESERVED 31 */
  2208. 0, 0,
  2209. MOD_SEL0_30
  2210. MOD_SEL0_29
  2211. MOD_SEL0_28
  2212. MOD_SEL0_27
  2213. MOD_SEL0_26
  2214. MOD_SEL0_25
  2215. MOD_SEL0_24_23
  2216. MOD_SEL0_22_21
  2217. MOD_SEL0_20_19
  2218. MOD_SEL0_18_17
  2219. /* RESERVED 16 */
  2220. 0, 0,
  2221. MOD_SEL0_15
  2222. MOD_SEL0_14
  2223. MOD_SEL0_13
  2224. MOD_SEL0_12
  2225. MOD_SEL0_11
  2226. MOD_SEL0_10
  2227. /* RESERVED 9, 8, 7, 6 */
  2228. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2229. MOD_SEL0_5
  2230. MOD_SEL0_4
  2231. MOD_SEL0_3
  2232. MOD_SEL0_2
  2233. MOD_SEL0_1
  2234. MOD_SEL0_0 }
  2235. },
  2236. { PINMUX_CFG_REG_VAR("MOD_SEL1", 0xe6060504, 32,
  2237. 1, 1, 1, 1, 1, 1, 2, 4, 4,
  2238. 4, 4, 4, 4) {
  2239. MOD_SEL1_31
  2240. MOD_SEL1_30
  2241. MOD_SEL1_29
  2242. MOD_SEL1_28
  2243. MOD_SEL1_27
  2244. MOD_SEL1_26
  2245. /* RESERVED 25, 24 */
  2246. 0, 0, 0, 0,
  2247. /* RESERVED 23, 22, 21, 20 */
  2248. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2249. /* RESERVED 19, 18, 17, 16 */
  2250. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2251. /* RESERVED 15, 14, 13, 12 */
  2252. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2253. /* RESERVED 11, 10, 9, 8 */
  2254. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2255. /* RESERVED 7, 6, 5, 4 */
  2256. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0,
  2257. /* RESERVED 3, 2, 1, 0 */
  2258. 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0, 0 }
  2259. },
  2260. { },
  2261. };
  2262. static int r8a77995_pin_to_pocctrl(struct sh_pfc *pfc, unsigned int pin, u32 *pocctrl)
  2263. {
  2264. int bit = -EINVAL;
  2265. *pocctrl = 0xe6060380;
  2266. if (pin >= RCAR_GP_PIN(3, 0) && pin <= RCAR_GP_PIN(3, 9))
  2267. bit = 29 - (pin - RCAR_GP_PIN(3, 0));
  2268. return bit;
  2269. }
  2270. static const struct sh_pfc_soc_operations r8a77995_pinmux_ops = {
  2271. .pin_to_pocctrl = r8a77995_pin_to_pocctrl,
  2272. };
  2273. const struct sh_pfc_soc_info r8a77995_pinmux_info = {
  2274. .name = "r8a77995_pfc",
  2275. .ops = &r8a77995_pinmux_ops,
  2276. .unlock_reg = 0xe6060000, /* PMMR */
  2277. .function = { PINMUX_FUNCTION_BEGIN, PINMUX_FUNCTION_END },
  2278. .pins = pinmux_pins,
  2279. .nr_pins = ARRAY_SIZE(pinmux_pins),
  2280. .groups = pinmux_groups,
  2281. .nr_groups = ARRAY_SIZE(pinmux_groups),
  2282. .functions = pinmux_functions,
  2283. .nr_functions = ARRAY_SIZE(pinmux_functions),
  2284. .cfg_regs = pinmux_config_regs,
  2285. .pinmux_data = pinmux_data,
  2286. .pinmux_data_size = ARRAY_SIZE(pinmux_data),
  2287. };