sh_qspi.c 5.7 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * SH QSPI (Quad SPI) driver
  4. *
  5. * Copyright (C) 2013 Renesas Electronics Corporation
  6. * Copyright (C) 2013 Nobuhiro Iwamatsu <nobuhiro.iwamatsu.yj@renesas.com>
  7. */
  8. #include <common.h>
  9. #include <console.h>
  10. #include <malloc.h>
  11. #include <spi.h>
  12. #include <wait_bit.h>
  13. #include <asm/arch/rmobile.h>
  14. #include <asm/io.h>
  15. /* SH QSPI register bit masks <REG>_<BIT> */
  16. #define SPCR_MSTR 0x08
  17. #define SPCR_SPE 0x40
  18. #define SPSR_SPRFF 0x80
  19. #define SPSR_SPTEF 0x20
  20. #define SPPCR_IO3FV 0x04
  21. #define SPPCR_IO2FV 0x02
  22. #define SPPCR_IO1FV 0x01
  23. #define SPBDCR_RXBC0 BIT(0)
  24. #define SPCMD_SCKDEN BIT(15)
  25. #define SPCMD_SLNDEN BIT(14)
  26. #define SPCMD_SPNDEN BIT(13)
  27. #define SPCMD_SSLKP BIT(7)
  28. #define SPCMD_BRDV0 BIT(2)
  29. #define SPCMD_INIT1 SPCMD_SCKDEN | SPCMD_SLNDEN | \
  30. SPCMD_SPNDEN | SPCMD_SSLKP | \
  31. SPCMD_BRDV0
  32. #define SPCMD_INIT2 SPCMD_SPNDEN | SPCMD_SSLKP | \
  33. SPCMD_BRDV0
  34. #define SPBFCR_TXRST BIT(7)
  35. #define SPBFCR_RXRST BIT(6)
  36. #define SPBFCR_TXTRG 0x30
  37. #define SPBFCR_RXTRG 0x07
  38. /* SH QSPI register set */
  39. struct sh_qspi_regs {
  40. u8 spcr;
  41. u8 sslp;
  42. u8 sppcr;
  43. u8 spsr;
  44. u32 spdr;
  45. u8 spscr;
  46. u8 spssr;
  47. u8 spbr;
  48. u8 spdcr;
  49. u8 spckd;
  50. u8 sslnd;
  51. u8 spnd;
  52. u8 dummy0;
  53. u16 spcmd0;
  54. u16 spcmd1;
  55. u16 spcmd2;
  56. u16 spcmd3;
  57. u8 spbfcr;
  58. u8 dummy1;
  59. u16 spbdcr;
  60. u32 spbmul0;
  61. u32 spbmul1;
  62. u32 spbmul2;
  63. u32 spbmul3;
  64. };
  65. struct sh_qspi_slave {
  66. struct spi_slave slave;
  67. struct sh_qspi_regs *regs;
  68. };
  69. static inline struct sh_qspi_slave *to_sh_qspi(struct spi_slave *slave)
  70. {
  71. return container_of(slave, struct sh_qspi_slave, slave);
  72. }
  73. static void sh_qspi_init(struct sh_qspi_slave *ss)
  74. {
  75. /* QSPI initialize */
  76. /* Set master mode only */
  77. writeb(SPCR_MSTR, &ss->regs->spcr);
  78. /* Set SSL signal level */
  79. writeb(0x00, &ss->regs->sslp);
  80. /* Set MOSI signal value when transfer is in idle state */
  81. writeb(SPPCR_IO3FV|SPPCR_IO2FV, &ss->regs->sppcr);
  82. /* Set bit rate. See 58.3.8 Quad Serial Peripheral Interface */
  83. writeb(0x01, &ss->regs->spbr);
  84. /* Disable Dummy Data Transmission */
  85. writeb(0x00, &ss->regs->spdcr);
  86. /* Set clock delay value */
  87. writeb(0x00, &ss->regs->spckd);
  88. /* Set SSL negation delay value */
  89. writeb(0x00, &ss->regs->sslnd);
  90. /* Set next-access delay value */
  91. writeb(0x00, &ss->regs->spnd);
  92. /* Set equence command */
  93. writew(SPCMD_INIT2, &ss->regs->spcmd0);
  94. /* Reset transfer and receive Buffer */
  95. setbits_8(&ss->regs->spbfcr, SPBFCR_TXRST|SPBFCR_RXRST);
  96. /* Clear transfer and receive Buffer control bit */
  97. clrbits_8(&ss->regs->spbfcr, SPBFCR_TXRST|SPBFCR_RXRST);
  98. /* Set equence control method. Use equence0 only */
  99. writeb(0x00, &ss->regs->spscr);
  100. /* Enable SPI function */
  101. setbits_8(&ss->regs->spcr, SPCR_SPE);
  102. }
  103. int spi_cs_is_valid(unsigned int bus, unsigned int cs)
  104. {
  105. return 1;
  106. }
  107. void spi_cs_activate(struct spi_slave *slave)
  108. {
  109. struct sh_qspi_slave *ss = to_sh_qspi(slave);
  110. /* Set master mode only */
  111. writeb(SPCR_MSTR, &ss->regs->spcr);
  112. /* Set command */
  113. writew(SPCMD_INIT1, &ss->regs->spcmd0);
  114. /* Reset transfer and receive Buffer */
  115. setbits_8(&ss->regs->spbfcr, SPBFCR_TXRST|SPBFCR_RXRST);
  116. /* Clear transfer and receive Buffer control bit */
  117. clrbits_8(&ss->regs->spbfcr, SPBFCR_TXRST|SPBFCR_RXRST);
  118. /* Set equence control method. Use equence0 only */
  119. writeb(0x00, &ss->regs->spscr);
  120. /* Enable SPI function */
  121. setbits_8(&ss->regs->spcr, SPCR_SPE);
  122. }
  123. void spi_cs_deactivate(struct spi_slave *slave)
  124. {
  125. struct sh_qspi_slave *ss = to_sh_qspi(slave);
  126. /* Disable SPI Function */
  127. clrbits_8(&ss->regs->spcr, SPCR_SPE);
  128. }
  129. void spi_init(void)
  130. {
  131. /* nothing to do */
  132. }
  133. struct spi_slave *spi_setup_slave(unsigned int bus, unsigned int cs,
  134. unsigned int max_hz, unsigned int mode)
  135. {
  136. struct sh_qspi_slave *ss;
  137. if (!spi_cs_is_valid(bus, cs))
  138. return NULL;
  139. ss = spi_alloc_slave(struct sh_qspi_slave, bus, cs);
  140. if (!ss) {
  141. printf("SPI_error: Fail to allocate sh_qspi_slave\n");
  142. return NULL;
  143. }
  144. ss->regs = (struct sh_qspi_regs *)SH_QSPI_BASE;
  145. /* Init SH QSPI */
  146. sh_qspi_init(ss);
  147. return &ss->slave;
  148. }
  149. void spi_free_slave(struct spi_slave *slave)
  150. {
  151. struct sh_qspi_slave *spi = to_sh_qspi(slave);
  152. free(spi);
  153. }
  154. int spi_claim_bus(struct spi_slave *slave)
  155. {
  156. return 0;
  157. }
  158. void spi_release_bus(struct spi_slave *slave)
  159. {
  160. }
  161. int spi_xfer(struct spi_slave *slave, unsigned int bitlen, const void *dout,
  162. void *din, unsigned long flags)
  163. {
  164. struct sh_qspi_slave *ss = to_sh_qspi(slave);
  165. u32 nbyte, chunk;
  166. int i, ret = 0;
  167. u8 dtdata = 0, drdata;
  168. u8 *tdata = &dtdata, *rdata = &drdata;
  169. u32 *spbmul0 = &ss->regs->spbmul0;
  170. if (dout == NULL && din == NULL) {
  171. if (flags & SPI_XFER_END)
  172. spi_cs_deactivate(slave);
  173. return 0;
  174. }
  175. if (bitlen % 8) {
  176. printf("%s: bitlen is not 8bit alined %d", __func__, bitlen);
  177. return 1;
  178. }
  179. nbyte = bitlen / 8;
  180. if (flags & SPI_XFER_BEGIN) {
  181. spi_cs_activate(slave);
  182. /* Set 1048576 byte */
  183. writel(0x100000, spbmul0);
  184. }
  185. if (flags & SPI_XFER_END)
  186. writel(nbyte, spbmul0);
  187. if (dout != NULL)
  188. tdata = (u8 *)dout;
  189. if (din != NULL)
  190. rdata = din;
  191. while (nbyte > 0) {
  192. /*
  193. * Check if there is 32 Byte chunk and if there is, transfer
  194. * it in one burst, otherwise transfer on byte-by-byte basis.
  195. */
  196. chunk = (nbyte >= 32) ? 32 : 1;
  197. clrsetbits_8(&ss->regs->spbfcr, SPBFCR_TXTRG | SPBFCR_RXTRG,
  198. chunk == 32 ? SPBFCR_TXTRG | SPBFCR_RXTRG : 0);
  199. ret = wait_for_bit_8(&ss->regs->spsr, SPSR_SPTEF,
  200. true, 1000, true);
  201. if (ret)
  202. return ret;
  203. for (i = 0; i < chunk; i++) {
  204. writeb(*tdata, &ss->regs->spdr);
  205. if (dout != NULL)
  206. tdata++;
  207. }
  208. ret = wait_for_bit_8(&ss->regs->spsr, SPSR_SPRFF,
  209. true, 1000, true);
  210. if (ret)
  211. return ret;
  212. for (i = 0; i < chunk; i++) {
  213. *rdata = readb(&ss->regs->spdr);
  214. if (din != NULL)
  215. rdata++;
  216. }
  217. nbyte -= chunk;
  218. }
  219. if (flags & SPI_XFER_END)
  220. spi_cs_deactivate(slave);
  221. return ret;
  222. }