lan75xx.c 7.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Copyright (c) 2017 Microchip Technology Inc. All rights reserved.
  4. */
  5. #include <dm.h>
  6. #include <usb.h>
  7. #include <linux/mii.h>
  8. #include "usb_ether.h"
  9. #include "lan7x.h"
  10. /* LAN75xx specific register/bit defines */
  11. #define LAN75XX_HW_CFG_BIR BIT(7)
  12. #define LAN75XX_BURST_CAP 0x034
  13. #define LAN75XX_BULK_IN_DLY 0x03C
  14. #define LAN75XX_RFE_CTL 0x060
  15. #define LAN75XX_FCT_RX_CTL 0x090
  16. #define LAN75XX_FCT_TX_CTL 0x094
  17. #define LAN75XX_FCT_RX_FIFO_END 0x098
  18. #define LAN75XX_FCT_TX_FIFO_END 0x09C
  19. #define LAN75XX_FCT_FLOW 0x0A0
  20. /* MAC ADDRESS PERFECT FILTER For LAN75xx */
  21. #define LAN75XX_ADDR_FILTX 0x300
  22. #define LAN75XX_ADDR_FILTX_FB_VALID BIT(31)
  23. /*
  24. * Lan75xx infrastructure commands
  25. */
  26. static int lan75xx_phy_gig_workaround(struct usb_device *udev,
  27. struct ueth_data *dev)
  28. {
  29. int ret = 0;
  30. /* Only internal phy */
  31. /* Set the phy in Gig loopback */
  32. lan7x_mdio_write(udev, dev->phy_id, MII_BMCR,
  33. (BMCR_LOOPBACK | BMCR_SPEED1000));
  34. /* Wait for the link up */
  35. ret = lan7x_mdio_wait_for_bit(udev, "BMSR_LSTATUS",
  36. dev->phy_id, MII_BMSR, BMSR_LSTATUS,
  37. true, PHY_CONNECT_TIMEOUT_MS, 1);
  38. if (ret)
  39. return ret;
  40. /* phy reset */
  41. return lan7x_pmt_phy_reset(udev, dev);
  42. }
  43. static int lan75xx_update_flowcontrol(struct usb_device *udev,
  44. struct ueth_data *dev)
  45. {
  46. uint32_t flow = 0, fct_flow = 0;
  47. int ret;
  48. ret = lan7x_update_flowcontrol(udev, dev, &flow, &fct_flow);
  49. if (ret)
  50. return ret;
  51. ret = lan7x_write_reg(udev, LAN75XX_FCT_FLOW, fct_flow);
  52. if (ret)
  53. return ret;
  54. return lan7x_write_reg(udev, FLOW, flow);
  55. }
  56. static int lan75xx_set_receive_filter(struct usb_device *udev)
  57. {
  58. /* No multicast in u-boot */
  59. return lan7x_write_reg(udev, LAN75XX_RFE_CTL,
  60. RFE_CTL_BCAST_EN | RFE_CTL_DA_PERFECT);
  61. }
  62. /* starts the TX path */
  63. static void lan75xx_start_tx_path(struct usb_device *udev)
  64. {
  65. /* Enable Tx at MAC */
  66. lan7x_write_reg(udev, MAC_TX, MAC_TX_TXEN);
  67. /* Enable Tx at SCSRs */
  68. lan7x_write_reg(udev, LAN75XX_FCT_TX_CTL, FCT_TX_CTL_EN);
  69. }
  70. /* Starts the Receive path */
  71. static void lan75xx_start_rx_path(struct usb_device *udev)
  72. {
  73. /* Enable Rx at MAC */
  74. lan7x_write_reg(udev, MAC_RX,
  75. LAN7X_MAC_RX_MAX_SIZE_DEFAULT |
  76. MAC_RX_FCS_STRIP | MAC_RX_RXEN);
  77. /* Enable Rx at SCSRs */
  78. lan7x_write_reg(udev, LAN75XX_FCT_RX_CTL, FCT_RX_CTL_EN);
  79. }
  80. static int lan75xx_basic_reset(struct usb_device *udev,
  81. struct ueth_data *dev,
  82. struct lan7x_private *priv)
  83. {
  84. int ret;
  85. u32 val;
  86. ret = lan7x_basic_reset(udev, dev);
  87. if (ret)
  88. return ret;
  89. /* Keep the chip ID */
  90. ret = lan7x_read_reg(udev, ID_REV, &val);
  91. if (ret)
  92. return ret;
  93. debug("LAN75xx ID_REV = 0x%08x\n", val);
  94. priv->chipid = (val & ID_REV_CHIP_ID_MASK) >> 16;
  95. /* Respond to the IN token with a NAK */
  96. ret = lan7x_read_reg(udev, HW_CFG, &val);
  97. if (ret)
  98. return ret;
  99. val |= LAN75XX_HW_CFG_BIR;
  100. return lan7x_write_reg(udev, HW_CFG, val);
  101. }
  102. int lan75xx_write_hwaddr(struct udevice *dev)
  103. {
  104. struct usb_device *udev = dev_get_parent_priv(dev);
  105. struct eth_pdata *pdata = dev_get_platdata(dev);
  106. unsigned char *enetaddr = pdata->enetaddr;
  107. u32 addr_lo = get_unaligned_le32(&enetaddr[0]);
  108. u32 addr_hi = (u32)get_unaligned_le16(&enetaddr[4]);
  109. int ret;
  110. /* set hardware address */
  111. ret = lan7x_write_reg(udev, RX_ADDRL, addr_lo);
  112. if (ret)
  113. return ret;
  114. ret = lan7x_write_reg(udev, RX_ADDRH, addr_hi);
  115. if (ret)
  116. return ret;
  117. ret = lan7x_write_reg(udev, LAN75XX_ADDR_FILTX + 4, addr_lo);
  118. if (ret)
  119. return ret;
  120. addr_hi |= LAN75XX_ADDR_FILTX_FB_VALID;
  121. ret = lan7x_write_reg(udev, LAN75XX_ADDR_FILTX, addr_hi);
  122. if (ret)
  123. return ret;
  124. debug("MAC addr %pM written\n", enetaddr);
  125. return 0;
  126. }
  127. static int lan75xx_eth_start(struct udevice *dev)
  128. {
  129. struct usb_device *udev = dev_get_parent_priv(dev);
  130. struct lan7x_private *priv = dev_get_priv(dev);
  131. struct ueth_data *ueth = &priv->ueth;
  132. int ret;
  133. u32 write_buf;
  134. /* Reset and read Mac addr were done in probe() */
  135. ret = lan75xx_write_hwaddr(dev);
  136. if (ret)
  137. return ret;
  138. ret = lan7x_write_reg(udev, INT_STS, 0xFFFFFFFF);
  139. if (ret)
  140. return ret;
  141. ret = lan7x_write_reg(udev, LAN75XX_BURST_CAP, 0);
  142. if (ret)
  143. return ret;
  144. ret = lan7x_write_reg(udev, LAN75XX_BULK_IN_DLY, DEFAULT_BULK_IN_DELAY);
  145. if (ret)
  146. return ret;
  147. /* set FIFO sizes */
  148. write_buf = (MAX_RX_FIFO_SIZE - 512) / 512;
  149. ret = lan7x_write_reg(udev, LAN75XX_FCT_RX_FIFO_END, write_buf);
  150. if (ret)
  151. return ret;
  152. write_buf = (MAX_TX_FIFO_SIZE - 512) / 512;
  153. ret = lan7x_write_reg(udev, LAN75XX_FCT_TX_FIFO_END, write_buf);
  154. if (ret)
  155. return ret;
  156. /* Init Tx */
  157. ret = lan7x_write_reg(udev, FLOW, 0);
  158. if (ret)
  159. return ret;
  160. /* Init Rx. Set Vlan, keep default for VLAN on 75xx */
  161. ret = lan75xx_set_receive_filter(udev);
  162. if (ret)
  163. return ret;
  164. /* phy workaround for gig link */
  165. ret = lan75xx_phy_gig_workaround(udev, ueth);
  166. if (ret)
  167. return ret;
  168. /* Init PHY, autonego, and link */
  169. ret = lan7x_eth_phylib_connect(dev, &priv->ueth);
  170. if (ret)
  171. return ret;
  172. ret = lan7x_eth_phylib_config_start(dev);
  173. if (ret)
  174. return ret;
  175. /*
  176. * MAC_CR has to be set after PHY init.
  177. * MAC will auto detect the PHY speed.
  178. */
  179. ret = lan7x_read_reg(udev, MAC_CR, &write_buf);
  180. if (ret)
  181. return ret;
  182. write_buf |= MAC_CR_AUTO_DUPLEX | MAC_CR_AUTO_SPEED | MAC_CR_ADP;
  183. ret = lan7x_write_reg(udev, MAC_CR, write_buf);
  184. if (ret)
  185. return ret;
  186. lan75xx_start_tx_path(udev);
  187. lan75xx_start_rx_path(udev);
  188. return lan75xx_update_flowcontrol(udev, ueth);
  189. }
  190. int lan75xx_read_rom_hwaddr(struct udevice *dev)
  191. {
  192. struct usb_device *udev = dev_get_parent_priv(dev);
  193. struct eth_pdata *pdata = dev_get_platdata(dev);
  194. int ret;
  195. /*
  196. * Refer to the doc/README.enetaddr and doc/README.usb for
  197. * the U-Boot MAC address policy
  198. */
  199. ret = lan7x_read_eeprom_mac(pdata->enetaddr, udev);
  200. if (ret)
  201. memset(pdata->enetaddr, 0, 6);
  202. return 0;
  203. }
  204. static int lan75xx_eth_probe(struct udevice *dev)
  205. {
  206. struct usb_device *udev = dev_get_parent_priv(dev);
  207. struct lan7x_private *priv = dev_get_priv(dev);
  208. struct ueth_data *ueth = &priv->ueth;
  209. struct eth_pdata *pdata = dev_get_platdata(dev);
  210. int ret;
  211. /* Do a reset in order to get the MAC address from HW */
  212. if (lan75xx_basic_reset(udev, ueth, priv))
  213. return 0;
  214. /* Get the MAC address */
  215. /*
  216. * We must set the eth->enetaddr from HW because the upper layer
  217. * will force to use the environmental var (usbethaddr) or random if
  218. * there is no valid MAC address in eth->enetaddr.
  219. *
  220. * Refer to the doc/README.enetaddr and doc/README.usb for
  221. * the U-Boot MAC address policy
  222. */
  223. lan7x_read_eeprom_mac(pdata->enetaddr, udev);
  224. /* Do not return 0 for not finding MAC addr in HW */
  225. ret = usb_ether_register(dev, ueth, RX_URB_SIZE);
  226. if (ret)
  227. return ret;
  228. /* Register phylib */
  229. return lan7x_phylib_register(dev);
  230. }
  231. static const struct eth_ops lan75xx_eth_ops = {
  232. .start = lan75xx_eth_start,
  233. .send = lan7x_eth_send,
  234. .recv = lan7x_eth_recv,
  235. .free_pkt = lan7x_free_pkt,
  236. .stop = lan7x_eth_stop,
  237. .write_hwaddr = lan75xx_write_hwaddr,
  238. .read_rom_hwaddr = lan75xx_read_rom_hwaddr,
  239. };
  240. U_BOOT_DRIVER(lan75xx_eth) = {
  241. .name = "lan75xx_eth",
  242. .id = UCLASS_ETH,
  243. .probe = lan75xx_eth_probe,
  244. .remove = lan7x_eth_remove,
  245. .ops = &lan75xx_eth_ops,
  246. .priv_auto_alloc_size = sizeof(struct lan7x_private),
  247. .platdata_auto_alloc_size = sizeof(struct eth_pdata),
  248. };
  249. static const struct usb_device_id lan75xx_eth_id_table[] = {
  250. { USB_DEVICE(0x0424, 0x7500) }, /* LAN7500 USB Ethernet */
  251. { } /* Terminating entry */
  252. };
  253. U_BOOT_USB_DEVICE(lan75xx_eth, lan75xx_eth_id_table);