1
0

pll-dm644x.c 2.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * PLL clock descriptions for TI DM644X
  4. *
  5. * Copyright (C) 2018 David Lechner <david@lechnology.com>
  6. */
  7. #include <linux/bitops.h>
  8. #include <linux/clk/davinci.h>
  9. #include <linux/clkdev.h>
  10. #include <linux/init.h>
  11. #include <linux/types.h>
  12. #include "pll.h"
  13. static const struct davinci_pll_clk_info dm644x_pll1_info = {
  14. .name = "pll1",
  15. .pllm_mask = GENMASK(4, 0),
  16. .pllm_min = 1,
  17. .pllm_max = 32,
  18. .pllout_min_rate = 400000000,
  19. .pllout_max_rate = 600000000, /* 810MHz @ 1.3V, -810 only */
  20. .flags = PLL_HAS_CLKMODE | PLL_HAS_POSTDIV,
  21. };
  22. SYSCLK(1, pll1_sysclk1, pll1_pllen, 4, SYSCLK_FIXED_DIV);
  23. SYSCLK(2, pll1_sysclk2, pll1_pllen, 4, SYSCLK_FIXED_DIV);
  24. SYSCLK(3, pll1_sysclk3, pll1_pllen, 4, SYSCLK_FIXED_DIV);
  25. SYSCLK(5, pll1_sysclk5, pll1_pllen, 4, SYSCLK_FIXED_DIV);
  26. int dm644x_pll1_init(struct device *dev, void __iomem *base, struct regmap *cfgchip)
  27. {
  28. struct clk *clk;
  29. davinci_pll_clk_register(dev, &dm644x_pll1_info, "ref_clk", base, cfgchip);
  30. clk = davinci_pll_sysclk_register(dev, &pll1_sysclk1, base);
  31. clk_register_clkdev(clk, "pll1_sysclk1", "dm644x-psc");
  32. clk = davinci_pll_sysclk_register(dev, &pll1_sysclk2, base);
  33. clk_register_clkdev(clk, "pll1_sysclk2", "dm644x-psc");
  34. clk = davinci_pll_sysclk_register(dev, &pll1_sysclk3, base);
  35. clk_register_clkdev(clk, "pll1_sysclk3", "dm644x-psc");
  36. clk = davinci_pll_sysclk_register(dev, &pll1_sysclk5, base);
  37. clk_register_clkdev(clk, "pll1_sysclk5", "dm644x-psc");
  38. clk = davinci_pll_auxclk_register(dev, "pll1_auxclk", base);
  39. clk_register_clkdev(clk, "pll1_auxclk", "dm644x-psc");
  40. davinci_pll_sysclkbp_clk_register(dev, "pll1_sysclkbp", base);
  41. return 0;
  42. }
  43. static const struct davinci_pll_clk_info dm644x_pll2_info = {
  44. .name = "pll2",
  45. .pllm_mask = GENMASK(4, 0),
  46. .pllm_min = 1,
  47. .pllm_max = 32,
  48. .pllout_min_rate = 400000000,
  49. .pllout_max_rate = 900000000,
  50. .flags = PLL_HAS_POSTDIV | PLL_POSTDIV_FIXED_DIV,
  51. };
  52. SYSCLK(1, pll2_sysclk1, pll2_pllen, 4, 0);
  53. SYSCLK(2, pll2_sysclk2, pll2_pllen, 4, 0);
  54. int dm644x_pll2_init(struct device *dev, void __iomem *base, struct regmap *cfgchip)
  55. {
  56. davinci_pll_clk_register(dev, &dm644x_pll2_info, "oscin", base, cfgchip);
  57. davinci_pll_sysclk_register(dev, &pll2_sysclk1, base);
  58. davinci_pll_sysclk_register(dev, &pll2_sysclk2, base);
  59. davinci_pll_sysclkbp_clk_register(dev, "pll2_sysclkbp", base);
  60. return 0;
  61. }