clk-tegra20.c 41 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183
  1. /*
  2. * Copyright (c) 2012, NVIDIA CORPORATION. All rights reserved.
  3. *
  4. * This program is free software; you can redistribute it and/or modify it
  5. * under the terms and conditions of the GNU General Public License,
  6. * version 2, as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope it will be useful, but WITHOUT
  9. * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
  10. * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
  11. * more details.
  12. *
  13. * You should have received a copy of the GNU General Public License
  14. * along with this program. If not, see <http://www.gnu.org/licenses/>.
  15. */
  16. #include <linux/io.h>
  17. #include <linux/clk-provider.h>
  18. #include <linux/clkdev.h>
  19. #include <linux/of.h>
  20. #include <linux/of_address.h>
  21. #include <linux/clk/tegra.h>
  22. #include <linux/delay.h>
  23. #include <dt-bindings/clock/tegra20-car.h>
  24. #include "clk.h"
  25. #include "clk-id.h"
  26. #define MISC_CLK_ENB 0x48
  27. #define OSC_CTRL 0x50
  28. #define OSC_CTRL_OSC_FREQ_MASK (3<<30)
  29. #define OSC_CTRL_OSC_FREQ_13MHZ (0<<30)
  30. #define OSC_CTRL_OSC_FREQ_19_2MHZ (1<<30)
  31. #define OSC_CTRL_OSC_FREQ_12MHZ (2<<30)
  32. #define OSC_CTRL_OSC_FREQ_26MHZ (3<<30)
  33. #define OSC_CTRL_MASK (0x3f2 | OSC_CTRL_OSC_FREQ_MASK)
  34. #define OSC_CTRL_PLL_REF_DIV_MASK (3<<28)
  35. #define OSC_CTRL_PLL_REF_DIV_1 (0<<28)
  36. #define OSC_CTRL_PLL_REF_DIV_2 (1<<28)
  37. #define OSC_CTRL_PLL_REF_DIV_4 (2<<28)
  38. #define OSC_FREQ_DET 0x58
  39. #define OSC_FREQ_DET_TRIG (1<<31)
  40. #define OSC_FREQ_DET_STATUS 0x5c
  41. #define OSC_FREQ_DET_BUSY (1<<31)
  42. #define OSC_FREQ_DET_CNT_MASK 0xFFFF
  43. #define TEGRA20_CLK_PERIPH_BANKS 3
  44. #define PLLS_BASE 0xf0
  45. #define PLLS_MISC 0xf4
  46. #define PLLC_BASE 0x80
  47. #define PLLC_MISC 0x8c
  48. #define PLLM_BASE 0x90
  49. #define PLLM_MISC 0x9c
  50. #define PLLP_BASE 0xa0
  51. #define PLLP_MISC 0xac
  52. #define PLLA_BASE 0xb0
  53. #define PLLA_MISC 0xbc
  54. #define PLLU_BASE 0xc0
  55. #define PLLU_MISC 0xcc
  56. #define PLLD_BASE 0xd0
  57. #define PLLD_MISC 0xdc
  58. #define PLLX_BASE 0xe0
  59. #define PLLX_MISC 0xe4
  60. #define PLLE_BASE 0xe8
  61. #define PLLE_MISC 0xec
  62. #define PLL_BASE_LOCK BIT(27)
  63. #define PLLE_MISC_LOCK BIT(11)
  64. #define PLL_MISC_LOCK_ENABLE 18
  65. #define PLLDU_MISC_LOCK_ENABLE 22
  66. #define PLLE_MISC_LOCK_ENABLE 9
  67. #define PLLC_OUT 0x84
  68. #define PLLM_OUT 0x94
  69. #define PLLP_OUTA 0xa4
  70. #define PLLP_OUTB 0xa8
  71. #define PLLA_OUT 0xb4
  72. #define CCLK_BURST_POLICY 0x20
  73. #define SUPER_CCLK_DIVIDER 0x24
  74. #define SCLK_BURST_POLICY 0x28
  75. #define SUPER_SCLK_DIVIDER 0x2c
  76. #define CLK_SYSTEM_RATE 0x30
  77. #define CCLK_BURST_POLICY_SHIFT 28
  78. #define CCLK_RUN_POLICY_SHIFT 4
  79. #define CCLK_IDLE_POLICY_SHIFT 0
  80. #define CCLK_IDLE_POLICY 1
  81. #define CCLK_RUN_POLICY 2
  82. #define CCLK_BURST_POLICY_PLLX 8
  83. #define CLK_SOURCE_I2S1 0x100
  84. #define CLK_SOURCE_I2S2 0x104
  85. #define CLK_SOURCE_PWM 0x110
  86. #define CLK_SOURCE_SPI 0x114
  87. #define CLK_SOURCE_XIO 0x120
  88. #define CLK_SOURCE_TWC 0x12c
  89. #define CLK_SOURCE_IDE 0x144
  90. #define CLK_SOURCE_HDMI 0x18c
  91. #define CLK_SOURCE_DISP1 0x138
  92. #define CLK_SOURCE_DISP2 0x13c
  93. #define CLK_SOURCE_CSITE 0x1d4
  94. #define CLK_SOURCE_I2C1 0x124
  95. #define CLK_SOURCE_I2C2 0x198
  96. #define CLK_SOURCE_I2C3 0x1b8
  97. #define CLK_SOURCE_DVC 0x128
  98. #define CLK_SOURCE_UARTA 0x178
  99. #define CLK_SOURCE_UARTB 0x17c
  100. #define CLK_SOURCE_UARTC 0x1a0
  101. #define CLK_SOURCE_UARTD 0x1c0
  102. #define CLK_SOURCE_UARTE 0x1c4
  103. #define CLK_SOURCE_EMC 0x19c
  104. #define AUDIO_SYNC_CLK 0x38
  105. /* Tegra CPU clock and reset control regs */
  106. #define TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX 0x4c
  107. #define TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET 0x340
  108. #define TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_CLR 0x344
  109. #define CPU_CLOCK(cpu) (0x1 << (8 + cpu))
  110. #define CPU_RESET(cpu) (0x1111ul << (cpu))
  111. #ifdef CONFIG_PM_SLEEP
  112. static struct cpu_clk_suspend_context {
  113. u32 pllx_misc;
  114. u32 pllx_base;
  115. u32 cpu_burst;
  116. u32 clk_csite_src;
  117. u32 cclk_divider;
  118. } tegra20_cpu_clk_sctx;
  119. #endif
  120. static void __iomem *clk_base;
  121. static void __iomem *pmc_base;
  122. static DEFINE_SPINLOCK(emc_lock);
  123. #define TEGRA_INIT_DATA_MUX(_name, _parents, _offset, \
  124. _clk_num, _gate_flags, _clk_id) \
  125. TEGRA_INIT_DATA(_name, NULL, NULL, _parents, _offset, \
  126. 30, 2, 0, 0, 8, 1, TEGRA_DIVIDER_ROUND_UP, \
  127. _clk_num, \
  128. _gate_flags, _clk_id)
  129. #define TEGRA_INIT_DATA_DIV16(_name, _parents, _offset, \
  130. _clk_num, _gate_flags, _clk_id) \
  131. TEGRA_INIT_DATA(_name, NULL, NULL, _parents, _offset, \
  132. 30, 2, 0, 0, 16, 0, TEGRA_DIVIDER_ROUND_UP, \
  133. _clk_num, _gate_flags, \
  134. _clk_id)
  135. #define TEGRA_INIT_DATA_NODIV(_name, _parents, _offset, \
  136. _mux_shift, _mux_width, _clk_num, \
  137. _gate_flags, _clk_id) \
  138. TEGRA_INIT_DATA(_name, NULL, NULL, _parents, _offset, \
  139. _mux_shift, _mux_width, 0, 0, 0, 0, 0, \
  140. _clk_num, _gate_flags, \
  141. _clk_id)
  142. static struct clk **clks;
  143. static struct tegra_clk_pll_freq_table pll_c_freq_table[] = {
  144. { 12000000, 600000000, 600, 12, 1, 8 },
  145. { 13000000, 600000000, 600, 13, 1, 8 },
  146. { 19200000, 600000000, 500, 16, 1, 6 },
  147. { 26000000, 600000000, 600, 26, 1, 8 },
  148. { 0, 0, 0, 0, 0, 0 },
  149. };
  150. static struct tegra_clk_pll_freq_table pll_m_freq_table[] = {
  151. { 12000000, 666000000, 666, 12, 1, 8 },
  152. { 13000000, 666000000, 666, 13, 1, 8 },
  153. { 19200000, 666000000, 555, 16, 1, 8 },
  154. { 26000000, 666000000, 666, 26, 1, 8 },
  155. { 12000000, 600000000, 600, 12, 1, 8 },
  156. { 13000000, 600000000, 600, 13, 1, 8 },
  157. { 19200000, 600000000, 375, 12, 1, 6 },
  158. { 26000000, 600000000, 600, 26, 1, 8 },
  159. { 0, 0, 0, 0, 0, 0 },
  160. };
  161. static struct tegra_clk_pll_freq_table pll_p_freq_table[] = {
  162. { 12000000, 216000000, 432, 12, 2, 8 },
  163. { 13000000, 216000000, 432, 13, 2, 8 },
  164. { 19200000, 216000000, 90, 4, 2, 1 },
  165. { 26000000, 216000000, 432, 26, 2, 8 },
  166. { 12000000, 432000000, 432, 12, 1, 8 },
  167. { 13000000, 432000000, 432, 13, 1, 8 },
  168. { 19200000, 432000000, 90, 4, 1, 1 },
  169. { 26000000, 432000000, 432, 26, 1, 8 },
  170. { 0, 0, 0, 0, 0, 0 },
  171. };
  172. static struct tegra_clk_pll_freq_table pll_a_freq_table[] = {
  173. { 28800000, 56448000, 49, 25, 1, 1 },
  174. { 28800000, 73728000, 64, 25, 1, 1 },
  175. { 28800000, 24000000, 5, 6, 1, 1 },
  176. { 0, 0, 0, 0, 0, 0 },
  177. };
  178. static struct tegra_clk_pll_freq_table pll_d_freq_table[] = {
  179. { 12000000, 216000000, 216, 12, 1, 4 },
  180. { 13000000, 216000000, 216, 13, 1, 4 },
  181. { 19200000, 216000000, 135, 12, 1, 3 },
  182. { 26000000, 216000000, 216, 26, 1, 4 },
  183. { 12000000, 594000000, 594, 12, 1, 8 },
  184. { 13000000, 594000000, 594, 13, 1, 8 },
  185. { 19200000, 594000000, 495, 16, 1, 8 },
  186. { 26000000, 594000000, 594, 26, 1, 8 },
  187. { 12000000, 1000000000, 1000, 12, 1, 12 },
  188. { 13000000, 1000000000, 1000, 13, 1, 12 },
  189. { 19200000, 1000000000, 625, 12, 1, 8 },
  190. { 26000000, 1000000000, 1000, 26, 1, 12 },
  191. { 0, 0, 0, 0, 0, 0 },
  192. };
  193. static struct tegra_clk_pll_freq_table pll_u_freq_table[] = {
  194. { 12000000, 480000000, 960, 12, 1, 0 },
  195. { 13000000, 480000000, 960, 13, 1, 0 },
  196. { 19200000, 480000000, 200, 4, 1, 0 },
  197. { 26000000, 480000000, 960, 26, 1, 0 },
  198. { 0, 0, 0, 0, 0, 0 },
  199. };
  200. static struct tegra_clk_pll_freq_table pll_x_freq_table[] = {
  201. /* 1 GHz */
  202. { 12000000, 1000000000, 1000, 12, 1, 12 },
  203. { 13000000, 1000000000, 1000, 13, 1, 12 },
  204. { 19200000, 1000000000, 625, 12, 1, 8 },
  205. { 26000000, 1000000000, 1000, 26, 1, 12 },
  206. /* 912 MHz */
  207. { 12000000, 912000000, 912, 12, 1, 12 },
  208. { 13000000, 912000000, 912, 13, 1, 12 },
  209. { 19200000, 912000000, 760, 16, 1, 8 },
  210. { 26000000, 912000000, 912, 26, 1, 12 },
  211. /* 816 MHz */
  212. { 12000000, 816000000, 816, 12, 1, 12 },
  213. { 13000000, 816000000, 816, 13, 1, 12 },
  214. { 19200000, 816000000, 680, 16, 1, 8 },
  215. { 26000000, 816000000, 816, 26, 1, 12 },
  216. /* 760 MHz */
  217. { 12000000, 760000000, 760, 12, 1, 12 },
  218. { 13000000, 760000000, 760, 13, 1, 12 },
  219. { 19200000, 760000000, 950, 24, 1, 8 },
  220. { 26000000, 760000000, 760, 26, 1, 12 },
  221. /* 750 MHz */
  222. { 12000000, 750000000, 750, 12, 1, 12 },
  223. { 13000000, 750000000, 750, 13, 1, 12 },
  224. { 19200000, 750000000, 625, 16, 1, 8 },
  225. { 26000000, 750000000, 750, 26, 1, 12 },
  226. /* 608 MHz */
  227. { 12000000, 608000000, 608, 12, 1, 12 },
  228. { 13000000, 608000000, 608, 13, 1, 12 },
  229. { 19200000, 608000000, 380, 12, 1, 8 },
  230. { 26000000, 608000000, 608, 26, 1, 12 },
  231. /* 456 MHz */
  232. { 12000000, 456000000, 456, 12, 1, 12 },
  233. { 13000000, 456000000, 456, 13, 1, 12 },
  234. { 19200000, 456000000, 380, 16, 1, 8 },
  235. { 26000000, 456000000, 456, 26, 1, 12 },
  236. /* 312 MHz */
  237. { 12000000, 312000000, 312, 12, 1, 12 },
  238. { 13000000, 312000000, 312, 13, 1, 12 },
  239. { 19200000, 312000000, 260, 16, 1, 8 },
  240. { 26000000, 312000000, 312, 26, 1, 12 },
  241. { 0, 0, 0, 0, 0, 0 },
  242. };
  243. static const struct pdiv_map plle_p[] = {
  244. { .pdiv = 1, .hw_val = 1 },
  245. { .pdiv = 0, .hw_val = 0 },
  246. };
  247. static struct tegra_clk_pll_freq_table pll_e_freq_table[] = {
  248. { 12000000, 100000000, 200, 24, 1, 0 },
  249. { 0, 0, 0, 0, 0, 0 },
  250. };
  251. /* PLL parameters */
  252. static struct tegra_clk_pll_params pll_c_params = {
  253. .input_min = 2000000,
  254. .input_max = 31000000,
  255. .cf_min = 1000000,
  256. .cf_max = 6000000,
  257. .vco_min = 20000000,
  258. .vco_max = 1400000000,
  259. .base_reg = PLLC_BASE,
  260. .misc_reg = PLLC_MISC,
  261. .lock_mask = PLL_BASE_LOCK,
  262. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  263. .lock_delay = 300,
  264. .freq_table = pll_c_freq_table,
  265. .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_HAS_LOCK_ENABLE,
  266. };
  267. static struct tegra_clk_pll_params pll_m_params = {
  268. .input_min = 2000000,
  269. .input_max = 31000000,
  270. .cf_min = 1000000,
  271. .cf_max = 6000000,
  272. .vco_min = 20000000,
  273. .vco_max = 1200000000,
  274. .base_reg = PLLM_BASE,
  275. .misc_reg = PLLM_MISC,
  276. .lock_mask = PLL_BASE_LOCK,
  277. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  278. .lock_delay = 300,
  279. .freq_table = pll_m_freq_table,
  280. .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_HAS_LOCK_ENABLE,
  281. };
  282. static struct tegra_clk_pll_params pll_p_params = {
  283. .input_min = 2000000,
  284. .input_max = 31000000,
  285. .cf_min = 1000000,
  286. .cf_max = 6000000,
  287. .vco_min = 20000000,
  288. .vco_max = 1400000000,
  289. .base_reg = PLLP_BASE,
  290. .misc_reg = PLLP_MISC,
  291. .lock_mask = PLL_BASE_LOCK,
  292. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  293. .lock_delay = 300,
  294. .freq_table = pll_p_freq_table,
  295. .flags = TEGRA_PLL_FIXED | TEGRA_PLL_HAS_CPCON |
  296. TEGRA_PLL_HAS_LOCK_ENABLE,
  297. .fixed_rate = 216000000,
  298. };
  299. static struct tegra_clk_pll_params pll_a_params = {
  300. .input_min = 2000000,
  301. .input_max = 31000000,
  302. .cf_min = 1000000,
  303. .cf_max = 6000000,
  304. .vco_min = 20000000,
  305. .vco_max = 1400000000,
  306. .base_reg = PLLA_BASE,
  307. .misc_reg = PLLA_MISC,
  308. .lock_mask = PLL_BASE_LOCK,
  309. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  310. .lock_delay = 300,
  311. .freq_table = pll_a_freq_table,
  312. .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_HAS_LOCK_ENABLE,
  313. };
  314. static struct tegra_clk_pll_params pll_d_params = {
  315. .input_min = 2000000,
  316. .input_max = 40000000,
  317. .cf_min = 1000000,
  318. .cf_max = 6000000,
  319. .vco_min = 40000000,
  320. .vco_max = 1000000000,
  321. .base_reg = PLLD_BASE,
  322. .misc_reg = PLLD_MISC,
  323. .lock_mask = PLL_BASE_LOCK,
  324. .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
  325. .lock_delay = 1000,
  326. .freq_table = pll_d_freq_table,
  327. .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_HAS_LOCK_ENABLE,
  328. };
  329. static const struct pdiv_map pllu_p[] = {
  330. { .pdiv = 1, .hw_val = 1 },
  331. { .pdiv = 2, .hw_val = 0 },
  332. { .pdiv = 0, .hw_val = 0 },
  333. };
  334. static struct tegra_clk_pll_params pll_u_params = {
  335. .input_min = 2000000,
  336. .input_max = 40000000,
  337. .cf_min = 1000000,
  338. .cf_max = 6000000,
  339. .vco_min = 48000000,
  340. .vco_max = 960000000,
  341. .base_reg = PLLU_BASE,
  342. .misc_reg = PLLU_MISC,
  343. .lock_mask = PLL_BASE_LOCK,
  344. .lock_enable_bit_idx = PLLDU_MISC_LOCK_ENABLE,
  345. .lock_delay = 1000,
  346. .pdiv_tohw = pllu_p,
  347. .freq_table = pll_u_freq_table,
  348. .flags = TEGRA_PLLU | TEGRA_PLL_HAS_CPCON | TEGRA_PLL_HAS_LOCK_ENABLE,
  349. };
  350. static struct tegra_clk_pll_params pll_x_params = {
  351. .input_min = 2000000,
  352. .input_max = 31000000,
  353. .cf_min = 1000000,
  354. .cf_max = 6000000,
  355. .vco_min = 20000000,
  356. .vco_max = 1200000000,
  357. .base_reg = PLLX_BASE,
  358. .misc_reg = PLLX_MISC,
  359. .lock_mask = PLL_BASE_LOCK,
  360. .lock_enable_bit_idx = PLL_MISC_LOCK_ENABLE,
  361. .lock_delay = 300,
  362. .freq_table = pll_x_freq_table,
  363. .flags = TEGRA_PLL_HAS_CPCON | TEGRA_PLL_HAS_LOCK_ENABLE,
  364. };
  365. static struct tegra_clk_pll_params pll_e_params = {
  366. .input_min = 12000000,
  367. .input_max = 12000000,
  368. .cf_min = 0,
  369. .cf_max = 0,
  370. .vco_min = 0,
  371. .vco_max = 0,
  372. .base_reg = PLLE_BASE,
  373. .misc_reg = PLLE_MISC,
  374. .lock_mask = PLLE_MISC_LOCK,
  375. .lock_enable_bit_idx = PLLE_MISC_LOCK_ENABLE,
  376. .lock_delay = 0,
  377. .pdiv_tohw = plle_p,
  378. .freq_table = pll_e_freq_table,
  379. .flags = TEGRA_PLL_FIXED | TEGRA_PLL_LOCK_MISC |
  380. TEGRA_PLL_HAS_LOCK_ENABLE,
  381. .fixed_rate = 100000000,
  382. };
  383. static struct tegra_devclk devclks[] __initdata = {
  384. { .con_id = "pll_c", .dt_id = TEGRA20_CLK_PLL_C },
  385. { .con_id = "pll_c_out1", .dt_id = TEGRA20_CLK_PLL_C_OUT1 },
  386. { .con_id = "pll_p", .dt_id = TEGRA20_CLK_PLL_P },
  387. { .con_id = "pll_p_out1", .dt_id = TEGRA20_CLK_PLL_P_OUT1 },
  388. { .con_id = "pll_p_out2", .dt_id = TEGRA20_CLK_PLL_P_OUT2 },
  389. { .con_id = "pll_p_out3", .dt_id = TEGRA20_CLK_PLL_P_OUT3 },
  390. { .con_id = "pll_p_out4", .dt_id = TEGRA20_CLK_PLL_P_OUT4 },
  391. { .con_id = "pll_m", .dt_id = TEGRA20_CLK_PLL_M },
  392. { .con_id = "pll_m_out1", .dt_id = TEGRA20_CLK_PLL_M_OUT1 },
  393. { .con_id = "pll_x", .dt_id = TEGRA20_CLK_PLL_X },
  394. { .con_id = "pll_u", .dt_id = TEGRA20_CLK_PLL_U },
  395. { .con_id = "pll_d", .dt_id = TEGRA20_CLK_PLL_D },
  396. { .con_id = "pll_d_out0", .dt_id = TEGRA20_CLK_PLL_D_OUT0 },
  397. { .con_id = "pll_a", .dt_id = TEGRA20_CLK_PLL_A },
  398. { .con_id = "pll_a_out0", .dt_id = TEGRA20_CLK_PLL_A_OUT0 },
  399. { .con_id = "pll_e", .dt_id = TEGRA20_CLK_PLL_E },
  400. { .con_id = "cclk", .dt_id = TEGRA20_CLK_CCLK },
  401. { .con_id = "sclk", .dt_id = TEGRA20_CLK_SCLK },
  402. { .con_id = "hclk", .dt_id = TEGRA20_CLK_HCLK },
  403. { .con_id = "pclk", .dt_id = TEGRA20_CLK_PCLK },
  404. { .con_id = "fuse", .dt_id = TEGRA20_CLK_FUSE },
  405. { .con_id = "twd", .dt_id = TEGRA20_CLK_TWD },
  406. { .con_id = "audio", .dt_id = TEGRA20_CLK_AUDIO },
  407. { .con_id = "audio_2x", .dt_id = TEGRA20_CLK_AUDIO_2X },
  408. { .dev_id = "tegra20-ac97", .dt_id = TEGRA20_CLK_AC97 },
  409. { .dev_id = "tegra-apbdma", .dt_id = TEGRA20_CLK_APBDMA },
  410. { .dev_id = "rtc-tegra", .dt_id = TEGRA20_CLK_RTC },
  411. { .dev_id = "timer", .dt_id = TEGRA20_CLK_TIMER },
  412. { .dev_id = "tegra-kbc", .dt_id = TEGRA20_CLK_KBC },
  413. { .con_id = "csus", .dev_id = "tegra_camera", .dt_id = TEGRA20_CLK_CSUS },
  414. { .con_id = "vcp", .dev_id = "tegra-avp", .dt_id = TEGRA20_CLK_VCP },
  415. { .con_id = "bsea", .dev_id = "tegra-avp", .dt_id = TEGRA20_CLK_BSEA },
  416. { .con_id = "bsev", .dev_id = "tegra-aes", .dt_id = TEGRA20_CLK_BSEV },
  417. { .con_id = "emc", .dt_id = TEGRA20_CLK_EMC },
  418. { .dev_id = "fsl-tegra-udc", .dt_id = TEGRA20_CLK_USBD },
  419. { .dev_id = "tegra-ehci.1", .dt_id = TEGRA20_CLK_USB2 },
  420. { .dev_id = "tegra-ehci.2", .dt_id = TEGRA20_CLK_USB3 },
  421. { .dev_id = "dsi", .dt_id = TEGRA20_CLK_DSI },
  422. { .con_id = "csi", .dev_id = "tegra_camera", .dt_id = TEGRA20_CLK_CSI },
  423. { .con_id = "isp", .dev_id = "tegra_camera", .dt_id = TEGRA20_CLK_ISP },
  424. { .con_id = "pex", .dt_id = TEGRA20_CLK_PEX },
  425. { .con_id = "afi", .dt_id = TEGRA20_CLK_AFI },
  426. { .con_id = "cdev1", .dt_id = TEGRA20_CLK_CDEV1 },
  427. { .con_id = "cdev2", .dt_id = TEGRA20_CLK_CDEV2 },
  428. { .con_id = "clk_32k", .dt_id = TEGRA20_CLK_CLK_32K },
  429. { .con_id = "blink", .dt_id = TEGRA20_CLK_BLINK },
  430. { .con_id = "clk_m", .dt_id = TEGRA20_CLK_CLK_M },
  431. { .con_id = "pll_ref", .dt_id = TEGRA20_CLK_PLL_REF },
  432. { .dev_id = "tegra20-i2s.0", .dt_id = TEGRA20_CLK_I2S1 },
  433. { .dev_id = "tegra20-i2s.1", .dt_id = TEGRA20_CLK_I2S2 },
  434. { .con_id = "spdif_out", .dev_id = "tegra20-spdif", .dt_id = TEGRA20_CLK_SPDIF_OUT },
  435. { .con_id = "spdif_in", .dev_id = "tegra20-spdif", .dt_id = TEGRA20_CLK_SPDIF_IN },
  436. { .dev_id = "spi_tegra.0", .dt_id = TEGRA20_CLK_SBC1 },
  437. { .dev_id = "spi_tegra.1", .dt_id = TEGRA20_CLK_SBC2 },
  438. { .dev_id = "spi_tegra.2", .dt_id = TEGRA20_CLK_SBC3 },
  439. { .dev_id = "spi_tegra.3", .dt_id = TEGRA20_CLK_SBC4 },
  440. { .dev_id = "spi", .dt_id = TEGRA20_CLK_SPI },
  441. { .dev_id = "xio", .dt_id = TEGRA20_CLK_XIO },
  442. { .dev_id = "twc", .dt_id = TEGRA20_CLK_TWC },
  443. { .dev_id = "ide", .dt_id = TEGRA20_CLK_IDE },
  444. { .dev_id = "tegra_nand", .dt_id = TEGRA20_CLK_NDFLASH },
  445. { .dev_id = "vfir", .dt_id = TEGRA20_CLK_VFIR },
  446. { .dev_id = "csite", .dt_id = TEGRA20_CLK_CSITE },
  447. { .dev_id = "la", .dt_id = TEGRA20_CLK_LA },
  448. { .dev_id = "tegra_w1", .dt_id = TEGRA20_CLK_OWR },
  449. { .dev_id = "mipi", .dt_id = TEGRA20_CLK_MIPI },
  450. { .dev_id = "vde", .dt_id = TEGRA20_CLK_VDE },
  451. { .con_id = "vi", .dev_id = "tegra_camera", .dt_id = TEGRA20_CLK_VI },
  452. { .dev_id = "epp", .dt_id = TEGRA20_CLK_EPP },
  453. { .dev_id = "mpe", .dt_id = TEGRA20_CLK_MPE },
  454. { .dev_id = "host1x", .dt_id = TEGRA20_CLK_HOST1X },
  455. { .dev_id = "3d", .dt_id = TEGRA20_CLK_GR3D },
  456. { .dev_id = "2d", .dt_id = TEGRA20_CLK_GR2D },
  457. { .dev_id = "tegra-nor", .dt_id = TEGRA20_CLK_NOR },
  458. { .dev_id = "sdhci-tegra.0", .dt_id = TEGRA20_CLK_SDMMC1 },
  459. { .dev_id = "sdhci-tegra.1", .dt_id = TEGRA20_CLK_SDMMC2 },
  460. { .dev_id = "sdhci-tegra.2", .dt_id = TEGRA20_CLK_SDMMC3 },
  461. { .dev_id = "sdhci-tegra.3", .dt_id = TEGRA20_CLK_SDMMC4 },
  462. { .dev_id = "cve", .dt_id = TEGRA20_CLK_CVE },
  463. { .dev_id = "tvo", .dt_id = TEGRA20_CLK_TVO },
  464. { .dev_id = "tvdac", .dt_id = TEGRA20_CLK_TVDAC },
  465. { .con_id = "vi_sensor", .dev_id = "tegra_camera", .dt_id = TEGRA20_CLK_VI_SENSOR },
  466. { .dev_id = "hdmi", .dt_id = TEGRA20_CLK_HDMI },
  467. { .con_id = "div-clk", .dev_id = "tegra-i2c.0", .dt_id = TEGRA20_CLK_I2C1 },
  468. { .con_id = "div-clk", .dev_id = "tegra-i2c.1", .dt_id = TEGRA20_CLK_I2C2 },
  469. { .con_id = "div-clk", .dev_id = "tegra-i2c.2", .dt_id = TEGRA20_CLK_I2C3 },
  470. { .con_id = "div-clk", .dev_id = "tegra-i2c.3", .dt_id = TEGRA20_CLK_DVC },
  471. { .dev_id = "tegra-pwm", .dt_id = TEGRA20_CLK_PWM },
  472. { .dev_id = "tegra_uart.0", .dt_id = TEGRA20_CLK_UARTA },
  473. { .dev_id = "tegra_uart.1", .dt_id = TEGRA20_CLK_UARTB },
  474. { .dev_id = "tegra_uart.2", .dt_id = TEGRA20_CLK_UARTC },
  475. { .dev_id = "tegra_uart.3", .dt_id = TEGRA20_CLK_UARTD },
  476. { .dev_id = "tegra_uart.4", .dt_id = TEGRA20_CLK_UARTE },
  477. { .dev_id = "tegradc.0", .dt_id = TEGRA20_CLK_DISP1 },
  478. { .dev_id = "tegradc.1", .dt_id = TEGRA20_CLK_DISP2 },
  479. };
  480. static struct tegra_clk tegra20_clks[tegra_clk_max] __initdata = {
  481. [tegra_clk_ahbdma] = { .dt_id = TEGRA20_CLK_AHBDMA, .present = true },
  482. [tegra_clk_apbdma] = { .dt_id = TEGRA20_CLK_APBDMA, .present = true },
  483. [tegra_clk_spdif_out] = { .dt_id = TEGRA20_CLK_SPDIF_OUT, .present = true },
  484. [tegra_clk_spdif_in] = { .dt_id = TEGRA20_CLK_SPDIF_IN, .present = true },
  485. [tegra_clk_sdmmc1] = { .dt_id = TEGRA20_CLK_SDMMC1, .present = true },
  486. [tegra_clk_sdmmc2] = { .dt_id = TEGRA20_CLK_SDMMC2, .present = true },
  487. [tegra_clk_sdmmc3] = { .dt_id = TEGRA20_CLK_SDMMC3, .present = true },
  488. [tegra_clk_sdmmc4] = { .dt_id = TEGRA20_CLK_SDMMC4, .present = true },
  489. [tegra_clk_la] = { .dt_id = TEGRA20_CLK_LA, .present = true },
  490. [tegra_clk_csite] = { .dt_id = TEGRA20_CLK_CSITE, .present = true },
  491. [tegra_clk_vfir] = { .dt_id = TEGRA20_CLK_VFIR, .present = true },
  492. [tegra_clk_mipi] = { .dt_id = TEGRA20_CLK_MIPI, .present = true },
  493. [tegra_clk_nor] = { .dt_id = TEGRA20_CLK_NOR, .present = true },
  494. [tegra_clk_rtc] = { .dt_id = TEGRA20_CLK_RTC, .present = true },
  495. [tegra_clk_timer] = { .dt_id = TEGRA20_CLK_TIMER, .present = true },
  496. [tegra_clk_kbc] = { .dt_id = TEGRA20_CLK_KBC, .present = true },
  497. [tegra_clk_csus] = { .dt_id = TEGRA20_CLK_CSUS, .present = true },
  498. [tegra_clk_vcp] = { .dt_id = TEGRA20_CLK_VCP, .present = true },
  499. [tegra_clk_bsea] = { .dt_id = TEGRA20_CLK_BSEA, .present = true },
  500. [tegra_clk_bsev] = { .dt_id = TEGRA20_CLK_BSEV, .present = true },
  501. [tegra_clk_usbd] = { .dt_id = TEGRA20_CLK_USBD, .present = true },
  502. [tegra_clk_usb2] = { .dt_id = TEGRA20_CLK_USB2, .present = true },
  503. [tegra_clk_usb3] = { .dt_id = TEGRA20_CLK_USB3, .present = true },
  504. [tegra_clk_csi] = { .dt_id = TEGRA20_CLK_CSI, .present = true },
  505. [tegra_clk_isp] = { .dt_id = TEGRA20_CLK_ISP, .present = true },
  506. [tegra_clk_clk_32k] = { .dt_id = TEGRA20_CLK_CLK_32K, .present = true },
  507. [tegra_clk_blink] = { .dt_id = TEGRA20_CLK_BLINK, .present = true },
  508. [tegra_clk_hclk] = { .dt_id = TEGRA20_CLK_HCLK, .present = true },
  509. [tegra_clk_pclk] = { .dt_id = TEGRA20_CLK_PCLK, .present = true },
  510. [tegra_clk_pll_p_out1] = { .dt_id = TEGRA20_CLK_PLL_P_OUT1, .present = true },
  511. [tegra_clk_pll_p_out2] = { .dt_id = TEGRA20_CLK_PLL_P_OUT2, .present = true },
  512. [tegra_clk_pll_p_out3] = { .dt_id = TEGRA20_CLK_PLL_P_OUT3, .present = true },
  513. [tegra_clk_pll_p_out4] = { .dt_id = TEGRA20_CLK_PLL_P_OUT4, .present = true },
  514. [tegra_clk_pll_p] = { .dt_id = TEGRA20_CLK_PLL_P, .present = true },
  515. [tegra_clk_owr] = { .dt_id = TEGRA20_CLK_OWR, .present = true },
  516. [tegra_clk_sbc1] = { .dt_id = TEGRA20_CLK_SBC1, .present = true },
  517. [tegra_clk_sbc2] = { .dt_id = TEGRA20_CLK_SBC2, .present = true },
  518. [tegra_clk_sbc3] = { .dt_id = TEGRA20_CLK_SBC3, .present = true },
  519. [tegra_clk_sbc4] = { .dt_id = TEGRA20_CLK_SBC4, .present = true },
  520. [tegra_clk_vde] = { .dt_id = TEGRA20_CLK_VDE, .present = true },
  521. [tegra_clk_vi] = { .dt_id = TEGRA20_CLK_VI, .present = true },
  522. [tegra_clk_epp] = { .dt_id = TEGRA20_CLK_EPP, .present = true },
  523. [tegra_clk_mpe] = { .dt_id = TEGRA20_CLK_MPE, .present = true },
  524. [tegra_clk_host1x] = { .dt_id = TEGRA20_CLK_HOST1X, .present = true },
  525. [tegra_clk_gr2d] = { .dt_id = TEGRA20_CLK_GR2D, .present = true },
  526. [tegra_clk_gr3d] = { .dt_id = TEGRA20_CLK_GR3D, .present = true },
  527. [tegra_clk_ndflash] = { .dt_id = TEGRA20_CLK_NDFLASH, .present = true },
  528. [tegra_clk_cve] = { .dt_id = TEGRA20_CLK_CVE, .present = true },
  529. [tegra_clk_tvo] = { .dt_id = TEGRA20_CLK_TVO, .present = true },
  530. [tegra_clk_tvdac] = { .dt_id = TEGRA20_CLK_TVDAC, .present = true },
  531. [tegra_clk_vi_sensor] = { .dt_id = TEGRA20_CLK_VI_SENSOR, .present = true },
  532. [tegra_clk_afi] = { .dt_id = TEGRA20_CLK_AFI, .present = true },
  533. [tegra_clk_fuse] = { .dt_id = TEGRA20_CLK_FUSE, .present = true },
  534. [tegra_clk_kfuse] = { .dt_id = TEGRA20_CLK_KFUSE, .present = true },
  535. };
  536. static unsigned long tegra20_clk_measure_input_freq(void)
  537. {
  538. u32 osc_ctrl = readl_relaxed(clk_base + OSC_CTRL);
  539. u32 auto_clk_control = osc_ctrl & OSC_CTRL_OSC_FREQ_MASK;
  540. u32 pll_ref_div = osc_ctrl & OSC_CTRL_PLL_REF_DIV_MASK;
  541. unsigned long input_freq;
  542. switch (auto_clk_control) {
  543. case OSC_CTRL_OSC_FREQ_12MHZ:
  544. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  545. input_freq = 12000000;
  546. break;
  547. case OSC_CTRL_OSC_FREQ_13MHZ:
  548. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  549. input_freq = 13000000;
  550. break;
  551. case OSC_CTRL_OSC_FREQ_19_2MHZ:
  552. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  553. input_freq = 19200000;
  554. break;
  555. case OSC_CTRL_OSC_FREQ_26MHZ:
  556. BUG_ON(pll_ref_div != OSC_CTRL_PLL_REF_DIV_1);
  557. input_freq = 26000000;
  558. break;
  559. default:
  560. pr_err("Unexpected clock autodetect value %d",
  561. auto_clk_control);
  562. BUG();
  563. return 0;
  564. }
  565. return input_freq;
  566. }
  567. static unsigned int tegra20_get_pll_ref_div(void)
  568. {
  569. u32 pll_ref_div = readl_relaxed(clk_base + OSC_CTRL) &
  570. OSC_CTRL_PLL_REF_DIV_MASK;
  571. switch (pll_ref_div) {
  572. case OSC_CTRL_PLL_REF_DIV_1:
  573. return 1;
  574. case OSC_CTRL_PLL_REF_DIV_2:
  575. return 2;
  576. case OSC_CTRL_PLL_REF_DIV_4:
  577. return 4;
  578. default:
  579. pr_err("Invalid pll ref divider %d\n", pll_ref_div);
  580. BUG();
  581. }
  582. return 0;
  583. }
  584. static void tegra20_pll_init(void)
  585. {
  586. struct clk *clk;
  587. /* PLLC */
  588. clk = tegra_clk_register_pll("pll_c", "pll_ref", clk_base, NULL, 0,
  589. &pll_c_params, NULL);
  590. clks[TEGRA20_CLK_PLL_C] = clk;
  591. /* PLLC_OUT1 */
  592. clk = tegra_clk_register_divider("pll_c_out1_div", "pll_c",
  593. clk_base + PLLC_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  594. 8, 8, 1, NULL);
  595. clk = tegra_clk_register_pll_out("pll_c_out1", "pll_c_out1_div",
  596. clk_base + PLLC_OUT, 1, 0, CLK_SET_RATE_PARENT,
  597. 0, NULL);
  598. clks[TEGRA20_CLK_PLL_C_OUT1] = clk;
  599. /* PLLM */
  600. clk = tegra_clk_register_pll("pll_m", "pll_ref", clk_base, NULL,
  601. CLK_SET_RATE_GATE, &pll_m_params, NULL);
  602. clks[TEGRA20_CLK_PLL_M] = clk;
  603. /* PLLM_OUT1 */
  604. clk = tegra_clk_register_divider("pll_m_out1_div", "pll_m",
  605. clk_base + PLLM_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  606. 8, 8, 1, NULL);
  607. clk = tegra_clk_register_pll_out("pll_m_out1", "pll_m_out1_div",
  608. clk_base + PLLM_OUT, 1, 0,
  609. CLK_SET_RATE_PARENT, 0, NULL);
  610. clks[TEGRA20_CLK_PLL_M_OUT1] = clk;
  611. /* PLLX */
  612. clk = tegra_clk_register_pll("pll_x", "pll_ref", clk_base, NULL, 0,
  613. &pll_x_params, NULL);
  614. clks[TEGRA20_CLK_PLL_X] = clk;
  615. /* PLLU */
  616. clk = tegra_clk_register_pll("pll_u", "pll_ref", clk_base, NULL, 0,
  617. &pll_u_params, NULL);
  618. clks[TEGRA20_CLK_PLL_U] = clk;
  619. /* PLLD */
  620. clk = tegra_clk_register_pll("pll_d", "pll_ref", clk_base, NULL, 0,
  621. &pll_d_params, NULL);
  622. clks[TEGRA20_CLK_PLL_D] = clk;
  623. /* PLLD_OUT0 */
  624. clk = clk_register_fixed_factor(NULL, "pll_d_out0", "pll_d",
  625. CLK_SET_RATE_PARENT, 1, 2);
  626. clks[TEGRA20_CLK_PLL_D_OUT0] = clk;
  627. /* PLLA */
  628. clk = tegra_clk_register_pll("pll_a", "pll_p_out1", clk_base, NULL, 0,
  629. &pll_a_params, NULL);
  630. clks[TEGRA20_CLK_PLL_A] = clk;
  631. /* PLLA_OUT0 */
  632. clk = tegra_clk_register_divider("pll_a_out0_div", "pll_a",
  633. clk_base + PLLA_OUT, 0, TEGRA_DIVIDER_ROUND_UP,
  634. 8, 8, 1, NULL);
  635. clk = tegra_clk_register_pll_out("pll_a_out0", "pll_a_out0_div",
  636. clk_base + PLLA_OUT, 1, 0, CLK_IGNORE_UNUSED |
  637. CLK_SET_RATE_PARENT, 0, NULL);
  638. clks[TEGRA20_CLK_PLL_A_OUT0] = clk;
  639. /* PLLE */
  640. clk = tegra_clk_register_plle("pll_e", "pll_ref", clk_base, pmc_base,
  641. 0, &pll_e_params, NULL);
  642. clks[TEGRA20_CLK_PLL_E] = clk;
  643. }
  644. static const char *cclk_parents[] = { "clk_m", "pll_c", "clk_32k", "pll_m",
  645. "pll_p", "pll_p_out4",
  646. "pll_p_out3", "clk_d", "pll_x" };
  647. static const char *sclk_parents[] = { "clk_m", "pll_c_out1", "pll_p_out4",
  648. "pll_p_out3", "pll_p_out2", "clk_d",
  649. "clk_32k", "pll_m_out1" };
  650. static void tegra20_super_clk_init(void)
  651. {
  652. struct clk *clk;
  653. /* CCLK */
  654. clk = tegra_clk_register_super_mux("cclk", cclk_parents,
  655. ARRAY_SIZE(cclk_parents), CLK_SET_RATE_PARENT,
  656. clk_base + CCLK_BURST_POLICY, 0, 4, 0, 0, NULL);
  657. clks[TEGRA20_CLK_CCLK] = clk;
  658. /* SCLK */
  659. clk = tegra_clk_register_super_mux("sclk", sclk_parents,
  660. ARRAY_SIZE(sclk_parents),
  661. CLK_SET_RATE_PARENT | CLK_IS_CRITICAL,
  662. clk_base + SCLK_BURST_POLICY, 0, 4, 0, 0, NULL);
  663. clks[TEGRA20_CLK_SCLK] = clk;
  664. /* twd */
  665. clk = clk_register_fixed_factor(NULL, "twd", "cclk", 0, 1, 4);
  666. clks[TEGRA20_CLK_TWD] = clk;
  667. }
  668. static const char *audio_parents[] = { "spdif_in", "i2s1", "i2s2", "unused",
  669. "pll_a_out0", "unused", "unused",
  670. "unused" };
  671. static void __init tegra20_audio_clk_init(void)
  672. {
  673. struct clk *clk;
  674. /* audio */
  675. clk = clk_register_mux(NULL, "audio_mux", audio_parents,
  676. ARRAY_SIZE(audio_parents),
  677. CLK_SET_RATE_NO_REPARENT,
  678. clk_base + AUDIO_SYNC_CLK, 0, 3, 0, NULL);
  679. clk = clk_register_gate(NULL, "audio", "audio_mux", 0,
  680. clk_base + AUDIO_SYNC_CLK, 4,
  681. CLK_GATE_SET_TO_DISABLE, NULL);
  682. clks[TEGRA20_CLK_AUDIO] = clk;
  683. /* audio_2x */
  684. clk = clk_register_fixed_factor(NULL, "audio_doubler", "audio",
  685. CLK_SET_RATE_PARENT, 2, 1);
  686. clk = tegra_clk_register_periph_gate("audio_2x", "audio_doubler",
  687. TEGRA_PERIPH_NO_RESET, clk_base,
  688. CLK_SET_RATE_PARENT, 89,
  689. periph_clk_enb_refcnt);
  690. clks[TEGRA20_CLK_AUDIO_2X] = clk;
  691. }
  692. static const char *i2s1_parents[] = { "pll_a_out0", "audio_2x", "pll_p",
  693. "clk_m" };
  694. static const char *i2s2_parents[] = { "pll_a_out0", "audio_2x", "pll_p",
  695. "clk_m" };
  696. static const char *pwm_parents[] = { "pll_p", "pll_c", "audio", "clk_m",
  697. "clk_32k" };
  698. static const char *mux_pllpcm_clkm[] = { "pll_p", "pll_c", "pll_m", "clk_m" };
  699. static const char *mux_pllpdc_clkm[] = { "pll_p", "pll_d_out0", "pll_c",
  700. "clk_m" };
  701. static const char *mux_pllmcp_clkm[] = { "pll_m", "pll_c", "pll_p", "clk_m" };
  702. static struct tegra_periph_init_data tegra_periph_clk_list[] = {
  703. TEGRA_INIT_DATA_MUX("i2s1", i2s1_parents, CLK_SOURCE_I2S1, 11, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_I2S1),
  704. TEGRA_INIT_DATA_MUX("i2s2", i2s2_parents, CLK_SOURCE_I2S2, 18, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_I2S2),
  705. TEGRA_INIT_DATA_MUX("spi", mux_pllpcm_clkm, CLK_SOURCE_SPI, 43, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_SPI),
  706. TEGRA_INIT_DATA_MUX("xio", mux_pllpcm_clkm, CLK_SOURCE_XIO, 45, 0, TEGRA20_CLK_XIO),
  707. TEGRA_INIT_DATA_MUX("twc", mux_pllpcm_clkm, CLK_SOURCE_TWC, 16, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_TWC),
  708. TEGRA_INIT_DATA_MUX("ide", mux_pllpcm_clkm, CLK_SOURCE_XIO, 25, 0, TEGRA20_CLK_IDE),
  709. TEGRA_INIT_DATA_DIV16("dvc", mux_pllpcm_clkm, CLK_SOURCE_DVC, 47, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_DVC),
  710. TEGRA_INIT_DATA_DIV16("i2c1", mux_pllpcm_clkm, CLK_SOURCE_I2C1, 12, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_I2C1),
  711. TEGRA_INIT_DATA_DIV16("i2c2", mux_pllpcm_clkm, CLK_SOURCE_I2C2, 54, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_I2C2),
  712. TEGRA_INIT_DATA_DIV16("i2c3", mux_pllpcm_clkm, CLK_SOURCE_I2C3, 67, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_I2C3),
  713. TEGRA_INIT_DATA_MUX("hdmi", mux_pllpdc_clkm, CLK_SOURCE_HDMI, 51, 0, TEGRA20_CLK_HDMI),
  714. TEGRA_INIT_DATA("pwm", NULL, NULL, pwm_parents, CLK_SOURCE_PWM, 28, 3, 0, 0, 8, 1, 0, 17, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_PWM),
  715. };
  716. static struct tegra_periph_init_data tegra_periph_nodiv_clk_list[] = {
  717. TEGRA_INIT_DATA_NODIV("uarta", mux_pllpcm_clkm, CLK_SOURCE_UARTA, 30, 2, 6, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_UARTA),
  718. TEGRA_INIT_DATA_NODIV("uartb", mux_pllpcm_clkm, CLK_SOURCE_UARTB, 30, 2, 7, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_UARTB),
  719. TEGRA_INIT_DATA_NODIV("uartc", mux_pllpcm_clkm, CLK_SOURCE_UARTC, 30, 2, 55, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_UARTC),
  720. TEGRA_INIT_DATA_NODIV("uartd", mux_pllpcm_clkm, CLK_SOURCE_UARTD, 30, 2, 65, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_UARTD),
  721. TEGRA_INIT_DATA_NODIV("uarte", mux_pllpcm_clkm, CLK_SOURCE_UARTE, 30, 2, 66, TEGRA_PERIPH_ON_APB, TEGRA20_CLK_UARTE),
  722. TEGRA_INIT_DATA_NODIV("disp1", mux_pllpdc_clkm, CLK_SOURCE_DISP1, 30, 2, 27, 0, TEGRA20_CLK_DISP1),
  723. TEGRA_INIT_DATA_NODIV("disp2", mux_pllpdc_clkm, CLK_SOURCE_DISP2, 30, 2, 26, 0, TEGRA20_CLK_DISP2),
  724. };
  725. static void __init tegra20_emc_clk_init(void)
  726. {
  727. struct clk *clk;
  728. clk = clk_register_mux(NULL, "emc_mux", mux_pllmcp_clkm,
  729. ARRAY_SIZE(mux_pllmcp_clkm),
  730. CLK_SET_RATE_NO_REPARENT,
  731. clk_base + CLK_SOURCE_EMC,
  732. 30, 2, 0, &emc_lock);
  733. clk = tegra_clk_register_mc("mc", "emc_mux", clk_base + CLK_SOURCE_EMC,
  734. &emc_lock);
  735. clks[TEGRA20_CLK_MC] = clk;
  736. /*
  737. * Note that 'emc_mux' source and 'emc' rate shouldn't be changed at
  738. * the same time due to a HW bug, this won't happen because we're
  739. * defining 'emc_mux' and 'emc' as distinct clocks.
  740. */
  741. clk = tegra_clk_register_divider("emc", "emc_mux",
  742. clk_base + CLK_SOURCE_EMC, CLK_IS_CRITICAL,
  743. TEGRA_DIVIDER_INT, 0, 8, 1, &emc_lock);
  744. clks[TEGRA20_CLK_EMC] = clk;
  745. }
  746. static void __init tegra20_periph_clk_init(void)
  747. {
  748. struct tegra_periph_init_data *data;
  749. struct clk *clk;
  750. unsigned int i;
  751. /* ac97 */
  752. clk = tegra_clk_register_periph_gate("ac97", "pll_a_out0",
  753. TEGRA_PERIPH_ON_APB,
  754. clk_base, 0, 3, periph_clk_enb_refcnt);
  755. clks[TEGRA20_CLK_AC97] = clk;
  756. /* emc */
  757. tegra20_emc_clk_init();
  758. /* dsi */
  759. clk = tegra_clk_register_periph_gate("dsi", "pll_d", 0, clk_base, 0,
  760. 48, periph_clk_enb_refcnt);
  761. clk_register_clkdev(clk, NULL, "dsi");
  762. clks[TEGRA20_CLK_DSI] = clk;
  763. /* pex */
  764. clk = tegra_clk_register_periph_gate("pex", "clk_m", 0, clk_base, 0, 70,
  765. periph_clk_enb_refcnt);
  766. clks[TEGRA20_CLK_PEX] = clk;
  767. /* dev1 OSC divider */
  768. clk_register_divider(NULL, "dev1_osc_div", "clk_m",
  769. 0, clk_base + MISC_CLK_ENB, 22, 2,
  770. CLK_DIVIDER_POWER_OF_TWO | CLK_DIVIDER_READ_ONLY,
  771. NULL);
  772. /* dev2 OSC divider */
  773. clk_register_divider(NULL, "dev2_osc_div", "clk_m",
  774. 0, clk_base + MISC_CLK_ENB, 20, 2,
  775. CLK_DIVIDER_POWER_OF_TWO | CLK_DIVIDER_READ_ONLY,
  776. NULL);
  777. /* cdev1 */
  778. clk = tegra_clk_register_periph_gate("cdev1", "cdev1_mux", 0,
  779. clk_base, 0, 94, periph_clk_enb_refcnt);
  780. clks[TEGRA20_CLK_CDEV1] = clk;
  781. /* cdev2 */
  782. clk = tegra_clk_register_periph_gate("cdev2", "cdev2_mux", 0,
  783. clk_base, 0, 93, periph_clk_enb_refcnt);
  784. clks[TEGRA20_CLK_CDEV2] = clk;
  785. for (i = 0; i < ARRAY_SIZE(tegra_periph_clk_list); i++) {
  786. data = &tegra_periph_clk_list[i];
  787. clk = tegra_clk_register_periph_data(clk_base, data);
  788. clks[data->clk_id] = clk;
  789. }
  790. for (i = 0; i < ARRAY_SIZE(tegra_periph_nodiv_clk_list); i++) {
  791. data = &tegra_periph_nodiv_clk_list[i];
  792. clk = tegra_clk_register_periph_nodiv(data->name,
  793. data->p.parent_names,
  794. data->num_parents, &data->periph,
  795. clk_base, data->offset);
  796. clks[data->clk_id] = clk;
  797. }
  798. tegra_periph_clk_init(clk_base, pmc_base, tegra20_clks, &pll_p_params);
  799. }
  800. static void __init tegra20_osc_clk_init(void)
  801. {
  802. struct clk *clk;
  803. unsigned long input_freq;
  804. unsigned int pll_ref_div;
  805. input_freq = tegra20_clk_measure_input_freq();
  806. /* clk_m */
  807. clk = clk_register_fixed_rate(NULL, "clk_m", NULL, CLK_IGNORE_UNUSED,
  808. input_freq);
  809. clks[TEGRA20_CLK_CLK_M] = clk;
  810. /* pll_ref */
  811. pll_ref_div = tegra20_get_pll_ref_div();
  812. clk = clk_register_fixed_factor(NULL, "pll_ref", "clk_m",
  813. CLK_SET_RATE_PARENT, 1, pll_ref_div);
  814. clks[TEGRA20_CLK_PLL_REF] = clk;
  815. }
  816. /* Tegra20 CPU clock and reset control functions */
  817. static void tegra20_wait_cpu_in_reset(u32 cpu)
  818. {
  819. unsigned int reg;
  820. do {
  821. reg = readl(clk_base +
  822. TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
  823. cpu_relax();
  824. } while (!(reg & (1 << cpu))); /* check CPU been reset or not */
  825. return;
  826. }
  827. static void tegra20_put_cpu_in_reset(u32 cpu)
  828. {
  829. writel(CPU_RESET(cpu),
  830. clk_base + TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
  831. dmb();
  832. }
  833. static void tegra20_cpu_out_of_reset(u32 cpu)
  834. {
  835. writel(CPU_RESET(cpu),
  836. clk_base + TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_CLR);
  837. wmb();
  838. }
  839. static void tegra20_enable_cpu_clock(u32 cpu)
  840. {
  841. unsigned int reg;
  842. reg = readl(clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  843. writel(reg & ~CPU_CLOCK(cpu),
  844. clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  845. barrier();
  846. reg = readl(clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  847. }
  848. static void tegra20_disable_cpu_clock(u32 cpu)
  849. {
  850. unsigned int reg;
  851. reg = readl(clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  852. writel(reg | CPU_CLOCK(cpu),
  853. clk_base + TEGRA_CLK_RST_CONTROLLER_CLK_CPU_CMPLX);
  854. }
  855. #ifdef CONFIG_PM_SLEEP
  856. static bool tegra20_cpu_rail_off_ready(void)
  857. {
  858. unsigned int cpu_rst_status;
  859. cpu_rst_status = readl(clk_base +
  860. TEGRA_CLK_RST_CONTROLLER_RST_CPU_CMPLX_SET);
  861. return !!(cpu_rst_status & 0x2);
  862. }
  863. static void tegra20_cpu_clock_suspend(void)
  864. {
  865. /* switch coresite to clk_m, save off original source */
  866. tegra20_cpu_clk_sctx.clk_csite_src =
  867. readl(clk_base + CLK_SOURCE_CSITE);
  868. writel(3<<30, clk_base + CLK_SOURCE_CSITE);
  869. tegra20_cpu_clk_sctx.cpu_burst =
  870. readl(clk_base + CCLK_BURST_POLICY);
  871. tegra20_cpu_clk_sctx.pllx_base =
  872. readl(clk_base + PLLX_BASE);
  873. tegra20_cpu_clk_sctx.pllx_misc =
  874. readl(clk_base + PLLX_MISC);
  875. tegra20_cpu_clk_sctx.cclk_divider =
  876. readl(clk_base + SUPER_CCLK_DIVIDER);
  877. }
  878. static void tegra20_cpu_clock_resume(void)
  879. {
  880. unsigned int reg, policy;
  881. /* Is CPU complex already running on PLLX? */
  882. reg = readl(clk_base + CCLK_BURST_POLICY);
  883. policy = (reg >> CCLK_BURST_POLICY_SHIFT) & 0xF;
  884. if (policy == CCLK_IDLE_POLICY)
  885. reg = (reg >> CCLK_IDLE_POLICY_SHIFT) & 0xF;
  886. else if (policy == CCLK_RUN_POLICY)
  887. reg = (reg >> CCLK_RUN_POLICY_SHIFT) & 0xF;
  888. else
  889. BUG();
  890. if (reg != CCLK_BURST_POLICY_PLLX) {
  891. /* restore PLLX settings if CPU is on different PLL */
  892. writel(tegra20_cpu_clk_sctx.pllx_misc,
  893. clk_base + PLLX_MISC);
  894. writel(tegra20_cpu_clk_sctx.pllx_base,
  895. clk_base + PLLX_BASE);
  896. /* wait for PLL stabilization if PLLX was enabled */
  897. if (tegra20_cpu_clk_sctx.pllx_base & (1 << 30))
  898. udelay(300);
  899. }
  900. /*
  901. * Restore original burst policy setting for calls resulting from CPU
  902. * LP2 in idle or system suspend.
  903. */
  904. writel(tegra20_cpu_clk_sctx.cclk_divider,
  905. clk_base + SUPER_CCLK_DIVIDER);
  906. writel(tegra20_cpu_clk_sctx.cpu_burst,
  907. clk_base + CCLK_BURST_POLICY);
  908. writel(tegra20_cpu_clk_sctx.clk_csite_src,
  909. clk_base + CLK_SOURCE_CSITE);
  910. }
  911. #endif
  912. static struct tegra_cpu_car_ops tegra20_cpu_car_ops = {
  913. .wait_for_reset = tegra20_wait_cpu_in_reset,
  914. .put_in_reset = tegra20_put_cpu_in_reset,
  915. .out_of_reset = tegra20_cpu_out_of_reset,
  916. .enable_clock = tegra20_enable_cpu_clock,
  917. .disable_clock = tegra20_disable_cpu_clock,
  918. #ifdef CONFIG_PM_SLEEP
  919. .rail_off_ready = tegra20_cpu_rail_off_ready,
  920. .suspend = tegra20_cpu_clock_suspend,
  921. .resume = tegra20_cpu_clock_resume,
  922. #endif
  923. };
  924. static struct tegra_clk_init_table init_table[] __initdata = {
  925. { TEGRA20_CLK_PLL_P, TEGRA20_CLK_CLK_MAX, 216000000, 1 },
  926. { TEGRA20_CLK_PLL_P_OUT1, TEGRA20_CLK_CLK_MAX, 28800000, 1 },
  927. { TEGRA20_CLK_PLL_P_OUT2, TEGRA20_CLK_CLK_MAX, 48000000, 1 },
  928. { TEGRA20_CLK_PLL_P_OUT3, TEGRA20_CLK_CLK_MAX, 72000000, 1 },
  929. { TEGRA20_CLK_PLL_P_OUT4, TEGRA20_CLK_CLK_MAX, 24000000, 1 },
  930. { TEGRA20_CLK_PLL_C, TEGRA20_CLK_CLK_MAX, 600000000, 0 },
  931. { TEGRA20_CLK_PLL_C_OUT1, TEGRA20_CLK_CLK_MAX, 240000000, 0 },
  932. { TEGRA20_CLK_SCLK, TEGRA20_CLK_PLL_C_OUT1, 240000000, 0 },
  933. { TEGRA20_CLK_HCLK, TEGRA20_CLK_CLK_MAX, 240000000, 0 },
  934. { TEGRA20_CLK_PCLK, TEGRA20_CLK_CLK_MAX, 60000000, 0 },
  935. { TEGRA20_CLK_CSITE, TEGRA20_CLK_CLK_MAX, 0, 1 },
  936. { TEGRA20_CLK_CCLK, TEGRA20_CLK_CLK_MAX, 0, 1 },
  937. { TEGRA20_CLK_UARTA, TEGRA20_CLK_PLL_P, 0, 0 },
  938. { TEGRA20_CLK_UARTB, TEGRA20_CLK_PLL_P, 0, 0 },
  939. { TEGRA20_CLK_UARTC, TEGRA20_CLK_PLL_P, 0, 0 },
  940. { TEGRA20_CLK_UARTD, TEGRA20_CLK_PLL_P, 0, 0 },
  941. { TEGRA20_CLK_UARTE, TEGRA20_CLK_PLL_P, 0, 0 },
  942. { TEGRA20_CLK_PLL_A, TEGRA20_CLK_CLK_MAX, 56448000, 1 },
  943. { TEGRA20_CLK_PLL_A_OUT0, TEGRA20_CLK_CLK_MAX, 11289600, 1 },
  944. { TEGRA20_CLK_CDEV1, TEGRA20_CLK_CLK_MAX, 0, 1 },
  945. { TEGRA20_CLK_BLINK, TEGRA20_CLK_CLK_MAX, 32768, 1 },
  946. { TEGRA20_CLK_I2S1, TEGRA20_CLK_PLL_A_OUT0, 11289600, 0 },
  947. { TEGRA20_CLK_I2S2, TEGRA20_CLK_PLL_A_OUT0, 11289600, 0 },
  948. { TEGRA20_CLK_SDMMC1, TEGRA20_CLK_PLL_P, 48000000, 0 },
  949. { TEGRA20_CLK_SDMMC3, TEGRA20_CLK_PLL_P, 48000000, 0 },
  950. { TEGRA20_CLK_SDMMC4, TEGRA20_CLK_PLL_P, 48000000, 0 },
  951. { TEGRA20_CLK_SPI, TEGRA20_CLK_PLL_P, 20000000, 0 },
  952. { TEGRA20_CLK_SBC1, TEGRA20_CLK_PLL_P, 100000000, 0 },
  953. { TEGRA20_CLK_SBC2, TEGRA20_CLK_PLL_P, 100000000, 0 },
  954. { TEGRA20_CLK_SBC3, TEGRA20_CLK_PLL_P, 100000000, 0 },
  955. { TEGRA20_CLK_SBC4, TEGRA20_CLK_PLL_P, 100000000, 0 },
  956. { TEGRA20_CLK_HOST1X, TEGRA20_CLK_PLL_C, 150000000, 0 },
  957. { TEGRA20_CLK_DISP1, TEGRA20_CLK_PLL_P, 600000000, 0 },
  958. { TEGRA20_CLK_DISP2, TEGRA20_CLK_PLL_P, 600000000, 0 },
  959. { TEGRA20_CLK_GR2D, TEGRA20_CLK_PLL_C, 300000000, 0 },
  960. { TEGRA20_CLK_GR3D, TEGRA20_CLK_PLL_C, 300000000, 0 },
  961. { TEGRA20_CLK_VDE, TEGRA20_CLK_CLK_MAX, 300000000, 0 },
  962. /* must be the last entry */
  963. { TEGRA20_CLK_CLK_MAX, TEGRA20_CLK_CLK_MAX, 0, 0 },
  964. };
  965. static void __init tegra20_clock_apply_init_table(void)
  966. {
  967. tegra_init_from_table(init_table, clks, TEGRA20_CLK_CLK_MAX);
  968. }
  969. /*
  970. * Some clocks may be used by different drivers depending on the board
  971. * configuration. List those here to register them twice in the clock lookup
  972. * table under two names.
  973. */
  974. static struct tegra_clk_duplicate tegra_clk_duplicates[] = {
  975. TEGRA_CLK_DUPLICATE(TEGRA20_CLK_USBD, "utmip-pad", NULL),
  976. TEGRA_CLK_DUPLICATE(TEGRA20_CLK_USBD, "tegra-ehci.0", NULL),
  977. TEGRA_CLK_DUPLICATE(TEGRA20_CLK_USBD, "tegra-otg", NULL),
  978. TEGRA_CLK_DUPLICATE(TEGRA20_CLK_CCLK, NULL, "cpu"),
  979. /* must be the last entry */
  980. TEGRA_CLK_DUPLICATE(TEGRA20_CLK_CLK_MAX, NULL, NULL),
  981. };
  982. static const struct of_device_id pmc_match[] __initconst = {
  983. { .compatible = "nvidia,tegra20-pmc" },
  984. { },
  985. };
  986. static struct clk *tegra20_clk_src_onecell_get(struct of_phandle_args *clkspec,
  987. void *data)
  988. {
  989. struct clk_hw *parent_hw;
  990. struct clk_hw *hw;
  991. struct clk *clk;
  992. clk = of_clk_src_onecell_get(clkspec, data);
  993. if (IS_ERR(clk))
  994. return clk;
  995. /*
  996. * Tegra20 CDEV1 and CDEV2 clocks are a bit special case, their parent
  997. * clock is created by the pinctrl driver. It is possible for clk user
  998. * to request these clocks before pinctrl driver got probed and hence
  999. * user will get an orphaned clock. That might be undesirable because
  1000. * user may expect parent clock to be enabled by the child.
  1001. */
  1002. if (clkspec->args[0] == TEGRA20_CLK_CDEV1 ||
  1003. clkspec->args[0] == TEGRA20_CLK_CDEV2) {
  1004. hw = __clk_get_hw(clk);
  1005. parent_hw = clk_hw_get_parent(hw);
  1006. if (!parent_hw)
  1007. return ERR_PTR(-EPROBE_DEFER);
  1008. }
  1009. return clk;
  1010. }
  1011. static void __init tegra20_clock_init(struct device_node *np)
  1012. {
  1013. struct device_node *node;
  1014. clk_base = of_iomap(np, 0);
  1015. if (!clk_base) {
  1016. pr_err("Can't map CAR registers\n");
  1017. BUG();
  1018. }
  1019. node = of_find_matching_node(NULL, pmc_match);
  1020. if (!node) {
  1021. pr_err("Failed to find pmc node\n");
  1022. BUG();
  1023. }
  1024. pmc_base = of_iomap(node, 0);
  1025. if (!pmc_base) {
  1026. pr_err("Can't map pmc registers\n");
  1027. BUG();
  1028. }
  1029. clks = tegra_clk_init(clk_base, TEGRA20_CLK_CLK_MAX,
  1030. TEGRA20_CLK_PERIPH_BANKS);
  1031. if (!clks)
  1032. return;
  1033. tegra20_osc_clk_init();
  1034. tegra_fixed_clk_init(tegra20_clks);
  1035. tegra20_pll_init();
  1036. tegra20_super_clk_init();
  1037. tegra_super_clk_gen4_init(clk_base, pmc_base, tegra20_clks, NULL);
  1038. tegra20_periph_clk_init();
  1039. tegra20_audio_clk_init();
  1040. tegra_pmc_clk_init(pmc_base, tegra20_clks);
  1041. tegra_init_dup_clks(tegra_clk_duplicates, clks, TEGRA20_CLK_CLK_MAX);
  1042. tegra_add_of_provider(np, tegra20_clk_src_onecell_get);
  1043. tegra_register_devclks(devclks, ARRAY_SIZE(devclks));
  1044. tegra_clk_apply_init_table = tegra20_clock_apply_init_table;
  1045. tegra_cpu_car_ops = &tegra20_cpu_car_ops;
  1046. }
  1047. CLK_OF_DECLARE(tegra20, "nvidia,tegra20-car", tegra20_clock_init);