analogix-anx78xx.c 35 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498
  1. /*
  2. * Copyright(c) 2016, Analogix Semiconductor.
  3. *
  4. * This program is free software; you can redistribute it and/or modify
  5. * it under the terms of the GNU General Public License version 2 and
  6. * only version 2 as published by the Free Software Foundation.
  7. *
  8. * This program is distributed in the hope that it will be useful,
  9. * but WITHOUT ANY WARRANTY; without even the implied warranty of
  10. * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
  11. * GNU General Public License for more details.
  12. *
  13. * Based on anx7808 driver obtained from chromeos with copyright:
  14. * Copyright(c) 2013, Google Inc.
  15. *
  16. */
  17. #include <linux/delay.h>
  18. #include <linux/err.h>
  19. #include <linux/interrupt.h>
  20. #include <linux/i2c.h>
  21. #include <linux/kernel.h>
  22. #include <linux/module.h>
  23. #include <linux/of_gpio.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/of_platform.h>
  26. #include <linux/regmap.h>
  27. #include <linux/types.h>
  28. #include <linux/gpio/consumer.h>
  29. #include <linux/regulator/consumer.h>
  30. #include <drm/drmP.h>
  31. #include <drm/drm_atomic_helper.h>
  32. #include <drm/drm_crtc.h>
  33. #include <drm/drm_crtc_helper.h>
  34. #include <drm/drm_dp_helper.h>
  35. #include <drm/drm_edid.h>
  36. #include "analogix-anx78xx.h"
  37. #define I2C_NUM_ADDRESSES 5
  38. #define I2C_IDX_TX_P0 0
  39. #define I2C_IDX_TX_P1 1
  40. #define I2C_IDX_TX_P2 2
  41. #define I2C_IDX_RX_P0 3
  42. #define I2C_IDX_RX_P1 4
  43. #define XTAL_CLK 270 /* 27M */
  44. #define AUX_CH_BUFFER_SIZE 16
  45. #define AUX_WAIT_TIMEOUT_MS 15
  46. static const u8 anx78xx_i2c_addresses[] = {
  47. [I2C_IDX_TX_P0] = TX_P0,
  48. [I2C_IDX_TX_P1] = TX_P1,
  49. [I2C_IDX_TX_P2] = TX_P2,
  50. [I2C_IDX_RX_P0] = RX_P0,
  51. [I2C_IDX_RX_P1] = RX_P1,
  52. };
  53. struct anx78xx_platform_data {
  54. struct regulator *dvdd10;
  55. struct gpio_desc *gpiod_hpd;
  56. struct gpio_desc *gpiod_pd;
  57. struct gpio_desc *gpiod_reset;
  58. int hpd_irq;
  59. int intp_irq;
  60. };
  61. struct anx78xx {
  62. struct drm_dp_aux aux;
  63. struct drm_bridge bridge;
  64. struct i2c_client *client;
  65. struct edid *edid;
  66. struct drm_connector connector;
  67. struct drm_dp_link link;
  68. struct anx78xx_platform_data pdata;
  69. struct mutex lock;
  70. /*
  71. * I2C Slave addresses of ANX7814 are mapped as TX_P0, TX_P1, TX_P2,
  72. * RX_P0 and RX_P1.
  73. */
  74. struct i2c_client *i2c_dummy[I2C_NUM_ADDRESSES];
  75. struct regmap *map[I2C_NUM_ADDRESSES];
  76. u16 chipid;
  77. u8 dpcd[DP_RECEIVER_CAP_SIZE];
  78. bool powered;
  79. };
  80. static inline struct anx78xx *connector_to_anx78xx(struct drm_connector *c)
  81. {
  82. return container_of(c, struct anx78xx, connector);
  83. }
  84. static inline struct anx78xx *bridge_to_anx78xx(struct drm_bridge *bridge)
  85. {
  86. return container_of(bridge, struct anx78xx, bridge);
  87. }
  88. static int anx78xx_set_bits(struct regmap *map, u8 reg, u8 mask)
  89. {
  90. return regmap_update_bits(map, reg, mask, mask);
  91. }
  92. static int anx78xx_clear_bits(struct regmap *map, u8 reg, u8 mask)
  93. {
  94. return regmap_update_bits(map, reg, mask, 0);
  95. }
  96. static bool anx78xx_aux_op_finished(struct anx78xx *anx78xx)
  97. {
  98. unsigned int value;
  99. int err;
  100. err = regmap_read(anx78xx->map[I2C_IDX_TX_P0], SP_DP_AUX_CH_CTRL2_REG,
  101. &value);
  102. if (err < 0)
  103. return false;
  104. return (value & SP_AUX_EN) == 0;
  105. }
  106. static int anx78xx_aux_wait(struct anx78xx *anx78xx)
  107. {
  108. unsigned long timeout;
  109. unsigned int status;
  110. int err;
  111. timeout = jiffies + msecs_to_jiffies(AUX_WAIT_TIMEOUT_MS) + 1;
  112. while (!anx78xx_aux_op_finished(anx78xx)) {
  113. if (time_after(jiffies, timeout)) {
  114. if (!anx78xx_aux_op_finished(anx78xx)) {
  115. DRM_ERROR("Timed out waiting AUX to finish\n");
  116. return -ETIMEDOUT;
  117. }
  118. break;
  119. }
  120. usleep_range(1000, 2000);
  121. }
  122. /* Read the AUX channel access status */
  123. err = regmap_read(anx78xx->map[I2C_IDX_TX_P0], SP_AUX_CH_STATUS_REG,
  124. &status);
  125. if (err < 0) {
  126. DRM_ERROR("Failed to read from AUX channel: %d\n", err);
  127. return err;
  128. }
  129. if (status & SP_AUX_STATUS) {
  130. DRM_ERROR("Failed to wait for AUX channel (status: %02x)\n",
  131. status);
  132. return -ETIMEDOUT;
  133. }
  134. return 0;
  135. }
  136. static int anx78xx_aux_address(struct anx78xx *anx78xx, unsigned int addr)
  137. {
  138. int err;
  139. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_AUX_ADDR_7_0_REG,
  140. addr & 0xff);
  141. if (err)
  142. return err;
  143. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_AUX_ADDR_15_8_REG,
  144. (addr & 0xff00) >> 8);
  145. if (err)
  146. return err;
  147. /*
  148. * DP AUX CH Address Register #2, only update bits[3:0]
  149. * [7:4] RESERVED
  150. * [3:0] AUX_ADDR[19:16], Register control AUX CH address.
  151. */
  152. err = regmap_update_bits(anx78xx->map[I2C_IDX_TX_P0],
  153. SP_AUX_ADDR_19_16_REG,
  154. SP_AUX_ADDR_19_16_MASK,
  155. (addr & 0xf0000) >> 16);
  156. if (err)
  157. return err;
  158. return 0;
  159. }
  160. static ssize_t anx78xx_aux_transfer(struct drm_dp_aux *aux,
  161. struct drm_dp_aux_msg *msg)
  162. {
  163. struct anx78xx *anx78xx = container_of(aux, struct anx78xx, aux);
  164. u8 ctrl1 = msg->request;
  165. u8 ctrl2 = SP_AUX_EN;
  166. u8 *buffer = msg->buffer;
  167. int err;
  168. /* The DP AUX transmit and receive buffer has 16 bytes. */
  169. if (WARN_ON(msg->size > AUX_CH_BUFFER_SIZE))
  170. return -E2BIG;
  171. /* Zero-sized messages specify address-only transactions. */
  172. if (msg->size < 1)
  173. ctrl2 |= SP_ADDR_ONLY;
  174. else /* For non-zero-sized set the length field. */
  175. ctrl1 |= (msg->size - 1) << SP_AUX_LENGTH_SHIFT;
  176. if ((msg->request & DP_AUX_I2C_READ) == 0) {
  177. /* When WRITE | MOT write values to data buffer */
  178. err = regmap_bulk_write(anx78xx->map[I2C_IDX_TX_P0],
  179. SP_DP_BUF_DATA0_REG, buffer,
  180. msg->size);
  181. if (err)
  182. return err;
  183. }
  184. /* Write address and request */
  185. err = anx78xx_aux_address(anx78xx, msg->address);
  186. if (err)
  187. return err;
  188. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_DP_AUX_CH_CTRL1_REG,
  189. ctrl1);
  190. if (err)
  191. return err;
  192. /* Start transaction */
  193. err = regmap_update_bits(anx78xx->map[I2C_IDX_TX_P0],
  194. SP_DP_AUX_CH_CTRL2_REG, SP_ADDR_ONLY |
  195. SP_AUX_EN, ctrl2);
  196. if (err)
  197. return err;
  198. err = anx78xx_aux_wait(anx78xx);
  199. if (err)
  200. return err;
  201. msg->reply = DP_AUX_I2C_REPLY_ACK;
  202. if ((msg->size > 0) && (msg->request & DP_AUX_I2C_READ)) {
  203. /* Read values from data buffer */
  204. err = regmap_bulk_read(anx78xx->map[I2C_IDX_TX_P0],
  205. SP_DP_BUF_DATA0_REG, buffer,
  206. msg->size);
  207. if (err)
  208. return err;
  209. }
  210. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P0],
  211. SP_DP_AUX_CH_CTRL2_REG, SP_ADDR_ONLY);
  212. if (err)
  213. return err;
  214. return msg->size;
  215. }
  216. static int anx78xx_set_hpd(struct anx78xx *anx78xx)
  217. {
  218. int err;
  219. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_RX_P0],
  220. SP_TMDS_CTRL_BASE + 7, SP_PD_RT);
  221. if (err)
  222. return err;
  223. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P2], SP_VID_CTRL3_REG,
  224. SP_HPD_OUT);
  225. if (err)
  226. return err;
  227. return 0;
  228. }
  229. static int anx78xx_clear_hpd(struct anx78xx *anx78xx)
  230. {
  231. int err;
  232. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P2], SP_VID_CTRL3_REG,
  233. SP_HPD_OUT);
  234. if (err)
  235. return err;
  236. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_RX_P0],
  237. SP_TMDS_CTRL_BASE + 7, SP_PD_RT);
  238. if (err)
  239. return err;
  240. return 0;
  241. }
  242. static const struct reg_sequence tmds_phy_initialization[] = {
  243. { SP_TMDS_CTRL_BASE + 1, 0x90 },
  244. { SP_TMDS_CTRL_BASE + 2, 0xa9 },
  245. { SP_TMDS_CTRL_BASE + 6, 0x92 },
  246. { SP_TMDS_CTRL_BASE + 7, 0x80 },
  247. { SP_TMDS_CTRL_BASE + 20, 0xf2 },
  248. { SP_TMDS_CTRL_BASE + 22, 0xc4 },
  249. { SP_TMDS_CTRL_BASE + 23, 0x18 },
  250. };
  251. static int anx78xx_rx_initialization(struct anx78xx *anx78xx)
  252. {
  253. int err;
  254. err = regmap_write(anx78xx->map[I2C_IDX_RX_P0], SP_HDMI_MUTE_CTRL_REG,
  255. SP_AUD_MUTE | SP_VID_MUTE);
  256. if (err)
  257. return err;
  258. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_RX_P0], SP_CHIP_CTRL_REG,
  259. SP_MAN_HDMI5V_DET | SP_PLLLOCK_CKDT_EN |
  260. SP_DIGITAL_CKDT_EN);
  261. if (err)
  262. return err;
  263. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_RX_P0],
  264. SP_SOFTWARE_RESET1_REG, SP_HDCP_MAN_RST |
  265. SP_SW_MAN_RST | SP_TMDS_RST | SP_VIDEO_RST);
  266. if (err)
  267. return err;
  268. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_RX_P0],
  269. SP_SOFTWARE_RESET1_REG, SP_HDCP_MAN_RST |
  270. SP_SW_MAN_RST | SP_TMDS_RST | SP_VIDEO_RST);
  271. if (err)
  272. return err;
  273. /* Sync detect change, GP set mute */
  274. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_RX_P0],
  275. SP_AUD_EXCEPTION_ENABLE_BASE + 1, BIT(5) |
  276. BIT(6));
  277. if (err)
  278. return err;
  279. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_RX_P0],
  280. SP_AUD_EXCEPTION_ENABLE_BASE + 3,
  281. SP_AEC_EN21);
  282. if (err)
  283. return err;
  284. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_RX_P0], SP_AUDVID_CTRL_REG,
  285. SP_AVC_EN | SP_AAC_OE | SP_AAC_EN);
  286. if (err)
  287. return err;
  288. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_RX_P0],
  289. SP_SYSTEM_POWER_DOWN1_REG, SP_PWDN_CTRL);
  290. if (err)
  291. return err;
  292. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_RX_P0],
  293. SP_VID_DATA_RANGE_CTRL_REG, SP_R2Y_INPUT_LIMIT);
  294. if (err)
  295. return err;
  296. /* Enable DDC stretch */
  297. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0],
  298. SP_DP_EXTRA_I2C_DEV_ADDR_REG, SP_I2C_EXTRA_ADDR);
  299. if (err)
  300. return err;
  301. /* TMDS phy initialization */
  302. err = regmap_multi_reg_write(anx78xx->map[I2C_IDX_RX_P0],
  303. tmds_phy_initialization,
  304. ARRAY_SIZE(tmds_phy_initialization));
  305. if (err)
  306. return err;
  307. err = anx78xx_clear_hpd(anx78xx);
  308. if (err)
  309. return err;
  310. return 0;
  311. }
  312. static const u8 dp_tx_output_precise_tune_bits[20] = {
  313. 0x01, 0x03, 0x07, 0x7f, 0x71, 0x6b, 0x7f,
  314. 0x73, 0x7f, 0x7f, 0x00, 0x00, 0x00, 0x00,
  315. 0x0c, 0x42, 0x1e, 0x3e, 0x72, 0x7e,
  316. };
  317. static int anx78xx_link_phy_initialization(struct anx78xx *anx78xx)
  318. {
  319. int err;
  320. /*
  321. * REVISIT : It is writing to a RESERVED bits in Analog Control 0
  322. * register.
  323. */
  324. err = regmap_write(anx78xx->map[I2C_IDX_TX_P2], SP_ANALOG_CTRL0_REG,
  325. 0x02);
  326. if (err)
  327. return err;
  328. /*
  329. * Write DP TX output emphasis precise tune bits.
  330. */
  331. err = regmap_bulk_write(anx78xx->map[I2C_IDX_TX_P1],
  332. SP_DP_TX_LT_CTRL0_REG,
  333. dp_tx_output_precise_tune_bits,
  334. ARRAY_SIZE(dp_tx_output_precise_tune_bits));
  335. if (err)
  336. return err;
  337. return 0;
  338. }
  339. static int anx78xx_xtal_clk_sel(struct anx78xx *anx78xx)
  340. {
  341. unsigned int value;
  342. int err;
  343. err = regmap_update_bits(anx78xx->map[I2C_IDX_TX_P2],
  344. SP_ANALOG_DEBUG2_REG,
  345. SP_XTAL_FRQ | SP_FORCE_SW_OFF_BYPASS,
  346. SP_XTAL_FRQ_27M);
  347. if (err)
  348. return err;
  349. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_DP_AUX_CH_CTRL3_REG,
  350. XTAL_CLK & SP_WAIT_COUNTER_7_0_MASK);
  351. if (err)
  352. return err;
  353. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_DP_AUX_CH_CTRL4_REG,
  354. ((XTAL_CLK & 0xff00) >> 2) | (XTAL_CLK / 10));
  355. if (err)
  356. return err;
  357. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0],
  358. SP_I2C_GEN_10US_TIMER0_REG, XTAL_CLK & 0xff);
  359. if (err)
  360. return err;
  361. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0],
  362. SP_I2C_GEN_10US_TIMER1_REG,
  363. (XTAL_CLK & 0xff00) >> 8);
  364. if (err)
  365. return err;
  366. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_AUX_MISC_CTRL_REG,
  367. XTAL_CLK / 10 - 1);
  368. if (err)
  369. return err;
  370. err = regmap_read(anx78xx->map[I2C_IDX_RX_P0],
  371. SP_HDMI_US_TIMER_CTRL_REG,
  372. &value);
  373. if (err)
  374. return err;
  375. err = regmap_write(anx78xx->map[I2C_IDX_RX_P0],
  376. SP_HDMI_US_TIMER_CTRL_REG,
  377. (value & SP_MS_TIMER_MARGIN_10_8_MASK) |
  378. ((((XTAL_CLK / 10) >> 1) - 2) << 3));
  379. if (err)
  380. return err;
  381. return 0;
  382. }
  383. static const struct reg_sequence otp_key_protect[] = {
  384. { SP_OTP_KEY_PROTECT1_REG, SP_OTP_PSW1 },
  385. { SP_OTP_KEY_PROTECT2_REG, SP_OTP_PSW2 },
  386. { SP_OTP_KEY_PROTECT3_REG, SP_OTP_PSW3 },
  387. };
  388. static int anx78xx_tx_initialization(struct anx78xx *anx78xx)
  389. {
  390. int err;
  391. /* Set terminal resistor to 50 ohm */
  392. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_DP_AUX_CH_CTRL2_REG,
  393. 0x30);
  394. if (err)
  395. return err;
  396. /* Enable aux double diff output */
  397. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
  398. SP_DP_AUX_CH_CTRL2_REG, 0x08);
  399. if (err)
  400. return err;
  401. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P0],
  402. SP_DP_HDCP_CTRL_REG, SP_AUTO_EN |
  403. SP_AUTO_START);
  404. if (err)
  405. return err;
  406. err = regmap_multi_reg_write(anx78xx->map[I2C_IDX_TX_P0],
  407. otp_key_protect,
  408. ARRAY_SIZE(otp_key_protect));
  409. if (err)
  410. return err;
  411. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
  412. SP_HDCP_KEY_COMMAND_REG, SP_DISABLE_SYNC_HDCP);
  413. if (err)
  414. return err;
  415. err = regmap_write(anx78xx->map[I2C_IDX_TX_P2], SP_VID_CTRL8_REG,
  416. SP_VID_VRES_TH);
  417. if (err)
  418. return err;
  419. /*
  420. * DP HDCP auto authentication wait timer (when downstream starts to
  421. * auth, DP side will wait for this period then do auth automatically)
  422. */
  423. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_HDCP_AUTO_TIMER_REG,
  424. 0x00);
  425. if (err)
  426. return err;
  427. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
  428. SP_DP_HDCP_CTRL_REG, SP_LINK_POLLING);
  429. if (err)
  430. return err;
  431. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
  432. SP_DP_LINK_DEBUG_CTRL_REG, SP_M_VID_DEBUG);
  433. if (err)
  434. return err;
  435. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P2],
  436. SP_ANALOG_DEBUG2_REG, SP_POWERON_TIME_1P5MS);
  437. if (err)
  438. return err;
  439. err = anx78xx_xtal_clk_sel(anx78xx);
  440. if (err)
  441. return err;
  442. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_AUX_DEFER_CTRL_REG,
  443. SP_DEFER_CTRL_EN | 0x0c);
  444. if (err)
  445. return err;
  446. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
  447. SP_DP_POLLING_CTRL_REG,
  448. SP_AUTO_POLLING_DISABLE);
  449. if (err)
  450. return err;
  451. /*
  452. * Short the link integrity check timer to speed up bstatus
  453. * polling for HDCP CTS item 1A-07
  454. */
  455. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0],
  456. SP_HDCP_LINK_CHECK_TIMER_REG, 0x1d);
  457. if (err)
  458. return err;
  459. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
  460. SP_DP_MISC_CTRL_REG, SP_EQ_TRAINING_LOOP);
  461. if (err)
  462. return err;
  463. /* Power down the main link by default */
  464. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
  465. SP_DP_ANALOG_POWER_DOWN_REG, SP_CH0_PD);
  466. if (err)
  467. return err;
  468. err = anx78xx_link_phy_initialization(anx78xx);
  469. if (err)
  470. return err;
  471. /* Gen m_clk with downspreading */
  472. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
  473. SP_DP_M_CALCULATION_CTRL_REG, SP_M_GEN_CLK_SEL);
  474. if (err)
  475. return err;
  476. return 0;
  477. }
  478. static int anx78xx_enable_interrupts(struct anx78xx *anx78xx)
  479. {
  480. int err;
  481. /*
  482. * BIT0: INT pin assertion polarity: 1 = assert high
  483. * BIT1: INT pin output type: 0 = push/pull
  484. */
  485. err = regmap_write(anx78xx->map[I2C_IDX_TX_P2], SP_INT_CTRL_REG, 0x01);
  486. if (err)
  487. return err;
  488. err = regmap_write(anx78xx->map[I2C_IDX_TX_P2],
  489. SP_COMMON_INT_MASK4_REG, SP_HPD_LOST | SP_HPD_PLUG);
  490. if (err)
  491. return err;
  492. err = regmap_write(anx78xx->map[I2C_IDX_TX_P2], SP_DP_INT_MASK1_REG,
  493. SP_TRAINING_FINISH);
  494. if (err)
  495. return err;
  496. err = regmap_write(anx78xx->map[I2C_IDX_RX_P0], SP_INT_MASK1_REG,
  497. SP_CKDT_CHG | SP_SCDT_CHG);
  498. if (err)
  499. return err;
  500. return 0;
  501. }
  502. static void anx78xx_poweron(struct anx78xx *anx78xx)
  503. {
  504. struct anx78xx_platform_data *pdata = &anx78xx->pdata;
  505. int err;
  506. if (WARN_ON(anx78xx->powered))
  507. return;
  508. if (pdata->dvdd10) {
  509. err = regulator_enable(pdata->dvdd10);
  510. if (err) {
  511. DRM_ERROR("Failed to enable DVDD10 regulator: %d\n",
  512. err);
  513. return;
  514. }
  515. usleep_range(1000, 2000);
  516. }
  517. gpiod_set_value_cansleep(pdata->gpiod_reset, 1);
  518. usleep_range(1000, 2000);
  519. gpiod_set_value_cansleep(pdata->gpiod_pd, 0);
  520. usleep_range(1000, 2000);
  521. gpiod_set_value_cansleep(pdata->gpiod_reset, 0);
  522. /* Power on registers module */
  523. anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P2], SP_POWERDOWN_CTRL_REG,
  524. SP_HDCP_PD | SP_AUDIO_PD | SP_VIDEO_PD | SP_LINK_PD);
  525. anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P2], SP_POWERDOWN_CTRL_REG,
  526. SP_REGISTER_PD | SP_TOTAL_PD);
  527. anx78xx->powered = true;
  528. }
  529. static void anx78xx_poweroff(struct anx78xx *anx78xx)
  530. {
  531. struct anx78xx_platform_data *pdata = &anx78xx->pdata;
  532. int err;
  533. if (WARN_ON(!anx78xx->powered))
  534. return;
  535. gpiod_set_value_cansleep(pdata->gpiod_reset, 1);
  536. usleep_range(1000, 2000);
  537. gpiod_set_value_cansleep(pdata->gpiod_pd, 1);
  538. usleep_range(1000, 2000);
  539. if (pdata->dvdd10) {
  540. err = regulator_disable(pdata->dvdd10);
  541. if (err) {
  542. DRM_ERROR("Failed to disable DVDD10 regulator: %d\n",
  543. err);
  544. return;
  545. }
  546. usleep_range(1000, 2000);
  547. }
  548. anx78xx->powered = false;
  549. }
  550. static int anx78xx_start(struct anx78xx *anx78xx)
  551. {
  552. int err;
  553. /* Power on all modules */
  554. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P2],
  555. SP_POWERDOWN_CTRL_REG,
  556. SP_HDCP_PD | SP_AUDIO_PD | SP_VIDEO_PD |
  557. SP_LINK_PD);
  558. err = anx78xx_enable_interrupts(anx78xx);
  559. if (err) {
  560. DRM_ERROR("Failed to enable interrupts: %d\n", err);
  561. goto err_poweroff;
  562. }
  563. err = anx78xx_rx_initialization(anx78xx);
  564. if (err) {
  565. DRM_ERROR("Failed receiver initialization: %d\n", err);
  566. goto err_poweroff;
  567. }
  568. err = anx78xx_tx_initialization(anx78xx);
  569. if (err) {
  570. DRM_ERROR("Failed transmitter initialization: %d\n", err);
  571. goto err_poweroff;
  572. }
  573. /*
  574. * This delay seems to help keep the hardware in a good state. Without
  575. * it, there are times where it fails silently.
  576. */
  577. usleep_range(10000, 15000);
  578. return 0;
  579. err_poweroff:
  580. DRM_ERROR("Failed SlimPort transmitter initialization: %d\n", err);
  581. anx78xx_poweroff(anx78xx);
  582. return err;
  583. }
  584. static int anx78xx_init_pdata(struct anx78xx *anx78xx)
  585. {
  586. struct anx78xx_platform_data *pdata = &anx78xx->pdata;
  587. struct device *dev = &anx78xx->client->dev;
  588. /* 1.0V digital core power regulator */
  589. pdata->dvdd10 = devm_regulator_get(dev, "dvdd10");
  590. if (IS_ERR(pdata->dvdd10)) {
  591. if (PTR_ERR(pdata->dvdd10) != -EPROBE_DEFER)
  592. DRM_ERROR("DVDD10 regulator not found\n");
  593. return PTR_ERR(pdata->dvdd10);
  594. }
  595. /* GPIO for HPD */
  596. pdata->gpiod_hpd = devm_gpiod_get(dev, "hpd", GPIOD_IN);
  597. if (IS_ERR(pdata->gpiod_hpd))
  598. return PTR_ERR(pdata->gpiod_hpd);
  599. /* GPIO for chip power down */
  600. pdata->gpiod_pd = devm_gpiod_get(dev, "pd", GPIOD_OUT_HIGH);
  601. if (IS_ERR(pdata->gpiod_pd))
  602. return PTR_ERR(pdata->gpiod_pd);
  603. /* GPIO for chip reset */
  604. pdata->gpiod_reset = devm_gpiod_get(dev, "reset", GPIOD_OUT_LOW);
  605. return PTR_ERR_OR_ZERO(pdata->gpiod_reset);
  606. }
  607. static int anx78xx_dp_link_training(struct anx78xx *anx78xx)
  608. {
  609. u8 dp_bw, value;
  610. int err;
  611. err = regmap_write(anx78xx->map[I2C_IDX_RX_P0], SP_HDMI_MUTE_CTRL_REG,
  612. 0x0);
  613. if (err)
  614. return err;
  615. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P2],
  616. SP_POWERDOWN_CTRL_REG,
  617. SP_TOTAL_PD);
  618. if (err)
  619. return err;
  620. err = drm_dp_dpcd_readb(&anx78xx->aux, DP_MAX_LINK_RATE, &dp_bw);
  621. if (err < 0)
  622. return err;
  623. switch (dp_bw) {
  624. case DP_LINK_BW_1_62:
  625. case DP_LINK_BW_2_7:
  626. case DP_LINK_BW_5_4:
  627. break;
  628. default:
  629. DRM_DEBUG_KMS("DP bandwidth (%#02x) not supported\n", dp_bw);
  630. return -EINVAL;
  631. }
  632. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P2], SP_VID_CTRL1_REG,
  633. SP_VIDEO_MUTE);
  634. if (err)
  635. return err;
  636. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P2],
  637. SP_VID_CTRL1_REG, SP_VIDEO_EN);
  638. if (err)
  639. return err;
  640. /* Get DPCD info */
  641. err = drm_dp_dpcd_read(&anx78xx->aux, DP_DPCD_REV,
  642. &anx78xx->dpcd, DP_RECEIVER_CAP_SIZE);
  643. if (err < 0) {
  644. DRM_ERROR("Failed to read DPCD: %d\n", err);
  645. return err;
  646. }
  647. /* Clear channel x SERDES power down */
  648. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P0],
  649. SP_DP_ANALOG_POWER_DOWN_REG, SP_CH0_PD);
  650. if (err)
  651. return err;
  652. /* Check link capabilities */
  653. err = drm_dp_link_probe(&anx78xx->aux, &anx78xx->link);
  654. if (err < 0) {
  655. DRM_ERROR("Failed to probe link capabilities: %d\n", err);
  656. return err;
  657. }
  658. /* Power up the sink */
  659. err = drm_dp_link_power_up(&anx78xx->aux, &anx78xx->link);
  660. if (err < 0) {
  661. DRM_ERROR("Failed to power up DisplayPort link: %d\n", err);
  662. return err;
  663. }
  664. /* Possibly enable downspread on the sink */
  665. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0],
  666. SP_DP_DOWNSPREAD_CTRL1_REG, 0);
  667. if (err)
  668. return err;
  669. if (anx78xx->dpcd[DP_MAX_DOWNSPREAD] & DP_MAX_DOWNSPREAD_0_5) {
  670. DRM_DEBUG("Enable downspread on the sink\n");
  671. /* 4000PPM */
  672. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0],
  673. SP_DP_DOWNSPREAD_CTRL1_REG, 8);
  674. if (err)
  675. return err;
  676. err = drm_dp_dpcd_writeb(&anx78xx->aux, DP_DOWNSPREAD_CTRL,
  677. DP_SPREAD_AMP_0_5);
  678. if (err < 0)
  679. return err;
  680. } else {
  681. err = drm_dp_dpcd_writeb(&anx78xx->aux, DP_DOWNSPREAD_CTRL, 0);
  682. if (err < 0)
  683. return err;
  684. }
  685. /* Set the lane count and the link rate on the sink */
  686. if (drm_dp_enhanced_frame_cap(anx78xx->dpcd))
  687. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
  688. SP_DP_SYSTEM_CTRL_BASE + 4,
  689. SP_ENHANCED_MODE);
  690. else
  691. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P0],
  692. SP_DP_SYSTEM_CTRL_BASE + 4,
  693. SP_ENHANCED_MODE);
  694. if (err)
  695. return err;
  696. value = drm_dp_link_rate_to_bw_code(anx78xx->link.rate);
  697. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0],
  698. SP_DP_MAIN_LINK_BW_SET_REG, value);
  699. if (err)
  700. return err;
  701. err = drm_dp_link_configure(&anx78xx->aux, &anx78xx->link);
  702. if (err < 0) {
  703. DRM_ERROR("Failed to configure DisplayPort link: %d\n", err);
  704. return err;
  705. }
  706. /* Start training on the source */
  707. err = regmap_write(anx78xx->map[I2C_IDX_TX_P0], SP_DP_LT_CTRL_REG,
  708. SP_LT_EN);
  709. if (err)
  710. return err;
  711. return 0;
  712. }
  713. static int anx78xx_config_dp_output(struct anx78xx *anx78xx)
  714. {
  715. int err;
  716. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P2], SP_VID_CTRL1_REG,
  717. SP_VIDEO_MUTE);
  718. if (err)
  719. return err;
  720. /* Enable DP output */
  721. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P2], SP_VID_CTRL1_REG,
  722. SP_VIDEO_EN);
  723. if (err)
  724. return err;
  725. return 0;
  726. }
  727. static int anx78xx_send_video_infoframe(struct anx78xx *anx78xx,
  728. struct hdmi_avi_infoframe *frame)
  729. {
  730. u8 buffer[HDMI_INFOFRAME_HEADER_SIZE + HDMI_AVI_INFOFRAME_SIZE];
  731. int err;
  732. err = hdmi_avi_infoframe_pack(frame, buffer, sizeof(buffer));
  733. if (err < 0) {
  734. DRM_ERROR("Failed to pack AVI infoframe: %d\n", err);
  735. return err;
  736. }
  737. err = anx78xx_clear_bits(anx78xx->map[I2C_IDX_TX_P0],
  738. SP_PACKET_SEND_CTRL_REG, SP_AVI_IF_EN);
  739. if (err)
  740. return err;
  741. err = regmap_bulk_write(anx78xx->map[I2C_IDX_TX_P2],
  742. SP_INFOFRAME_AVI_DB1_REG, buffer,
  743. frame->length);
  744. if (err)
  745. return err;
  746. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
  747. SP_PACKET_SEND_CTRL_REG, SP_AVI_IF_UD);
  748. if (err)
  749. return err;
  750. err = anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P0],
  751. SP_PACKET_SEND_CTRL_REG, SP_AVI_IF_EN);
  752. if (err)
  753. return err;
  754. return 0;
  755. }
  756. static int anx78xx_get_downstream_info(struct anx78xx *anx78xx)
  757. {
  758. u8 value;
  759. int err;
  760. err = drm_dp_dpcd_readb(&anx78xx->aux, DP_SINK_COUNT, &value);
  761. if (err < 0) {
  762. DRM_ERROR("Get sink count failed %d\n", err);
  763. return err;
  764. }
  765. if (!DP_GET_SINK_COUNT(value)) {
  766. DRM_ERROR("Downstream disconnected\n");
  767. return -EIO;
  768. }
  769. return 0;
  770. }
  771. static int anx78xx_get_modes(struct drm_connector *connector)
  772. {
  773. struct anx78xx *anx78xx = connector_to_anx78xx(connector);
  774. int err, num_modes = 0;
  775. if (WARN_ON(!anx78xx->powered))
  776. return 0;
  777. if (anx78xx->edid)
  778. return drm_add_edid_modes(connector, anx78xx->edid);
  779. mutex_lock(&anx78xx->lock);
  780. err = anx78xx_get_downstream_info(anx78xx);
  781. if (err) {
  782. DRM_ERROR("Failed to get downstream info: %d\n", err);
  783. goto unlock;
  784. }
  785. anx78xx->edid = drm_get_edid(connector, &anx78xx->aux.ddc);
  786. if (!anx78xx->edid) {
  787. DRM_ERROR("Failed to read EDID\n");
  788. goto unlock;
  789. }
  790. err = drm_connector_update_edid_property(connector,
  791. anx78xx->edid);
  792. if (err) {
  793. DRM_ERROR("Failed to update EDID property: %d\n", err);
  794. goto unlock;
  795. }
  796. num_modes = drm_add_edid_modes(connector, anx78xx->edid);
  797. unlock:
  798. mutex_unlock(&anx78xx->lock);
  799. return num_modes;
  800. }
  801. static const struct drm_connector_helper_funcs anx78xx_connector_helper_funcs = {
  802. .get_modes = anx78xx_get_modes,
  803. };
  804. static enum drm_connector_status anx78xx_detect(struct drm_connector *connector,
  805. bool force)
  806. {
  807. struct anx78xx *anx78xx = connector_to_anx78xx(connector);
  808. if (!gpiod_get_value(anx78xx->pdata.gpiod_hpd))
  809. return connector_status_disconnected;
  810. return connector_status_connected;
  811. }
  812. static const struct drm_connector_funcs anx78xx_connector_funcs = {
  813. .fill_modes = drm_helper_probe_single_connector_modes,
  814. .detect = anx78xx_detect,
  815. .destroy = drm_connector_cleanup,
  816. .reset = drm_atomic_helper_connector_reset,
  817. .atomic_duplicate_state = drm_atomic_helper_connector_duplicate_state,
  818. .atomic_destroy_state = drm_atomic_helper_connector_destroy_state,
  819. };
  820. static int anx78xx_bridge_attach(struct drm_bridge *bridge)
  821. {
  822. struct anx78xx *anx78xx = bridge_to_anx78xx(bridge);
  823. int err;
  824. if (!bridge->encoder) {
  825. DRM_ERROR("Parent encoder object not found");
  826. return -ENODEV;
  827. }
  828. /* Register aux channel */
  829. anx78xx->aux.name = "DP-AUX";
  830. anx78xx->aux.dev = &anx78xx->client->dev;
  831. anx78xx->aux.transfer = anx78xx_aux_transfer;
  832. err = drm_dp_aux_register(&anx78xx->aux);
  833. if (err < 0) {
  834. DRM_ERROR("Failed to register aux channel: %d\n", err);
  835. return err;
  836. }
  837. err = drm_connector_init(bridge->dev, &anx78xx->connector,
  838. &anx78xx_connector_funcs,
  839. DRM_MODE_CONNECTOR_DisplayPort);
  840. if (err) {
  841. DRM_ERROR("Failed to initialize connector: %d\n", err);
  842. return err;
  843. }
  844. drm_connector_helper_add(&anx78xx->connector,
  845. &anx78xx_connector_helper_funcs);
  846. err = drm_connector_register(&anx78xx->connector);
  847. if (err) {
  848. DRM_ERROR("Failed to register connector: %d\n", err);
  849. return err;
  850. }
  851. anx78xx->connector.polled = DRM_CONNECTOR_POLL_HPD;
  852. err = drm_connector_attach_encoder(&anx78xx->connector,
  853. bridge->encoder);
  854. if (err) {
  855. DRM_ERROR("Failed to link up connector to encoder: %d\n", err);
  856. return err;
  857. }
  858. return 0;
  859. }
  860. static enum drm_mode_status
  861. anx78xx_bridge_mode_valid(struct drm_bridge *bridge,
  862. const struct drm_display_mode *mode)
  863. {
  864. if (mode->flags & DRM_MODE_FLAG_INTERLACE)
  865. return MODE_NO_INTERLACE;
  866. /* Max 1200p at 5.4 Ghz, one lane */
  867. if (mode->clock > 154000)
  868. return MODE_CLOCK_HIGH;
  869. return MODE_OK;
  870. }
  871. static void anx78xx_bridge_disable(struct drm_bridge *bridge)
  872. {
  873. struct anx78xx *anx78xx = bridge_to_anx78xx(bridge);
  874. /* Power off all modules except configuration registers access */
  875. anx78xx_set_bits(anx78xx->map[I2C_IDX_TX_P2], SP_POWERDOWN_CTRL_REG,
  876. SP_HDCP_PD | SP_AUDIO_PD | SP_VIDEO_PD | SP_LINK_PD);
  877. }
  878. static void anx78xx_bridge_mode_set(struct drm_bridge *bridge,
  879. struct drm_display_mode *mode,
  880. struct drm_display_mode *adjusted_mode)
  881. {
  882. struct anx78xx *anx78xx = bridge_to_anx78xx(bridge);
  883. struct hdmi_avi_infoframe frame;
  884. int err;
  885. if (WARN_ON(!anx78xx->powered))
  886. return;
  887. mutex_lock(&anx78xx->lock);
  888. err = drm_hdmi_avi_infoframe_from_display_mode(&frame, adjusted_mode,
  889. false);
  890. if (err) {
  891. DRM_ERROR("Failed to setup AVI infoframe: %d\n", err);
  892. goto unlock;
  893. }
  894. err = anx78xx_send_video_infoframe(anx78xx, &frame);
  895. if (err)
  896. DRM_ERROR("Failed to send AVI infoframe: %d\n", err);
  897. unlock:
  898. mutex_unlock(&anx78xx->lock);
  899. }
  900. static void anx78xx_bridge_enable(struct drm_bridge *bridge)
  901. {
  902. struct anx78xx *anx78xx = bridge_to_anx78xx(bridge);
  903. int err;
  904. err = anx78xx_start(anx78xx);
  905. if (err) {
  906. DRM_ERROR("Failed to initialize: %d\n", err);
  907. return;
  908. }
  909. err = anx78xx_set_hpd(anx78xx);
  910. if (err)
  911. DRM_ERROR("Failed to set HPD: %d\n", err);
  912. }
  913. static const struct drm_bridge_funcs anx78xx_bridge_funcs = {
  914. .attach = anx78xx_bridge_attach,
  915. .mode_valid = anx78xx_bridge_mode_valid,
  916. .disable = anx78xx_bridge_disable,
  917. .mode_set = anx78xx_bridge_mode_set,
  918. .enable = anx78xx_bridge_enable,
  919. };
  920. static irqreturn_t anx78xx_hpd_threaded_handler(int irq, void *data)
  921. {
  922. struct anx78xx *anx78xx = data;
  923. int err;
  924. if (anx78xx->powered)
  925. return IRQ_HANDLED;
  926. mutex_lock(&anx78xx->lock);
  927. /* Cable is pulled, power on the chip */
  928. anx78xx_poweron(anx78xx);
  929. err = anx78xx_enable_interrupts(anx78xx);
  930. if (err)
  931. DRM_ERROR("Failed to enable interrupts: %d\n", err);
  932. mutex_unlock(&anx78xx->lock);
  933. return IRQ_HANDLED;
  934. }
  935. static int anx78xx_handle_dp_int_1(struct anx78xx *anx78xx, u8 irq)
  936. {
  937. int err;
  938. DRM_DEBUG_KMS("Handle DP interrupt 1: %02x\n", irq);
  939. err = regmap_write(anx78xx->map[I2C_IDX_TX_P2], SP_DP_INT_STATUS1_REG,
  940. irq);
  941. if (err)
  942. return err;
  943. if (irq & SP_TRAINING_FINISH) {
  944. DRM_DEBUG_KMS("IRQ: hardware link training finished\n");
  945. err = anx78xx_config_dp_output(anx78xx);
  946. }
  947. return err;
  948. }
  949. static bool anx78xx_handle_common_int_4(struct anx78xx *anx78xx, u8 irq)
  950. {
  951. bool event = false;
  952. int err;
  953. DRM_DEBUG_KMS("Handle common interrupt 4: %02x\n", irq);
  954. err = regmap_write(anx78xx->map[I2C_IDX_TX_P2],
  955. SP_COMMON_INT_STATUS4_REG, irq);
  956. if (err) {
  957. DRM_ERROR("Failed to write SP_COMMON_INT_STATUS4 %d\n", err);
  958. return event;
  959. }
  960. if (irq & SP_HPD_LOST) {
  961. DRM_DEBUG_KMS("IRQ: Hot plug detect - cable is pulled out\n");
  962. event = true;
  963. anx78xx_poweroff(anx78xx);
  964. /* Free cached EDID */
  965. kfree(anx78xx->edid);
  966. anx78xx->edid = NULL;
  967. } else if (irq & SP_HPD_PLUG) {
  968. DRM_DEBUG_KMS("IRQ: Hot plug detect - cable plug\n");
  969. event = true;
  970. }
  971. return event;
  972. }
  973. static void anx78xx_handle_hdmi_int_1(struct anx78xx *anx78xx, u8 irq)
  974. {
  975. unsigned int value;
  976. int err;
  977. DRM_DEBUG_KMS("Handle HDMI interrupt 1: %02x\n", irq);
  978. err = regmap_write(anx78xx->map[I2C_IDX_RX_P0], SP_INT_STATUS1_REG,
  979. irq);
  980. if (err) {
  981. DRM_ERROR("Write HDMI int 1 failed: %d\n", err);
  982. return;
  983. }
  984. if ((irq & SP_CKDT_CHG) || (irq & SP_SCDT_CHG)) {
  985. DRM_DEBUG_KMS("IRQ: HDMI input detected\n");
  986. err = regmap_read(anx78xx->map[I2C_IDX_RX_P0],
  987. SP_SYSTEM_STATUS_REG, &value);
  988. if (err) {
  989. DRM_ERROR("Read system status reg failed: %d\n", err);
  990. return;
  991. }
  992. if (!(value & SP_TMDS_CLOCK_DET)) {
  993. DRM_DEBUG_KMS("IRQ: *** Waiting for HDMI clock ***\n");
  994. return;
  995. }
  996. if (!(value & SP_TMDS_DE_DET)) {
  997. DRM_DEBUG_KMS("IRQ: *** Waiting for HDMI signal ***\n");
  998. return;
  999. }
  1000. err = anx78xx_dp_link_training(anx78xx);
  1001. if (err)
  1002. DRM_ERROR("Failed to start link training: %d\n", err);
  1003. }
  1004. }
  1005. static irqreturn_t anx78xx_intp_threaded_handler(int unused, void *data)
  1006. {
  1007. struct anx78xx *anx78xx = data;
  1008. bool event = false;
  1009. unsigned int irq;
  1010. int err;
  1011. mutex_lock(&anx78xx->lock);
  1012. err = regmap_read(anx78xx->map[I2C_IDX_TX_P2], SP_DP_INT_STATUS1_REG,
  1013. &irq);
  1014. if (err) {
  1015. DRM_ERROR("Failed to read DP interrupt 1 status: %d\n", err);
  1016. goto unlock;
  1017. }
  1018. if (irq)
  1019. anx78xx_handle_dp_int_1(anx78xx, irq);
  1020. err = regmap_read(anx78xx->map[I2C_IDX_TX_P2],
  1021. SP_COMMON_INT_STATUS4_REG, &irq);
  1022. if (err) {
  1023. DRM_ERROR("Failed to read common interrupt 4 status: %d\n",
  1024. err);
  1025. goto unlock;
  1026. }
  1027. if (irq)
  1028. event = anx78xx_handle_common_int_4(anx78xx, irq);
  1029. /* Make sure we are still powered after handle HPD events */
  1030. if (!anx78xx->powered)
  1031. goto unlock;
  1032. err = regmap_read(anx78xx->map[I2C_IDX_RX_P0], SP_INT_STATUS1_REG,
  1033. &irq);
  1034. if (err) {
  1035. DRM_ERROR("Failed to read HDMI int 1 status: %d\n", err);
  1036. goto unlock;
  1037. }
  1038. if (irq)
  1039. anx78xx_handle_hdmi_int_1(anx78xx, irq);
  1040. unlock:
  1041. mutex_unlock(&anx78xx->lock);
  1042. if (event)
  1043. drm_helper_hpd_irq_event(anx78xx->connector.dev);
  1044. return IRQ_HANDLED;
  1045. }
  1046. static void unregister_i2c_dummy_clients(struct anx78xx *anx78xx)
  1047. {
  1048. unsigned int i;
  1049. for (i = 0; i < ARRAY_SIZE(anx78xx->i2c_dummy); i++)
  1050. i2c_unregister_device(anx78xx->i2c_dummy[i]);
  1051. }
  1052. static const struct regmap_config anx78xx_regmap_config = {
  1053. .reg_bits = 8,
  1054. .val_bits = 8,
  1055. };
  1056. static const u16 anx78xx_chipid_list[] = {
  1057. 0x7812,
  1058. 0x7814,
  1059. 0x7818,
  1060. };
  1061. static int anx78xx_i2c_probe(struct i2c_client *client,
  1062. const struct i2c_device_id *id)
  1063. {
  1064. struct anx78xx *anx78xx;
  1065. struct anx78xx_platform_data *pdata;
  1066. unsigned int i, idl, idh, version;
  1067. bool found = false;
  1068. int err;
  1069. anx78xx = devm_kzalloc(&client->dev, sizeof(*anx78xx), GFP_KERNEL);
  1070. if (!anx78xx)
  1071. return -ENOMEM;
  1072. pdata = &anx78xx->pdata;
  1073. mutex_init(&anx78xx->lock);
  1074. #if IS_ENABLED(CONFIG_OF)
  1075. anx78xx->bridge.of_node = client->dev.of_node;
  1076. #endif
  1077. anx78xx->client = client;
  1078. i2c_set_clientdata(client, anx78xx);
  1079. err = anx78xx_init_pdata(anx78xx);
  1080. if (err) {
  1081. if (err != -EPROBE_DEFER)
  1082. DRM_ERROR("Failed to initialize pdata: %d\n", err);
  1083. return err;
  1084. }
  1085. pdata->hpd_irq = gpiod_to_irq(pdata->gpiod_hpd);
  1086. if (pdata->hpd_irq < 0) {
  1087. DRM_ERROR("Failed to get HPD IRQ: %d\n", pdata->hpd_irq);
  1088. return -ENODEV;
  1089. }
  1090. pdata->intp_irq = client->irq;
  1091. if (!pdata->intp_irq) {
  1092. DRM_ERROR("Failed to get CABLE_DET and INTP IRQ\n");
  1093. return -ENODEV;
  1094. }
  1095. /* Map slave addresses of ANX7814 */
  1096. for (i = 0; i < I2C_NUM_ADDRESSES; i++) {
  1097. anx78xx->i2c_dummy[i] = i2c_new_dummy(client->adapter,
  1098. anx78xx_i2c_addresses[i] >> 1);
  1099. if (!anx78xx->i2c_dummy[i]) {
  1100. err = -ENOMEM;
  1101. DRM_ERROR("Failed to reserve I2C bus %02x\n",
  1102. anx78xx_i2c_addresses[i]);
  1103. goto err_unregister_i2c;
  1104. }
  1105. anx78xx->map[i] = devm_regmap_init_i2c(anx78xx->i2c_dummy[i],
  1106. &anx78xx_regmap_config);
  1107. if (IS_ERR(anx78xx->map[i])) {
  1108. err = PTR_ERR(anx78xx->map[i]);
  1109. DRM_ERROR("Failed regmap initialization %02x\n",
  1110. anx78xx_i2c_addresses[i]);
  1111. goto err_unregister_i2c;
  1112. }
  1113. }
  1114. /* Look for supported chip ID */
  1115. anx78xx_poweron(anx78xx);
  1116. err = regmap_read(anx78xx->map[I2C_IDX_TX_P2], SP_DEVICE_IDL_REG,
  1117. &idl);
  1118. if (err)
  1119. goto err_poweroff;
  1120. err = regmap_read(anx78xx->map[I2C_IDX_TX_P2], SP_DEVICE_IDH_REG,
  1121. &idh);
  1122. if (err)
  1123. goto err_poweroff;
  1124. anx78xx->chipid = (u8)idl | ((u8)idh << 8);
  1125. err = regmap_read(anx78xx->map[I2C_IDX_TX_P2], SP_DEVICE_VERSION_REG,
  1126. &version);
  1127. if (err)
  1128. goto err_poweroff;
  1129. for (i = 0; i < ARRAY_SIZE(anx78xx_chipid_list); i++) {
  1130. if (anx78xx->chipid == anx78xx_chipid_list[i]) {
  1131. DRM_INFO("Found ANX%x (ver. %d) SlimPort Transmitter\n",
  1132. anx78xx->chipid, version);
  1133. found = true;
  1134. break;
  1135. }
  1136. }
  1137. if (!found) {
  1138. DRM_ERROR("ANX%x (ver. %d) not supported by this driver\n",
  1139. anx78xx->chipid, version);
  1140. err = -ENODEV;
  1141. goto err_poweroff;
  1142. }
  1143. err = devm_request_threaded_irq(&client->dev, pdata->hpd_irq, NULL,
  1144. anx78xx_hpd_threaded_handler,
  1145. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  1146. "anx78xx-hpd", anx78xx);
  1147. if (err) {
  1148. DRM_ERROR("Failed to request CABLE_DET threaded IRQ: %d\n",
  1149. err);
  1150. goto err_poweroff;
  1151. }
  1152. err = devm_request_threaded_irq(&client->dev, pdata->intp_irq, NULL,
  1153. anx78xx_intp_threaded_handler,
  1154. IRQF_TRIGGER_RISING | IRQF_ONESHOT,
  1155. "anx78xx-intp", anx78xx);
  1156. if (err) {
  1157. DRM_ERROR("Failed to request INTP threaded IRQ: %d\n", err);
  1158. goto err_poweroff;
  1159. }
  1160. anx78xx->bridge.funcs = &anx78xx_bridge_funcs;
  1161. drm_bridge_add(&anx78xx->bridge);
  1162. /* If cable is pulled out, just poweroff and wait for HPD event */
  1163. if (!gpiod_get_value(anx78xx->pdata.gpiod_hpd))
  1164. anx78xx_poweroff(anx78xx);
  1165. return 0;
  1166. err_poweroff:
  1167. anx78xx_poweroff(anx78xx);
  1168. err_unregister_i2c:
  1169. unregister_i2c_dummy_clients(anx78xx);
  1170. return err;
  1171. }
  1172. static int anx78xx_i2c_remove(struct i2c_client *client)
  1173. {
  1174. struct anx78xx *anx78xx = i2c_get_clientdata(client);
  1175. drm_bridge_remove(&anx78xx->bridge);
  1176. unregister_i2c_dummy_clients(anx78xx);
  1177. kfree(anx78xx->edid);
  1178. return 0;
  1179. }
  1180. static const struct i2c_device_id anx78xx_id[] = {
  1181. { "anx7814", 0 },
  1182. { /* sentinel */ }
  1183. };
  1184. MODULE_DEVICE_TABLE(i2c, anx78xx_id);
  1185. #if IS_ENABLED(CONFIG_OF)
  1186. static const struct of_device_id anx78xx_match_table[] = {
  1187. { .compatible = "analogix,anx7814", },
  1188. { /* sentinel */ },
  1189. };
  1190. MODULE_DEVICE_TABLE(of, anx78xx_match_table);
  1191. #endif
  1192. static struct i2c_driver anx78xx_driver = {
  1193. .driver = {
  1194. .name = "anx7814",
  1195. .of_match_table = of_match_ptr(anx78xx_match_table),
  1196. },
  1197. .probe = anx78xx_i2c_probe,
  1198. .remove = anx78xx_i2c_remove,
  1199. .id_table = anx78xx_id,
  1200. };
  1201. module_i2c_driver(anx78xx_driver);
  1202. MODULE_DESCRIPTION("ANX78xx SlimPort Transmitter driver");
  1203. MODULE_AUTHOR("Enric Balletbo i Serra <enric.balletbo@collabora.com>");
  1204. MODULE_LICENSE("GPL v2");