1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558 |
- #ifndef ADRENO_PM4_XML
- #define ADRENO_PM4_XML
- /* Autogenerated file, DO NOT EDIT manually!
- This file was generated by the rules-ng-ng headergen tool in this git repository:
- http://github.com/freedreno/envytools/
- git clone https://github.com/freedreno/envytools.git
- The rules-ng-ng source files this header was generated from are:
- - /home/robclark/src/envytools/rnndb/adreno.xml ( 501 bytes, from 2018-07-03 19:37:13)
- - /home/robclark/src/envytools/rnndb/freedreno_copyright.xml ( 1572 bytes, from 2018-07-03 19:37:13)
- - /home/robclark/src/envytools/rnndb/adreno/a2xx.xml ( 36805 bytes, from 2018-07-03 19:37:13)
- - /home/robclark/src/envytools/rnndb/adreno/adreno_common.xml ( 13634 bytes, from 2018-07-03 19:37:13)
- - /home/robclark/src/envytools/rnndb/adreno/adreno_pm4.xml ( 42393 bytes, from 2018-08-06 18:45:45)
- - /home/robclark/src/envytools/rnndb/adreno/a3xx.xml ( 83840 bytes, from 2018-07-03 19:37:13)
- - /home/robclark/src/envytools/rnndb/adreno/a4xx.xml ( 112086 bytes, from 2018-07-03 19:37:13)
- - /home/robclark/src/envytools/rnndb/adreno/a5xx.xml ( 147240 bytes, from 2018-08-06 18:45:45)
- - /home/robclark/src/envytools/rnndb/adreno/a6xx.xml ( 101627 bytes, from 2018-08-06 18:45:45)
- - /home/robclark/src/envytools/rnndb/adreno/a6xx_gmu.xml ( 10431 bytes, from 2018-07-03 19:37:13)
- - /home/robclark/src/envytools/rnndb/adreno/ocmem.xml ( 1773 bytes, from 2018-07-03 19:37:13)
- Copyright (C) 2013-2018 by the following authors:
- - Rob Clark <robdclark@gmail.com> (robclark)
- - Ilia Mirkin <imirkin@alum.mit.edu> (imirkin)
- Permission is hereby granted, free of charge, to any person obtaining
- a copy of this software and associated documentation files (the
- "Software"), to deal in the Software without restriction, including
- without limitation the rights to use, copy, modify, merge, publish,
- distribute, sublicense, and/or sell copies of the Software, and to
- permit persons to whom the Software is furnished to do so, subject to
- the following conditions:
- The above copyright notice and this permission notice (including the
- next paragraph) shall be included in all copies or substantial
- portions of the Software.
- THE SOFTWARE IS PROVIDED "AS IS", WITHOUT WARRANTY OF ANY KIND,
- EXPRESS OR IMPLIED, INCLUDING BUT NOT LIMITED TO THE WARRANTIES OF
- MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE AND NONINFRINGEMENT.
- IN NO EVENT SHALL THE COPYRIGHT OWNER(S) AND/OR ITS SUPPLIERS BE
- LIABLE FOR ANY CLAIM, DAMAGES OR OTHER LIABILITY, WHETHER IN AN ACTION
- OF CONTRACT, TORT OR OTHERWISE, ARISING FROM, OUT OF OR IN CONNECTION
- WITH THE SOFTWARE OR THE USE OR OTHER DEALINGS IN THE SOFTWARE.
- */
- enum vgt_event_type {
- VS_DEALLOC = 0,
- PS_DEALLOC = 1,
- VS_DONE_TS = 2,
- PS_DONE_TS = 3,
- CACHE_FLUSH_TS = 4,
- CONTEXT_DONE = 5,
- CACHE_FLUSH = 6,
- HLSQ_FLUSH = 7,
- VIZQUERY_START = 7,
- VIZQUERY_END = 8,
- SC_WAIT_WC = 9,
- RST_PIX_CNT = 13,
- RST_VTX_CNT = 14,
- TILE_FLUSH = 15,
- STAT_EVENT = 16,
- CACHE_FLUSH_AND_INV_TS_EVENT = 20,
- ZPASS_DONE = 21,
- CACHE_FLUSH_AND_INV_EVENT = 22,
- PERFCOUNTER_START = 23,
- PERFCOUNTER_STOP = 24,
- VS_FETCH_DONE = 27,
- FACENESS_FLUSH = 28,
- FLUSH_SO_0 = 17,
- FLUSH_SO_1 = 18,
- FLUSH_SO_2 = 19,
- FLUSH_SO_3 = 20,
- PC_CCU_INVALIDATE_DEPTH = 24,
- PC_CCU_INVALIDATE_COLOR = 25,
- UNK_1C = 28,
- UNK_1D = 29,
- BLIT = 30,
- UNK_25 = 37,
- LRZ_FLUSH = 38,
- UNK_2C = 44,
- UNK_2D = 45,
- };
- enum pc_di_primtype {
- DI_PT_NONE = 0,
- DI_PT_POINTLIST_PSIZE = 1,
- DI_PT_LINELIST = 2,
- DI_PT_LINESTRIP = 3,
- DI_PT_TRILIST = 4,
- DI_PT_TRIFAN = 5,
- DI_PT_TRISTRIP = 6,
- DI_PT_LINELOOP = 7,
- DI_PT_RECTLIST = 8,
- DI_PT_POINTLIST = 9,
- DI_PT_LINE_ADJ = 10,
- DI_PT_LINESTRIP_ADJ = 11,
- DI_PT_TRI_ADJ = 12,
- DI_PT_TRISTRIP_ADJ = 13,
- };
- enum pc_di_src_sel {
- DI_SRC_SEL_DMA = 0,
- DI_SRC_SEL_IMMEDIATE = 1,
- DI_SRC_SEL_AUTO_INDEX = 2,
- DI_SRC_SEL_RESERVED = 3,
- };
- enum pc_di_index_size {
- INDEX_SIZE_IGN = 0,
- INDEX_SIZE_16_BIT = 0,
- INDEX_SIZE_32_BIT = 1,
- INDEX_SIZE_8_BIT = 2,
- INDEX_SIZE_INVALID = 0,
- };
- enum pc_di_vis_cull_mode {
- IGNORE_VISIBILITY = 0,
- USE_VISIBILITY = 1,
- };
- enum adreno_pm4_packet_type {
- CP_TYPE0_PKT = 0,
- CP_TYPE1_PKT = 0x40000000,
- CP_TYPE2_PKT = 0x80000000,
- CP_TYPE3_PKT = 0xc0000000,
- CP_TYPE4_PKT = 0x40000000,
- CP_TYPE7_PKT = 0x70000000,
- };
- enum adreno_pm4_type3_packets {
- CP_ME_INIT = 72,
- CP_NOP = 16,
- CP_PREEMPT_ENABLE = 28,
- CP_PREEMPT_TOKEN = 30,
- CP_INDIRECT_BUFFER = 63,
- CP_INDIRECT_BUFFER_PFD = 55,
- CP_WAIT_FOR_IDLE = 38,
- CP_WAIT_REG_MEM = 60,
- CP_WAIT_REG_EQ = 82,
- CP_WAIT_REG_GTE = 83,
- CP_WAIT_UNTIL_READ = 92,
- CP_WAIT_IB_PFD_COMPLETE = 93,
- CP_REG_RMW = 33,
- CP_SET_BIN_DATA = 47,
- CP_SET_BIN_DATA5 = 47,
- CP_REG_TO_MEM = 62,
- CP_MEM_WRITE = 61,
- CP_MEM_WRITE_CNTR = 79,
- CP_COND_EXEC = 68,
- CP_COND_WRITE = 69,
- CP_COND_WRITE5 = 69,
- CP_EVENT_WRITE = 70,
- CP_EVENT_WRITE_SHD = 88,
- CP_EVENT_WRITE_CFL = 89,
- CP_EVENT_WRITE_ZPD = 91,
- CP_RUN_OPENCL = 49,
- CP_DRAW_INDX = 34,
- CP_DRAW_INDX_2 = 54,
- CP_DRAW_INDX_BIN = 52,
- CP_DRAW_INDX_2_BIN = 53,
- CP_VIZ_QUERY = 35,
- CP_SET_STATE = 37,
- CP_SET_CONSTANT = 45,
- CP_IM_LOAD = 39,
- CP_IM_LOAD_IMMEDIATE = 43,
- CP_LOAD_CONSTANT_CONTEXT = 46,
- CP_INVALIDATE_STATE = 59,
- CP_SET_SHADER_BASES = 74,
- CP_SET_BIN_MASK = 80,
- CP_SET_BIN_SELECT = 81,
- CP_CONTEXT_UPDATE = 94,
- CP_INTERRUPT = 64,
- CP_IM_STORE = 44,
- CP_SET_DRAW_INIT_FLAGS = 75,
- CP_SET_PROTECTED_MODE = 95,
- CP_BOOTSTRAP_UCODE = 111,
- CP_LOAD_STATE = 48,
- CP_LOAD_STATE4 = 48,
- CP_COND_INDIRECT_BUFFER_PFE = 58,
- CP_COND_INDIRECT_BUFFER_PFD = 50,
- CP_INDIRECT_BUFFER_PFE = 63,
- CP_SET_BIN = 76,
- CP_TEST_TWO_MEMS = 113,
- CP_REG_WR_NO_CTXT = 120,
- CP_RECORD_PFP_TIMESTAMP = 17,
- CP_SET_SECURE_MODE = 102,
- CP_WAIT_FOR_ME = 19,
- CP_SET_DRAW_STATE = 67,
- CP_DRAW_INDX_OFFSET = 56,
- CP_DRAW_INDIRECT = 40,
- CP_DRAW_INDX_INDIRECT = 41,
- CP_DRAW_AUTO = 36,
- CP_UNKNOWN_19 = 25,
- CP_UNKNOWN_1A = 26,
- CP_UNKNOWN_4E = 78,
- CP_WIDE_REG_WRITE = 116,
- CP_SCRATCH_TO_REG = 77,
- CP_REG_TO_SCRATCH = 74,
- CP_WAIT_MEM_WRITES = 18,
- CP_COND_REG_EXEC = 71,
- CP_MEM_TO_REG = 66,
- CP_EXEC_CS_INDIRECT = 65,
- CP_EXEC_CS = 51,
- CP_PERFCOUNTER_ACTION = 80,
- CP_SMMU_TABLE_UPDATE = 83,
- CP_SET_MARKER = 101,
- CP_SET_PSEUDO_REG = 86,
- CP_CONTEXT_REG_BUNCH = 92,
- CP_YIELD_ENABLE = 28,
- CP_SKIP_IB2_ENABLE_GLOBAL = 29,
- CP_SKIP_IB2_ENABLE_LOCAL = 35,
- CP_SET_SUBDRAW_SIZE = 53,
- CP_SET_VISIBILITY_OVERRIDE = 100,
- CP_PREEMPT_ENABLE_GLOBAL = 105,
- CP_PREEMPT_ENABLE_LOCAL = 106,
- CP_CONTEXT_SWITCH_YIELD = 107,
- CP_SET_RENDER_MODE = 108,
- CP_COMPUTE_CHECKPOINT = 110,
- CP_MEM_TO_MEM = 115,
- CP_BLIT = 44,
- CP_REG_TEST = 57,
- CP_SET_MODE = 99,
- CP_LOAD_STATE6_GEOM = 50,
- CP_LOAD_STATE6_FRAG = 52,
- IN_IB_PREFETCH_END = 23,
- IN_SUBBLK_PREFETCH = 31,
- IN_INSTR_PREFETCH = 32,
- IN_INSTR_MATCH = 71,
- IN_CONST_PREFETCH = 73,
- IN_INCR_UPDT_STATE = 85,
- IN_INCR_UPDT_CONST = 86,
- IN_INCR_UPDT_INSTR = 87,
- PKT4 = 4,
- CP_UNK_A6XX_14 = 20,
- CP_UNK_A6XX_36 = 54,
- CP_UNK_A6XX_55 = 85,
- UNK_A6XX_6D = 109,
- };
- enum adreno_state_block {
- SB_VERT_TEX = 0,
- SB_VERT_MIPADDR = 1,
- SB_FRAG_TEX = 2,
- SB_FRAG_MIPADDR = 3,
- SB_VERT_SHADER = 4,
- SB_GEOM_SHADER = 5,
- SB_FRAG_SHADER = 6,
- SB_COMPUTE_SHADER = 7,
- };
- enum adreno_state_type {
- ST_SHADER = 0,
- ST_CONSTANTS = 1,
- };
- enum adreno_state_src {
- SS_DIRECT = 0,
- SS_INVALID_ALL_IC = 2,
- SS_INVALID_PART_IC = 3,
- SS_INDIRECT = 4,
- SS_INDIRECT_TCM = 5,
- SS_INDIRECT_STM = 6,
- };
- enum a4xx_state_block {
- SB4_VS_TEX = 0,
- SB4_HS_TEX = 1,
- SB4_DS_TEX = 2,
- SB4_GS_TEX = 3,
- SB4_FS_TEX = 4,
- SB4_CS_TEX = 5,
- SB4_VS_SHADER = 8,
- SB4_HS_SHADER = 9,
- SB4_DS_SHADER = 10,
- SB4_GS_SHADER = 11,
- SB4_FS_SHADER = 12,
- SB4_CS_SHADER = 13,
- SB4_SSBO = 14,
- SB4_CS_SSBO = 15,
- };
- enum a4xx_state_type {
- ST4_SHADER = 0,
- ST4_CONSTANTS = 1,
- };
- enum a4xx_state_src {
- SS4_DIRECT = 0,
- SS4_INDIRECT = 2,
- };
- enum a6xx_state_block {
- SB6_VS_TEX = 0,
- SB6_HS_TEX = 1,
- SB6_DS_TEX = 2,
- SB6_GS_TEX = 3,
- SB6_FS_TEX = 4,
- SB6_CS_TEX = 5,
- SB6_VS_SHADER = 8,
- SB6_HS_SHADER = 9,
- SB6_DS_SHADER = 10,
- SB6_GS_SHADER = 11,
- SB6_FS_SHADER = 12,
- SB6_CS_SHADER = 13,
- SB6_SSBO = 14,
- SB6_CS_SSBO = 15,
- };
- enum a6xx_state_type {
- ST6_SHADER = 0,
- ST6_CONSTANTS = 1,
- };
- enum a6xx_state_src {
- SS6_DIRECT = 0,
- SS6_INDIRECT = 2,
- };
- enum a4xx_index_size {
- INDEX4_SIZE_8_BIT = 0,
- INDEX4_SIZE_16_BIT = 1,
- INDEX4_SIZE_32_BIT = 2,
- };
- enum cp_cond_function {
- WRITE_ALWAYS = 0,
- WRITE_LT = 1,
- WRITE_LE = 2,
- WRITE_EQ = 3,
- WRITE_NE = 4,
- WRITE_GE = 5,
- WRITE_GT = 6,
- };
- enum render_mode_cmd {
- BYPASS = 1,
- BINNING = 2,
- GMEM = 3,
- BLIT2D = 5,
- BLIT2DSCALE = 7,
- END2D = 8,
- };
- enum cp_blit_cmd {
- BLIT_OP_FILL = 0,
- BLIT_OP_COPY = 1,
- BLIT_OP_SCALE = 3,
- };
- enum a6xx_render_mode {
- RM6_BYPASS = 1,
- RM6_BINNING = 2,
- RM6_GMEM = 4,
- RM6_BLIT2D = 5,
- RM6_RESOLVE = 6,
- };
- enum pseudo_reg {
- SMMU_INFO = 0,
- NON_SECURE_SAVE_ADDR = 1,
- SECURE_SAVE_ADDR = 2,
- NON_PRIV_SAVE_ADDR = 3,
- COUNTER = 4,
- };
- #define REG_CP_LOAD_STATE_0 0x00000000
- #define CP_LOAD_STATE_0_DST_OFF__MASK 0x0000ffff
- #define CP_LOAD_STATE_0_DST_OFF__SHIFT 0
- static inline uint32_t CP_LOAD_STATE_0_DST_OFF(uint32_t val)
- {
- return ((val) << CP_LOAD_STATE_0_DST_OFF__SHIFT) & CP_LOAD_STATE_0_DST_OFF__MASK;
- }
- #define CP_LOAD_STATE_0_STATE_SRC__MASK 0x00070000
- #define CP_LOAD_STATE_0_STATE_SRC__SHIFT 16
- static inline uint32_t CP_LOAD_STATE_0_STATE_SRC(enum adreno_state_src val)
- {
- return ((val) << CP_LOAD_STATE_0_STATE_SRC__SHIFT) & CP_LOAD_STATE_0_STATE_SRC__MASK;
- }
- #define CP_LOAD_STATE_0_STATE_BLOCK__MASK 0x00380000
- #define CP_LOAD_STATE_0_STATE_BLOCK__SHIFT 19
- static inline uint32_t CP_LOAD_STATE_0_STATE_BLOCK(enum adreno_state_block val)
- {
- return ((val) << CP_LOAD_STATE_0_STATE_BLOCK__SHIFT) & CP_LOAD_STATE_0_STATE_BLOCK__MASK;
- }
- #define CP_LOAD_STATE_0_NUM_UNIT__MASK 0xffc00000
- #define CP_LOAD_STATE_0_NUM_UNIT__SHIFT 22
- static inline uint32_t CP_LOAD_STATE_0_NUM_UNIT(uint32_t val)
- {
- return ((val) << CP_LOAD_STATE_0_NUM_UNIT__SHIFT) & CP_LOAD_STATE_0_NUM_UNIT__MASK;
- }
- #define REG_CP_LOAD_STATE_1 0x00000001
- #define CP_LOAD_STATE_1_STATE_TYPE__MASK 0x00000003
- #define CP_LOAD_STATE_1_STATE_TYPE__SHIFT 0
- static inline uint32_t CP_LOAD_STATE_1_STATE_TYPE(enum adreno_state_type val)
- {
- return ((val) << CP_LOAD_STATE_1_STATE_TYPE__SHIFT) & CP_LOAD_STATE_1_STATE_TYPE__MASK;
- }
- #define CP_LOAD_STATE_1_EXT_SRC_ADDR__MASK 0xfffffffc
- #define CP_LOAD_STATE_1_EXT_SRC_ADDR__SHIFT 2
- static inline uint32_t CP_LOAD_STATE_1_EXT_SRC_ADDR(uint32_t val)
- {
- return ((val >> 2) << CP_LOAD_STATE_1_EXT_SRC_ADDR__SHIFT) & CP_LOAD_STATE_1_EXT_SRC_ADDR__MASK;
- }
- #define REG_CP_LOAD_STATE4_0 0x00000000
- #define CP_LOAD_STATE4_0_DST_OFF__MASK 0x00003fff
- #define CP_LOAD_STATE4_0_DST_OFF__SHIFT 0
- static inline uint32_t CP_LOAD_STATE4_0_DST_OFF(uint32_t val)
- {
- return ((val) << CP_LOAD_STATE4_0_DST_OFF__SHIFT) & CP_LOAD_STATE4_0_DST_OFF__MASK;
- }
- #define CP_LOAD_STATE4_0_STATE_SRC__MASK 0x00030000
- #define CP_LOAD_STATE4_0_STATE_SRC__SHIFT 16
- static inline uint32_t CP_LOAD_STATE4_0_STATE_SRC(enum a4xx_state_src val)
- {
- return ((val) << CP_LOAD_STATE4_0_STATE_SRC__SHIFT) & CP_LOAD_STATE4_0_STATE_SRC__MASK;
- }
- #define CP_LOAD_STATE4_0_STATE_BLOCK__MASK 0x003c0000
- #define CP_LOAD_STATE4_0_STATE_BLOCK__SHIFT 18
- static inline uint32_t CP_LOAD_STATE4_0_STATE_BLOCK(enum a4xx_state_block val)
- {
- return ((val) << CP_LOAD_STATE4_0_STATE_BLOCK__SHIFT) & CP_LOAD_STATE4_0_STATE_BLOCK__MASK;
- }
- #define CP_LOAD_STATE4_0_NUM_UNIT__MASK 0xffc00000
- #define CP_LOAD_STATE4_0_NUM_UNIT__SHIFT 22
- static inline uint32_t CP_LOAD_STATE4_0_NUM_UNIT(uint32_t val)
- {
- return ((val) << CP_LOAD_STATE4_0_NUM_UNIT__SHIFT) & CP_LOAD_STATE4_0_NUM_UNIT__MASK;
- }
- #define REG_CP_LOAD_STATE4_1 0x00000001
- #define CP_LOAD_STATE4_1_STATE_TYPE__MASK 0x00000003
- #define CP_LOAD_STATE4_1_STATE_TYPE__SHIFT 0
- static inline uint32_t CP_LOAD_STATE4_1_STATE_TYPE(enum a4xx_state_type val)
- {
- return ((val) << CP_LOAD_STATE4_1_STATE_TYPE__SHIFT) & CP_LOAD_STATE4_1_STATE_TYPE__MASK;
- }
- #define CP_LOAD_STATE4_1_EXT_SRC_ADDR__MASK 0xfffffffc
- #define CP_LOAD_STATE4_1_EXT_SRC_ADDR__SHIFT 2
- static inline uint32_t CP_LOAD_STATE4_1_EXT_SRC_ADDR(uint32_t val)
- {
- return ((val >> 2) << CP_LOAD_STATE4_1_EXT_SRC_ADDR__SHIFT) & CP_LOAD_STATE4_1_EXT_SRC_ADDR__MASK;
- }
- #define REG_CP_LOAD_STATE4_2 0x00000002
- #define CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI__MASK 0xffffffff
- #define CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI__SHIFT 0
- static inline uint32_t CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI(uint32_t val)
- {
- return ((val) << CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI__SHIFT) & CP_LOAD_STATE4_2_EXT_SRC_ADDR_HI__MASK;
- }
- #define REG_CP_LOAD_STATE6_0 0x00000000
- #define CP_LOAD_STATE6_0_DST_OFF__MASK 0x00003fff
- #define CP_LOAD_STATE6_0_DST_OFF__SHIFT 0
- static inline uint32_t CP_LOAD_STATE6_0_DST_OFF(uint32_t val)
- {
- return ((val) << CP_LOAD_STATE6_0_DST_OFF__SHIFT) & CP_LOAD_STATE6_0_DST_OFF__MASK;
- }
- #define CP_LOAD_STATE6_0_STATE_TYPE__MASK 0x00004000
- #define CP_LOAD_STATE6_0_STATE_TYPE__SHIFT 14
- static inline uint32_t CP_LOAD_STATE6_0_STATE_TYPE(enum a6xx_state_type val)
- {
- return ((val) << CP_LOAD_STATE6_0_STATE_TYPE__SHIFT) & CP_LOAD_STATE6_0_STATE_TYPE__MASK;
- }
- #define CP_LOAD_STATE6_0_STATE_SRC__MASK 0x00030000
- #define CP_LOAD_STATE6_0_STATE_SRC__SHIFT 16
- static inline uint32_t CP_LOAD_STATE6_0_STATE_SRC(enum a6xx_state_src val)
- {
- return ((val) << CP_LOAD_STATE6_0_STATE_SRC__SHIFT) & CP_LOAD_STATE6_0_STATE_SRC__MASK;
- }
- #define CP_LOAD_STATE6_0_STATE_BLOCK__MASK 0x003c0000
- #define CP_LOAD_STATE6_0_STATE_BLOCK__SHIFT 18
- static inline uint32_t CP_LOAD_STATE6_0_STATE_BLOCK(enum a6xx_state_block val)
- {
- return ((val) << CP_LOAD_STATE6_0_STATE_BLOCK__SHIFT) & CP_LOAD_STATE6_0_STATE_BLOCK__MASK;
- }
- #define CP_LOAD_STATE6_0_NUM_UNIT__MASK 0xffc00000
- #define CP_LOAD_STATE6_0_NUM_UNIT__SHIFT 22
- static inline uint32_t CP_LOAD_STATE6_0_NUM_UNIT(uint32_t val)
- {
- return ((val) << CP_LOAD_STATE6_0_NUM_UNIT__SHIFT) & CP_LOAD_STATE6_0_NUM_UNIT__MASK;
- }
- #define REG_CP_LOAD_STATE6_1 0x00000001
- #define CP_LOAD_STATE6_1_EXT_SRC_ADDR__MASK 0xfffffffc
- #define CP_LOAD_STATE6_1_EXT_SRC_ADDR__SHIFT 2
- static inline uint32_t CP_LOAD_STATE6_1_EXT_SRC_ADDR(uint32_t val)
- {
- return ((val >> 2) << CP_LOAD_STATE6_1_EXT_SRC_ADDR__SHIFT) & CP_LOAD_STATE6_1_EXT_SRC_ADDR__MASK;
- }
- #define REG_CP_LOAD_STATE6_2 0x00000002
- #define CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI__MASK 0xffffffff
- #define CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI__SHIFT 0
- static inline uint32_t CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI(uint32_t val)
- {
- return ((val) << CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI__SHIFT) & CP_LOAD_STATE6_2_EXT_SRC_ADDR_HI__MASK;
- }
- #define REG_CP_DRAW_INDX_0 0x00000000
- #define CP_DRAW_INDX_0_VIZ_QUERY__MASK 0xffffffff
- #define CP_DRAW_INDX_0_VIZ_QUERY__SHIFT 0
- static inline uint32_t CP_DRAW_INDX_0_VIZ_QUERY(uint32_t val)
- {
- return ((val) << CP_DRAW_INDX_0_VIZ_QUERY__SHIFT) & CP_DRAW_INDX_0_VIZ_QUERY__MASK;
- }
- #define REG_CP_DRAW_INDX_1 0x00000001
- #define CP_DRAW_INDX_1_PRIM_TYPE__MASK 0x0000003f
- #define CP_DRAW_INDX_1_PRIM_TYPE__SHIFT 0
- static inline uint32_t CP_DRAW_INDX_1_PRIM_TYPE(enum pc_di_primtype val)
- {
- return ((val) << CP_DRAW_INDX_1_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_1_PRIM_TYPE__MASK;
- }
- #define CP_DRAW_INDX_1_SOURCE_SELECT__MASK 0x000000c0
- #define CP_DRAW_INDX_1_SOURCE_SELECT__SHIFT 6
- static inline uint32_t CP_DRAW_INDX_1_SOURCE_SELECT(enum pc_di_src_sel val)
- {
- return ((val) << CP_DRAW_INDX_1_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_1_SOURCE_SELECT__MASK;
- }
- #define CP_DRAW_INDX_1_VIS_CULL__MASK 0x00000600
- #define CP_DRAW_INDX_1_VIS_CULL__SHIFT 9
- static inline uint32_t CP_DRAW_INDX_1_VIS_CULL(enum pc_di_vis_cull_mode val)
- {
- return ((val) << CP_DRAW_INDX_1_VIS_CULL__SHIFT) & CP_DRAW_INDX_1_VIS_CULL__MASK;
- }
- #define CP_DRAW_INDX_1_INDEX_SIZE__MASK 0x00000800
- #define CP_DRAW_INDX_1_INDEX_SIZE__SHIFT 11
- static inline uint32_t CP_DRAW_INDX_1_INDEX_SIZE(enum pc_di_index_size val)
- {
- return ((val) << CP_DRAW_INDX_1_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_1_INDEX_SIZE__MASK;
- }
- #define CP_DRAW_INDX_1_NOT_EOP 0x00001000
- #define CP_DRAW_INDX_1_SMALL_INDEX 0x00002000
- #define CP_DRAW_INDX_1_PRE_DRAW_INITIATOR_ENABLE 0x00004000
- #define CP_DRAW_INDX_1_NUM_INSTANCES__MASK 0xff000000
- #define CP_DRAW_INDX_1_NUM_INSTANCES__SHIFT 24
- static inline uint32_t CP_DRAW_INDX_1_NUM_INSTANCES(uint32_t val)
- {
- return ((val) << CP_DRAW_INDX_1_NUM_INSTANCES__SHIFT) & CP_DRAW_INDX_1_NUM_INSTANCES__MASK;
- }
- #define REG_CP_DRAW_INDX_2 0x00000002
- #define CP_DRAW_INDX_2_NUM_INDICES__MASK 0xffffffff
- #define CP_DRAW_INDX_2_NUM_INDICES__SHIFT 0
- static inline uint32_t CP_DRAW_INDX_2_NUM_INDICES(uint32_t val)
- {
- return ((val) << CP_DRAW_INDX_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_2_NUM_INDICES__MASK;
- }
- #define REG_CP_DRAW_INDX_3 0x00000003
- #define CP_DRAW_INDX_3_INDX_BASE__MASK 0xffffffff
- #define CP_DRAW_INDX_3_INDX_BASE__SHIFT 0
- static inline uint32_t CP_DRAW_INDX_3_INDX_BASE(uint32_t val)
- {
- return ((val) << CP_DRAW_INDX_3_INDX_BASE__SHIFT) & CP_DRAW_INDX_3_INDX_BASE__MASK;
- }
- #define REG_CP_DRAW_INDX_4 0x00000004
- #define CP_DRAW_INDX_4_INDX_SIZE__MASK 0xffffffff
- #define CP_DRAW_INDX_4_INDX_SIZE__SHIFT 0
- static inline uint32_t CP_DRAW_INDX_4_INDX_SIZE(uint32_t val)
- {
- return ((val) << CP_DRAW_INDX_4_INDX_SIZE__SHIFT) & CP_DRAW_INDX_4_INDX_SIZE__MASK;
- }
- #define REG_CP_DRAW_INDX_2_0 0x00000000
- #define CP_DRAW_INDX_2_0_VIZ_QUERY__MASK 0xffffffff
- #define CP_DRAW_INDX_2_0_VIZ_QUERY__SHIFT 0
- static inline uint32_t CP_DRAW_INDX_2_0_VIZ_QUERY(uint32_t val)
- {
- return ((val) << CP_DRAW_INDX_2_0_VIZ_QUERY__SHIFT) & CP_DRAW_INDX_2_0_VIZ_QUERY__MASK;
- }
- #define REG_CP_DRAW_INDX_2_1 0x00000001
- #define CP_DRAW_INDX_2_1_PRIM_TYPE__MASK 0x0000003f
- #define CP_DRAW_INDX_2_1_PRIM_TYPE__SHIFT 0
- static inline uint32_t CP_DRAW_INDX_2_1_PRIM_TYPE(enum pc_di_primtype val)
- {
- return ((val) << CP_DRAW_INDX_2_1_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_2_1_PRIM_TYPE__MASK;
- }
- #define CP_DRAW_INDX_2_1_SOURCE_SELECT__MASK 0x000000c0
- #define CP_DRAW_INDX_2_1_SOURCE_SELECT__SHIFT 6
- static inline uint32_t CP_DRAW_INDX_2_1_SOURCE_SELECT(enum pc_di_src_sel val)
- {
- return ((val) << CP_DRAW_INDX_2_1_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_2_1_SOURCE_SELECT__MASK;
- }
- #define CP_DRAW_INDX_2_1_VIS_CULL__MASK 0x00000600
- #define CP_DRAW_INDX_2_1_VIS_CULL__SHIFT 9
- static inline uint32_t CP_DRAW_INDX_2_1_VIS_CULL(enum pc_di_vis_cull_mode val)
- {
- return ((val) << CP_DRAW_INDX_2_1_VIS_CULL__SHIFT) & CP_DRAW_INDX_2_1_VIS_CULL__MASK;
- }
- #define CP_DRAW_INDX_2_1_INDEX_SIZE__MASK 0x00000800
- #define CP_DRAW_INDX_2_1_INDEX_SIZE__SHIFT 11
- static inline uint32_t CP_DRAW_INDX_2_1_INDEX_SIZE(enum pc_di_index_size val)
- {
- return ((val) << CP_DRAW_INDX_2_1_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_2_1_INDEX_SIZE__MASK;
- }
- #define CP_DRAW_INDX_2_1_NOT_EOP 0x00001000
- #define CP_DRAW_INDX_2_1_SMALL_INDEX 0x00002000
- #define CP_DRAW_INDX_2_1_PRE_DRAW_INITIATOR_ENABLE 0x00004000
- #define CP_DRAW_INDX_2_1_NUM_INSTANCES__MASK 0xff000000
- #define CP_DRAW_INDX_2_1_NUM_INSTANCES__SHIFT 24
- static inline uint32_t CP_DRAW_INDX_2_1_NUM_INSTANCES(uint32_t val)
- {
- return ((val) << CP_DRAW_INDX_2_1_NUM_INSTANCES__SHIFT) & CP_DRAW_INDX_2_1_NUM_INSTANCES__MASK;
- }
- #define REG_CP_DRAW_INDX_2_2 0x00000002
- #define CP_DRAW_INDX_2_2_NUM_INDICES__MASK 0xffffffff
- #define CP_DRAW_INDX_2_2_NUM_INDICES__SHIFT 0
- static inline uint32_t CP_DRAW_INDX_2_2_NUM_INDICES(uint32_t val)
- {
- return ((val) << CP_DRAW_INDX_2_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_2_2_NUM_INDICES__MASK;
- }
- #define REG_CP_DRAW_INDX_OFFSET_0 0x00000000
- #define CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__MASK 0x0000003f
- #define CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__SHIFT 0
- static inline uint32_t CP_DRAW_INDX_OFFSET_0_PRIM_TYPE(enum pc_di_primtype val)
- {
- return ((val) << CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__SHIFT) & CP_DRAW_INDX_OFFSET_0_PRIM_TYPE__MASK;
- }
- #define CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__MASK 0x000000c0
- #define CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__SHIFT 6
- static inline uint32_t CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT(enum pc_di_src_sel val)
- {
- return ((val) << CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__SHIFT) & CP_DRAW_INDX_OFFSET_0_SOURCE_SELECT__MASK;
- }
- #define CP_DRAW_INDX_OFFSET_0_VIS_CULL__MASK 0x00000300
- #define CP_DRAW_INDX_OFFSET_0_VIS_CULL__SHIFT 8
- static inline uint32_t CP_DRAW_INDX_OFFSET_0_VIS_CULL(enum pc_di_vis_cull_mode val)
- {
- return ((val) << CP_DRAW_INDX_OFFSET_0_VIS_CULL__SHIFT) & CP_DRAW_INDX_OFFSET_0_VIS_CULL__MASK;
- }
- #define CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__MASK 0x00000c00
- #define CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__SHIFT 10
- static inline uint32_t CP_DRAW_INDX_OFFSET_0_INDEX_SIZE(enum a4xx_index_size val)
- {
- return ((val) << CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__SHIFT) & CP_DRAW_INDX_OFFSET_0_INDEX_SIZE__MASK;
- }
- #define CP_DRAW_INDX_OFFSET_0_TESS_MODE__MASK 0x01f00000
- #define CP_DRAW_INDX_OFFSET_0_TESS_MODE__SHIFT 20
- static inline uint32_t CP_DRAW_INDX_OFFSET_0_TESS_MODE(uint32_t val)
- {
- return ((val) << CP_DRAW_INDX_OFFSET_0_TESS_MODE__SHIFT) & CP_DRAW_INDX_OFFSET_0_TESS_MODE__MASK;
- }
- #define REG_CP_DRAW_INDX_OFFSET_1 0x00000001
- #define CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__MASK 0xffffffff
- #define CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__SHIFT 0
- static inline uint32_t CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES(uint32_t val)
- {
- return ((val) << CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__SHIFT) & CP_DRAW_INDX_OFFSET_1_NUM_INSTANCES__MASK;
- }
- #define REG_CP_DRAW_INDX_OFFSET_2 0x00000002
- #define CP_DRAW_INDX_OFFSET_2_NUM_INDICES__MASK 0xffffffff
- #define CP_DRAW_INDX_OFFSET_2_NUM_INDICES__SHIFT 0
- static inline uint32_t CP_DRAW_INDX_OFFSET_2_NUM_INDICES(uint32_t val)
- {
- return ((val) << CP_DRAW_INDX_OFFSET_2_NUM_INDICES__SHIFT) & CP_DRAW_INDX_OFFSET_2_NUM_INDICES__MASK;
- }
- #define REG_CP_DRAW_INDX_OFFSET_3 0x00000003
- #define REG_CP_DRAW_INDX_OFFSET_4 0x00000004
- #define CP_DRAW_INDX_OFFSET_4_INDX_BASE__MASK 0xffffffff
- #define CP_DRAW_INDX_OFFSET_4_INDX_BASE__SHIFT 0
- static inline uint32_t CP_DRAW_INDX_OFFSET_4_INDX_BASE(uint32_t val)
- {
- return ((val) << CP_DRAW_INDX_OFFSET_4_INDX_BASE__SHIFT) & CP_DRAW_INDX_OFFSET_4_INDX_BASE__MASK;
- }
- #define REG_CP_DRAW_INDX_OFFSET_5 0x00000005
- #define CP_DRAW_INDX_OFFSET_5_INDX_SIZE__MASK 0xffffffff
- #define CP_DRAW_INDX_OFFSET_5_INDX_SIZE__SHIFT 0
- static inline uint32_t CP_DRAW_INDX_OFFSET_5_INDX_SIZE(uint32_t val)
- {
- return ((val) << CP_DRAW_INDX_OFFSET_5_INDX_SIZE__SHIFT) & CP_DRAW_INDX_OFFSET_5_INDX_SIZE__MASK;
- }
- #define REG_A4XX_CP_DRAW_INDIRECT_0 0x00000000
- #define A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE__MASK 0x0000003f
- #define A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE__SHIFT 0
- static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE(enum pc_di_primtype val)
- {
- return ((val) << A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_PRIM_TYPE__MASK;
- }
- #define A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT__MASK 0x000000c0
- #define A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT__SHIFT 6
- static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT(enum pc_di_src_sel val)
- {
- return ((val) << A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_SOURCE_SELECT__MASK;
- }
- #define A4XX_CP_DRAW_INDIRECT_0_VIS_CULL__MASK 0x00000300
- #define A4XX_CP_DRAW_INDIRECT_0_VIS_CULL__SHIFT 8
- static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_VIS_CULL(enum pc_di_vis_cull_mode val)
- {
- return ((val) << A4XX_CP_DRAW_INDIRECT_0_VIS_CULL__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_VIS_CULL__MASK;
- }
- #define A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE__MASK 0x00000c00
- #define A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE__SHIFT 10
- static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE(enum a4xx_index_size val)
- {
- return ((val) << A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_INDEX_SIZE__MASK;
- }
- #define A4XX_CP_DRAW_INDIRECT_0_TESS_MODE__MASK 0x01f00000
- #define A4XX_CP_DRAW_INDIRECT_0_TESS_MODE__SHIFT 20
- static inline uint32_t A4XX_CP_DRAW_INDIRECT_0_TESS_MODE(uint32_t val)
- {
- return ((val) << A4XX_CP_DRAW_INDIRECT_0_TESS_MODE__SHIFT) & A4XX_CP_DRAW_INDIRECT_0_TESS_MODE__MASK;
- }
- #define REG_A4XX_CP_DRAW_INDIRECT_1 0x00000001
- #define A4XX_CP_DRAW_INDIRECT_1_INDIRECT__MASK 0xffffffff
- #define A4XX_CP_DRAW_INDIRECT_1_INDIRECT__SHIFT 0
- static inline uint32_t A4XX_CP_DRAW_INDIRECT_1_INDIRECT(uint32_t val)
- {
- return ((val) << A4XX_CP_DRAW_INDIRECT_1_INDIRECT__SHIFT) & A4XX_CP_DRAW_INDIRECT_1_INDIRECT__MASK;
- }
- #define REG_A5XX_CP_DRAW_INDIRECT_2 0x00000002
- #define A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI__MASK 0xffffffff
- #define A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI__SHIFT 0
- static inline uint32_t A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI(uint32_t val)
- {
- return ((val) << A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI__SHIFT) & A5XX_CP_DRAW_INDIRECT_2_INDIRECT_HI__MASK;
- }
- #define REG_A4XX_CP_DRAW_INDX_INDIRECT_0 0x00000000
- #define A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE__MASK 0x0000003f
- #define A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE__SHIFT 0
- static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE(enum pc_di_primtype val)
- {
- return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_PRIM_TYPE__MASK;
- }
- #define A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT__MASK 0x000000c0
- #define A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT__SHIFT 6
- static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT(enum pc_di_src_sel val)
- {
- return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_SOURCE_SELECT__MASK;
- }
- #define A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL__MASK 0x00000300
- #define A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL__SHIFT 8
- static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL(enum pc_di_vis_cull_mode val)
- {
- return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_VIS_CULL__MASK;
- }
- #define A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE__MASK 0x00000c00
- #define A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE__SHIFT 10
- static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE(enum a4xx_index_size val)
- {
- return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_INDEX_SIZE__MASK;
- }
- #define A4XX_CP_DRAW_INDX_INDIRECT_0_TESS_MODE__MASK 0x01f00000
- #define A4XX_CP_DRAW_INDX_INDIRECT_0_TESS_MODE__SHIFT 20
- static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_0_TESS_MODE(uint32_t val)
- {
- return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_0_TESS_MODE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_0_TESS_MODE__MASK;
- }
- #define REG_A4XX_CP_DRAW_INDX_INDIRECT_1 0x00000001
- #define A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE__MASK 0xffffffff
- #define A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE__SHIFT 0
- static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE(uint32_t val)
- {
- return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE__MASK;
- }
- #define REG_A4XX_CP_DRAW_INDX_INDIRECT_2 0x00000002
- #define A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE__MASK 0xffffffff
- #define A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE__SHIFT 0
- static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE(uint32_t val)
- {
- return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_2_INDX_SIZE__MASK;
- }
- #define REG_A4XX_CP_DRAW_INDX_INDIRECT_3 0x00000003
- #define A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT__MASK 0xffffffff
- #define A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT__SHIFT 0
- static inline uint32_t A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT(uint32_t val)
- {
- return ((val) << A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT__SHIFT) & A4XX_CP_DRAW_INDX_INDIRECT_3_INDIRECT__MASK;
- }
- #define REG_A5XX_CP_DRAW_INDX_INDIRECT_1 0x00000001
- #define A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO__MASK 0xffffffff
- #define A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO__SHIFT 0
- static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO(uint32_t val)
- {
- return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_1_INDX_BASE_LO__MASK;
- }
- #define REG_A5XX_CP_DRAW_INDX_INDIRECT_2 0x00000002
- #define A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI__MASK 0xffffffff
- #define A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI__SHIFT 0
- static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI(uint32_t val)
- {
- return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_2_INDX_BASE_HI__MASK;
- }
- #define REG_A5XX_CP_DRAW_INDX_INDIRECT_3 0x00000003
- #define A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES__MASK 0xffffffff
- #define A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES__SHIFT 0
- static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES(uint32_t val)
- {
- return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_3_MAX_INDICES__MASK;
- }
- #define REG_A5XX_CP_DRAW_INDX_INDIRECT_4 0x00000004
- #define A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO__MASK 0xffffffff
- #define A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO__SHIFT 0
- static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO(uint32_t val)
- {
- return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_4_INDIRECT_LO__MASK;
- }
- #define REG_A5XX_CP_DRAW_INDX_INDIRECT_5 0x00000005
- #define A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI__MASK 0xffffffff
- #define A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI__SHIFT 0
- static inline uint32_t A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI(uint32_t val)
- {
- return ((val) << A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI__SHIFT) & A5XX_CP_DRAW_INDX_INDIRECT_5_INDIRECT_HI__MASK;
- }
- static inline uint32_t REG_CP_SET_DRAW_STATE_(uint32_t i0) { return 0x00000000 + 0x3*i0; }
- static inline uint32_t REG_CP_SET_DRAW_STATE__0(uint32_t i0) { return 0x00000000 + 0x3*i0; }
- #define CP_SET_DRAW_STATE__0_COUNT__MASK 0x0000ffff
- #define CP_SET_DRAW_STATE__0_COUNT__SHIFT 0
- static inline uint32_t CP_SET_DRAW_STATE__0_COUNT(uint32_t val)
- {
- return ((val) << CP_SET_DRAW_STATE__0_COUNT__SHIFT) & CP_SET_DRAW_STATE__0_COUNT__MASK;
- }
- #define CP_SET_DRAW_STATE__0_DIRTY 0x00010000
- #define CP_SET_DRAW_STATE__0_DISABLE 0x00020000
- #define CP_SET_DRAW_STATE__0_DISABLE_ALL_GROUPS 0x00040000
- #define CP_SET_DRAW_STATE__0_LOAD_IMMED 0x00080000
- #define CP_SET_DRAW_STATE__0_ENABLE_MASK__MASK 0x00f00000
- #define CP_SET_DRAW_STATE__0_ENABLE_MASK__SHIFT 20
- static inline uint32_t CP_SET_DRAW_STATE__0_ENABLE_MASK(uint32_t val)
- {
- return ((val) << CP_SET_DRAW_STATE__0_ENABLE_MASK__SHIFT) & CP_SET_DRAW_STATE__0_ENABLE_MASK__MASK;
- }
- #define CP_SET_DRAW_STATE__0_GROUP_ID__MASK 0x1f000000
- #define CP_SET_DRAW_STATE__0_GROUP_ID__SHIFT 24
- static inline uint32_t CP_SET_DRAW_STATE__0_GROUP_ID(uint32_t val)
- {
- return ((val) << CP_SET_DRAW_STATE__0_GROUP_ID__SHIFT) & CP_SET_DRAW_STATE__0_GROUP_ID__MASK;
- }
- static inline uint32_t REG_CP_SET_DRAW_STATE__1(uint32_t i0) { return 0x00000001 + 0x3*i0; }
- #define CP_SET_DRAW_STATE__1_ADDR_LO__MASK 0xffffffff
- #define CP_SET_DRAW_STATE__1_ADDR_LO__SHIFT 0
- static inline uint32_t CP_SET_DRAW_STATE__1_ADDR_LO(uint32_t val)
- {
- return ((val) << CP_SET_DRAW_STATE__1_ADDR_LO__SHIFT) & CP_SET_DRAW_STATE__1_ADDR_LO__MASK;
- }
- static inline uint32_t REG_CP_SET_DRAW_STATE__2(uint32_t i0) { return 0x00000002 + 0x3*i0; }
- #define CP_SET_DRAW_STATE__2_ADDR_HI__MASK 0xffffffff
- #define CP_SET_DRAW_STATE__2_ADDR_HI__SHIFT 0
- static inline uint32_t CP_SET_DRAW_STATE__2_ADDR_HI(uint32_t val)
- {
- return ((val) << CP_SET_DRAW_STATE__2_ADDR_HI__SHIFT) & CP_SET_DRAW_STATE__2_ADDR_HI__MASK;
- }
- #define REG_CP_SET_BIN_0 0x00000000
- #define REG_CP_SET_BIN_1 0x00000001
- #define CP_SET_BIN_1_X1__MASK 0x0000ffff
- #define CP_SET_BIN_1_X1__SHIFT 0
- static inline uint32_t CP_SET_BIN_1_X1(uint32_t val)
- {
- return ((val) << CP_SET_BIN_1_X1__SHIFT) & CP_SET_BIN_1_X1__MASK;
- }
- #define CP_SET_BIN_1_Y1__MASK 0xffff0000
- #define CP_SET_BIN_1_Y1__SHIFT 16
- static inline uint32_t CP_SET_BIN_1_Y1(uint32_t val)
- {
- return ((val) << CP_SET_BIN_1_Y1__SHIFT) & CP_SET_BIN_1_Y1__MASK;
- }
- #define REG_CP_SET_BIN_2 0x00000002
- #define CP_SET_BIN_2_X2__MASK 0x0000ffff
- #define CP_SET_BIN_2_X2__SHIFT 0
- static inline uint32_t CP_SET_BIN_2_X2(uint32_t val)
- {
- return ((val) << CP_SET_BIN_2_X2__SHIFT) & CP_SET_BIN_2_X2__MASK;
- }
- #define CP_SET_BIN_2_Y2__MASK 0xffff0000
- #define CP_SET_BIN_2_Y2__SHIFT 16
- static inline uint32_t CP_SET_BIN_2_Y2(uint32_t val)
- {
- return ((val) << CP_SET_BIN_2_Y2__SHIFT) & CP_SET_BIN_2_Y2__MASK;
- }
- #define REG_CP_SET_BIN_DATA_0 0x00000000
- #define CP_SET_BIN_DATA_0_BIN_DATA_ADDR__MASK 0xffffffff
- #define CP_SET_BIN_DATA_0_BIN_DATA_ADDR__SHIFT 0
- static inline uint32_t CP_SET_BIN_DATA_0_BIN_DATA_ADDR(uint32_t val)
- {
- return ((val) << CP_SET_BIN_DATA_0_BIN_DATA_ADDR__SHIFT) & CP_SET_BIN_DATA_0_BIN_DATA_ADDR__MASK;
- }
- #define REG_CP_SET_BIN_DATA_1 0x00000001
- #define CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__MASK 0xffffffff
- #define CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__SHIFT 0
- static inline uint32_t CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS(uint32_t val)
- {
- return ((val) << CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__SHIFT) & CP_SET_BIN_DATA_1_BIN_SIZE_ADDRESS__MASK;
- }
- #define REG_CP_SET_BIN_DATA5_0 0x00000000
- #define CP_SET_BIN_DATA5_0_VSC_SIZE__MASK 0x003f0000
- #define CP_SET_BIN_DATA5_0_VSC_SIZE__SHIFT 16
- static inline uint32_t CP_SET_BIN_DATA5_0_VSC_SIZE(uint32_t val)
- {
- return ((val) << CP_SET_BIN_DATA5_0_VSC_SIZE__SHIFT) & CP_SET_BIN_DATA5_0_VSC_SIZE__MASK;
- }
- #define CP_SET_BIN_DATA5_0_VSC_N__MASK 0x07c00000
- #define CP_SET_BIN_DATA5_0_VSC_N__SHIFT 22
- static inline uint32_t CP_SET_BIN_DATA5_0_VSC_N(uint32_t val)
- {
- return ((val) << CP_SET_BIN_DATA5_0_VSC_N__SHIFT) & CP_SET_BIN_DATA5_0_VSC_N__MASK;
- }
- #define REG_CP_SET_BIN_DATA5_1 0x00000001
- #define CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO__MASK 0xffffffff
- #define CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO__SHIFT 0
- static inline uint32_t CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO(uint32_t val)
- {
- return ((val) << CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO__SHIFT) & CP_SET_BIN_DATA5_1_BIN_DATA_ADDR_LO__MASK;
- }
- #define REG_CP_SET_BIN_DATA5_2 0x00000002
- #define CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI__MASK 0xffffffff
- #define CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI__SHIFT 0
- static inline uint32_t CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI(uint32_t val)
- {
- return ((val) << CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI__SHIFT) & CP_SET_BIN_DATA5_2_BIN_DATA_ADDR_HI__MASK;
- }
- #define REG_CP_SET_BIN_DATA5_3 0x00000003
- #define CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO__MASK 0xffffffff
- #define CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO__SHIFT 0
- static inline uint32_t CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO(uint32_t val)
- {
- return ((val) << CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO__SHIFT) & CP_SET_BIN_DATA5_3_BIN_SIZE_ADDRESS_LO__MASK;
- }
- #define REG_CP_SET_BIN_DATA5_4 0x00000004
- #define CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI__MASK 0xffffffff
- #define CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI__SHIFT 0
- static inline uint32_t CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI(uint32_t val)
- {
- return ((val) << CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI__SHIFT) & CP_SET_BIN_DATA5_4_BIN_SIZE_ADDRESS_HI__MASK;
- }
- #define REG_CP_SET_BIN_DATA5_5 0x00000005
- #define CP_SET_BIN_DATA5_5_XXX_ADDRESS_LO__MASK 0xffffffff
- #define CP_SET_BIN_DATA5_5_XXX_ADDRESS_LO__SHIFT 0
- static inline uint32_t CP_SET_BIN_DATA5_5_XXX_ADDRESS_LO(uint32_t val)
- {
- return ((val) << CP_SET_BIN_DATA5_5_XXX_ADDRESS_LO__SHIFT) & CP_SET_BIN_DATA5_5_XXX_ADDRESS_LO__MASK;
- }
- #define REG_CP_SET_BIN_DATA5_6 0x00000006
- #define CP_SET_BIN_DATA5_6_XXX_ADDRESS_HI__MASK 0xffffffff
- #define CP_SET_BIN_DATA5_6_XXX_ADDRESS_HI__SHIFT 0
- static inline uint32_t CP_SET_BIN_DATA5_6_XXX_ADDRESS_HI(uint32_t val)
- {
- return ((val) << CP_SET_BIN_DATA5_6_XXX_ADDRESS_HI__SHIFT) & CP_SET_BIN_DATA5_6_XXX_ADDRESS_HI__MASK;
- }
- #define REG_CP_REG_TO_MEM_0 0x00000000
- #define CP_REG_TO_MEM_0_REG__MASK 0x0000ffff
- #define CP_REG_TO_MEM_0_REG__SHIFT 0
- static inline uint32_t CP_REG_TO_MEM_0_REG(uint32_t val)
- {
- return ((val) << CP_REG_TO_MEM_0_REG__SHIFT) & CP_REG_TO_MEM_0_REG__MASK;
- }
- #define CP_REG_TO_MEM_0_CNT__MASK 0x3ff80000
- #define CP_REG_TO_MEM_0_CNT__SHIFT 19
- static inline uint32_t CP_REG_TO_MEM_0_CNT(uint32_t val)
- {
- return ((val) << CP_REG_TO_MEM_0_CNT__SHIFT) & CP_REG_TO_MEM_0_CNT__MASK;
- }
- #define CP_REG_TO_MEM_0_64B 0x40000000
- #define CP_REG_TO_MEM_0_ACCUMULATE 0x80000000
- #define REG_CP_REG_TO_MEM_1 0x00000001
- #define CP_REG_TO_MEM_1_DEST__MASK 0xffffffff
- #define CP_REG_TO_MEM_1_DEST__SHIFT 0
- static inline uint32_t CP_REG_TO_MEM_1_DEST(uint32_t val)
- {
- return ((val) << CP_REG_TO_MEM_1_DEST__SHIFT) & CP_REG_TO_MEM_1_DEST__MASK;
- }
- #define REG_CP_REG_TO_MEM_2 0x00000002
- #define CP_REG_TO_MEM_2_DEST_HI__MASK 0xffffffff
- #define CP_REG_TO_MEM_2_DEST_HI__SHIFT 0
- static inline uint32_t CP_REG_TO_MEM_2_DEST_HI(uint32_t val)
- {
- return ((val) << CP_REG_TO_MEM_2_DEST_HI__SHIFT) & CP_REG_TO_MEM_2_DEST_HI__MASK;
- }
- #define REG_CP_MEM_TO_REG_0 0x00000000
- #define CP_MEM_TO_REG_0_REG__MASK 0x0000ffff
- #define CP_MEM_TO_REG_0_REG__SHIFT 0
- static inline uint32_t CP_MEM_TO_REG_0_REG(uint32_t val)
- {
- return ((val) << CP_MEM_TO_REG_0_REG__SHIFT) & CP_MEM_TO_REG_0_REG__MASK;
- }
- #define CP_MEM_TO_REG_0_CNT__MASK 0x3ff80000
- #define CP_MEM_TO_REG_0_CNT__SHIFT 19
- static inline uint32_t CP_MEM_TO_REG_0_CNT(uint32_t val)
- {
- return ((val) << CP_MEM_TO_REG_0_CNT__SHIFT) & CP_MEM_TO_REG_0_CNT__MASK;
- }
- #define CP_MEM_TO_REG_0_64B 0x40000000
- #define CP_MEM_TO_REG_0_ACCUMULATE 0x80000000
- #define REG_CP_MEM_TO_REG_1 0x00000001
- #define CP_MEM_TO_REG_1_SRC__MASK 0xffffffff
- #define CP_MEM_TO_REG_1_SRC__SHIFT 0
- static inline uint32_t CP_MEM_TO_REG_1_SRC(uint32_t val)
- {
- return ((val) << CP_MEM_TO_REG_1_SRC__SHIFT) & CP_MEM_TO_REG_1_SRC__MASK;
- }
- #define REG_CP_MEM_TO_REG_2 0x00000002
- #define CP_MEM_TO_REG_2_SRC_HI__MASK 0xffffffff
- #define CP_MEM_TO_REG_2_SRC_HI__SHIFT 0
- static inline uint32_t CP_MEM_TO_REG_2_SRC_HI(uint32_t val)
- {
- return ((val) << CP_MEM_TO_REG_2_SRC_HI__SHIFT) & CP_MEM_TO_REG_2_SRC_HI__MASK;
- }
- #define REG_CP_MEM_TO_MEM_0 0x00000000
- #define CP_MEM_TO_MEM_0_NEG_A 0x00000001
- #define CP_MEM_TO_MEM_0_NEG_B 0x00000002
- #define CP_MEM_TO_MEM_0_NEG_C 0x00000004
- #define CP_MEM_TO_MEM_0_DOUBLE 0x20000000
- #define REG_CP_COND_WRITE_0 0x00000000
- #define CP_COND_WRITE_0_FUNCTION__MASK 0x00000007
- #define CP_COND_WRITE_0_FUNCTION__SHIFT 0
- static inline uint32_t CP_COND_WRITE_0_FUNCTION(enum cp_cond_function val)
- {
- return ((val) << CP_COND_WRITE_0_FUNCTION__SHIFT) & CP_COND_WRITE_0_FUNCTION__MASK;
- }
- #define CP_COND_WRITE_0_POLL_MEMORY 0x00000010
- #define CP_COND_WRITE_0_WRITE_MEMORY 0x00000100
- #define REG_CP_COND_WRITE_1 0x00000001
- #define CP_COND_WRITE_1_POLL_ADDR__MASK 0xffffffff
- #define CP_COND_WRITE_1_POLL_ADDR__SHIFT 0
- static inline uint32_t CP_COND_WRITE_1_POLL_ADDR(uint32_t val)
- {
- return ((val) << CP_COND_WRITE_1_POLL_ADDR__SHIFT) & CP_COND_WRITE_1_POLL_ADDR__MASK;
- }
- #define REG_CP_COND_WRITE_2 0x00000002
- #define CP_COND_WRITE_2_REF__MASK 0xffffffff
- #define CP_COND_WRITE_2_REF__SHIFT 0
- static inline uint32_t CP_COND_WRITE_2_REF(uint32_t val)
- {
- return ((val) << CP_COND_WRITE_2_REF__SHIFT) & CP_COND_WRITE_2_REF__MASK;
- }
- #define REG_CP_COND_WRITE_3 0x00000003
- #define CP_COND_WRITE_3_MASK__MASK 0xffffffff
- #define CP_COND_WRITE_3_MASK__SHIFT 0
- static inline uint32_t CP_COND_WRITE_3_MASK(uint32_t val)
- {
- return ((val) << CP_COND_WRITE_3_MASK__SHIFT) & CP_COND_WRITE_3_MASK__MASK;
- }
- #define REG_CP_COND_WRITE_4 0x00000004
- #define CP_COND_WRITE_4_WRITE_ADDR__MASK 0xffffffff
- #define CP_COND_WRITE_4_WRITE_ADDR__SHIFT 0
- static inline uint32_t CP_COND_WRITE_4_WRITE_ADDR(uint32_t val)
- {
- return ((val) << CP_COND_WRITE_4_WRITE_ADDR__SHIFT) & CP_COND_WRITE_4_WRITE_ADDR__MASK;
- }
- #define REG_CP_COND_WRITE_5 0x00000005
- #define CP_COND_WRITE_5_WRITE_DATA__MASK 0xffffffff
- #define CP_COND_WRITE_5_WRITE_DATA__SHIFT 0
- static inline uint32_t CP_COND_WRITE_5_WRITE_DATA(uint32_t val)
- {
- return ((val) << CP_COND_WRITE_5_WRITE_DATA__SHIFT) & CP_COND_WRITE_5_WRITE_DATA__MASK;
- }
- #define REG_CP_COND_WRITE5_0 0x00000000
- #define CP_COND_WRITE5_0_FUNCTION__MASK 0x00000007
- #define CP_COND_WRITE5_0_FUNCTION__SHIFT 0
- static inline uint32_t CP_COND_WRITE5_0_FUNCTION(enum cp_cond_function val)
- {
- return ((val) << CP_COND_WRITE5_0_FUNCTION__SHIFT) & CP_COND_WRITE5_0_FUNCTION__MASK;
- }
- #define CP_COND_WRITE5_0_POLL_MEMORY 0x00000010
- #define CP_COND_WRITE5_0_WRITE_MEMORY 0x00000100
- #define REG_CP_COND_WRITE5_1 0x00000001
- #define CP_COND_WRITE5_1_POLL_ADDR_LO__MASK 0xffffffff
- #define CP_COND_WRITE5_1_POLL_ADDR_LO__SHIFT 0
- static inline uint32_t CP_COND_WRITE5_1_POLL_ADDR_LO(uint32_t val)
- {
- return ((val) << CP_COND_WRITE5_1_POLL_ADDR_LO__SHIFT) & CP_COND_WRITE5_1_POLL_ADDR_LO__MASK;
- }
- #define REG_CP_COND_WRITE5_2 0x00000002
- #define CP_COND_WRITE5_2_POLL_ADDR_HI__MASK 0xffffffff
- #define CP_COND_WRITE5_2_POLL_ADDR_HI__SHIFT 0
- static inline uint32_t CP_COND_WRITE5_2_POLL_ADDR_HI(uint32_t val)
- {
- return ((val) << CP_COND_WRITE5_2_POLL_ADDR_HI__SHIFT) & CP_COND_WRITE5_2_POLL_ADDR_HI__MASK;
- }
- #define REG_CP_COND_WRITE5_3 0x00000003
- #define CP_COND_WRITE5_3_REF__MASK 0xffffffff
- #define CP_COND_WRITE5_3_REF__SHIFT 0
- static inline uint32_t CP_COND_WRITE5_3_REF(uint32_t val)
- {
- return ((val) << CP_COND_WRITE5_3_REF__SHIFT) & CP_COND_WRITE5_3_REF__MASK;
- }
- #define REG_CP_COND_WRITE5_4 0x00000004
- #define CP_COND_WRITE5_4_MASK__MASK 0xffffffff
- #define CP_COND_WRITE5_4_MASK__SHIFT 0
- static inline uint32_t CP_COND_WRITE5_4_MASK(uint32_t val)
- {
- return ((val) << CP_COND_WRITE5_4_MASK__SHIFT) & CP_COND_WRITE5_4_MASK__MASK;
- }
- #define REG_CP_COND_WRITE5_5 0x00000005
- #define CP_COND_WRITE5_5_WRITE_ADDR_LO__MASK 0xffffffff
- #define CP_COND_WRITE5_5_WRITE_ADDR_LO__SHIFT 0
- static inline uint32_t CP_COND_WRITE5_5_WRITE_ADDR_LO(uint32_t val)
- {
- return ((val) << CP_COND_WRITE5_5_WRITE_ADDR_LO__SHIFT) & CP_COND_WRITE5_5_WRITE_ADDR_LO__MASK;
- }
- #define REG_CP_COND_WRITE5_6 0x00000006
- #define CP_COND_WRITE5_6_WRITE_ADDR_HI__MASK 0xffffffff
- #define CP_COND_WRITE5_6_WRITE_ADDR_HI__SHIFT 0
- static inline uint32_t CP_COND_WRITE5_6_WRITE_ADDR_HI(uint32_t val)
- {
- return ((val) << CP_COND_WRITE5_6_WRITE_ADDR_HI__SHIFT) & CP_COND_WRITE5_6_WRITE_ADDR_HI__MASK;
- }
- #define REG_CP_COND_WRITE5_7 0x00000007
- #define CP_COND_WRITE5_7_WRITE_DATA__MASK 0xffffffff
- #define CP_COND_WRITE5_7_WRITE_DATA__SHIFT 0
- static inline uint32_t CP_COND_WRITE5_7_WRITE_DATA(uint32_t val)
- {
- return ((val) << CP_COND_WRITE5_7_WRITE_DATA__SHIFT) & CP_COND_WRITE5_7_WRITE_DATA__MASK;
- }
- #define REG_CP_DISPATCH_COMPUTE_0 0x00000000
- #define REG_CP_DISPATCH_COMPUTE_1 0x00000001
- #define CP_DISPATCH_COMPUTE_1_X__MASK 0xffffffff
- #define CP_DISPATCH_COMPUTE_1_X__SHIFT 0
- static inline uint32_t CP_DISPATCH_COMPUTE_1_X(uint32_t val)
- {
- return ((val) << CP_DISPATCH_COMPUTE_1_X__SHIFT) & CP_DISPATCH_COMPUTE_1_X__MASK;
- }
- #define REG_CP_DISPATCH_COMPUTE_2 0x00000002
- #define CP_DISPATCH_COMPUTE_2_Y__MASK 0xffffffff
- #define CP_DISPATCH_COMPUTE_2_Y__SHIFT 0
- static inline uint32_t CP_DISPATCH_COMPUTE_2_Y(uint32_t val)
- {
- return ((val) << CP_DISPATCH_COMPUTE_2_Y__SHIFT) & CP_DISPATCH_COMPUTE_2_Y__MASK;
- }
- #define REG_CP_DISPATCH_COMPUTE_3 0x00000003
- #define CP_DISPATCH_COMPUTE_3_Z__MASK 0xffffffff
- #define CP_DISPATCH_COMPUTE_3_Z__SHIFT 0
- static inline uint32_t CP_DISPATCH_COMPUTE_3_Z(uint32_t val)
- {
- return ((val) << CP_DISPATCH_COMPUTE_3_Z__SHIFT) & CP_DISPATCH_COMPUTE_3_Z__MASK;
- }
- #define REG_CP_SET_RENDER_MODE_0 0x00000000
- #define CP_SET_RENDER_MODE_0_MODE__MASK 0x000001ff
- #define CP_SET_RENDER_MODE_0_MODE__SHIFT 0
- static inline uint32_t CP_SET_RENDER_MODE_0_MODE(enum render_mode_cmd val)
- {
- return ((val) << CP_SET_RENDER_MODE_0_MODE__SHIFT) & CP_SET_RENDER_MODE_0_MODE__MASK;
- }
- #define REG_CP_SET_RENDER_MODE_1 0x00000001
- #define CP_SET_RENDER_MODE_1_ADDR_0_LO__MASK 0xffffffff
- #define CP_SET_RENDER_MODE_1_ADDR_0_LO__SHIFT 0
- static inline uint32_t CP_SET_RENDER_MODE_1_ADDR_0_LO(uint32_t val)
- {
- return ((val) << CP_SET_RENDER_MODE_1_ADDR_0_LO__SHIFT) & CP_SET_RENDER_MODE_1_ADDR_0_LO__MASK;
- }
- #define REG_CP_SET_RENDER_MODE_2 0x00000002
- #define CP_SET_RENDER_MODE_2_ADDR_0_HI__MASK 0xffffffff
- #define CP_SET_RENDER_MODE_2_ADDR_0_HI__SHIFT 0
- static inline uint32_t CP_SET_RENDER_MODE_2_ADDR_0_HI(uint32_t val)
- {
- return ((val) << CP_SET_RENDER_MODE_2_ADDR_0_HI__SHIFT) & CP_SET_RENDER_MODE_2_ADDR_0_HI__MASK;
- }
- #define REG_CP_SET_RENDER_MODE_3 0x00000003
- #define CP_SET_RENDER_MODE_3_VSC_ENABLE 0x00000008
- #define CP_SET_RENDER_MODE_3_GMEM_ENABLE 0x00000010
- #define REG_CP_SET_RENDER_MODE_4 0x00000004
- #define REG_CP_SET_RENDER_MODE_5 0x00000005
- #define CP_SET_RENDER_MODE_5_ADDR_1_LEN__MASK 0xffffffff
- #define CP_SET_RENDER_MODE_5_ADDR_1_LEN__SHIFT 0
- static inline uint32_t CP_SET_RENDER_MODE_5_ADDR_1_LEN(uint32_t val)
- {
- return ((val) << CP_SET_RENDER_MODE_5_ADDR_1_LEN__SHIFT) & CP_SET_RENDER_MODE_5_ADDR_1_LEN__MASK;
- }
- #define REG_CP_SET_RENDER_MODE_6 0x00000006
- #define CP_SET_RENDER_MODE_6_ADDR_1_LO__MASK 0xffffffff
- #define CP_SET_RENDER_MODE_6_ADDR_1_LO__SHIFT 0
- static inline uint32_t CP_SET_RENDER_MODE_6_ADDR_1_LO(uint32_t val)
- {
- return ((val) << CP_SET_RENDER_MODE_6_ADDR_1_LO__SHIFT) & CP_SET_RENDER_MODE_6_ADDR_1_LO__MASK;
- }
- #define REG_CP_SET_RENDER_MODE_7 0x00000007
- #define CP_SET_RENDER_MODE_7_ADDR_1_HI__MASK 0xffffffff
- #define CP_SET_RENDER_MODE_7_ADDR_1_HI__SHIFT 0
- static inline uint32_t CP_SET_RENDER_MODE_7_ADDR_1_HI(uint32_t val)
- {
- return ((val) << CP_SET_RENDER_MODE_7_ADDR_1_HI__SHIFT) & CP_SET_RENDER_MODE_7_ADDR_1_HI__MASK;
- }
- #define REG_CP_COMPUTE_CHECKPOINT_0 0x00000000
- #define CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO__MASK 0xffffffff
- #define CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO__SHIFT 0
- static inline uint32_t CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO(uint32_t val)
- {
- return ((val) << CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO__SHIFT) & CP_COMPUTE_CHECKPOINT_0_ADDR_0_LO__MASK;
- }
- #define REG_CP_COMPUTE_CHECKPOINT_1 0x00000001
- #define CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI__MASK 0xffffffff
- #define CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI__SHIFT 0
- static inline uint32_t CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI(uint32_t val)
- {
- return ((val) << CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI__SHIFT) & CP_COMPUTE_CHECKPOINT_1_ADDR_0_HI__MASK;
- }
- #define REG_CP_COMPUTE_CHECKPOINT_2 0x00000002
- #define REG_CP_COMPUTE_CHECKPOINT_3 0x00000003
- #define CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN__MASK 0xffffffff
- #define CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN__SHIFT 0
- static inline uint32_t CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN(uint32_t val)
- {
- return ((val) << CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN__SHIFT) & CP_COMPUTE_CHECKPOINT_3_ADDR_1_LEN__MASK;
- }
- #define REG_CP_COMPUTE_CHECKPOINT_4 0x00000004
- #define REG_CP_COMPUTE_CHECKPOINT_5 0x00000005
- #define CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO__MASK 0xffffffff
- #define CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO__SHIFT 0
- static inline uint32_t CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO(uint32_t val)
- {
- return ((val) << CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO__SHIFT) & CP_COMPUTE_CHECKPOINT_5_ADDR_1_LO__MASK;
- }
- #define REG_CP_COMPUTE_CHECKPOINT_6 0x00000006
- #define CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI__MASK 0xffffffff
- #define CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI__SHIFT 0
- static inline uint32_t CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI(uint32_t val)
- {
- return ((val) << CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI__SHIFT) & CP_COMPUTE_CHECKPOINT_6_ADDR_1_HI__MASK;
- }
- #define REG_CP_COMPUTE_CHECKPOINT_7 0x00000007
- #define REG_CP_PERFCOUNTER_ACTION_0 0x00000000
- #define REG_CP_PERFCOUNTER_ACTION_1 0x00000001
- #define CP_PERFCOUNTER_ACTION_1_ADDR_0_LO__MASK 0xffffffff
- #define CP_PERFCOUNTER_ACTION_1_ADDR_0_LO__SHIFT 0
- static inline uint32_t CP_PERFCOUNTER_ACTION_1_ADDR_0_LO(uint32_t val)
- {
- return ((val) << CP_PERFCOUNTER_ACTION_1_ADDR_0_LO__SHIFT) & CP_PERFCOUNTER_ACTION_1_ADDR_0_LO__MASK;
- }
- #define REG_CP_PERFCOUNTER_ACTION_2 0x00000002
- #define CP_PERFCOUNTER_ACTION_2_ADDR_0_HI__MASK 0xffffffff
- #define CP_PERFCOUNTER_ACTION_2_ADDR_0_HI__SHIFT 0
- static inline uint32_t CP_PERFCOUNTER_ACTION_2_ADDR_0_HI(uint32_t val)
- {
- return ((val) << CP_PERFCOUNTER_ACTION_2_ADDR_0_HI__SHIFT) & CP_PERFCOUNTER_ACTION_2_ADDR_0_HI__MASK;
- }
- #define REG_CP_EVENT_WRITE_0 0x00000000
- #define CP_EVENT_WRITE_0_EVENT__MASK 0x000000ff
- #define CP_EVENT_WRITE_0_EVENT__SHIFT 0
- static inline uint32_t CP_EVENT_WRITE_0_EVENT(enum vgt_event_type val)
- {
- return ((val) << CP_EVENT_WRITE_0_EVENT__SHIFT) & CP_EVENT_WRITE_0_EVENT__MASK;
- }
- #define CP_EVENT_WRITE_0_TIMESTAMP 0x40000000
- #define REG_CP_EVENT_WRITE_1 0x00000001
- #define CP_EVENT_WRITE_1_ADDR_0_LO__MASK 0xffffffff
- #define CP_EVENT_WRITE_1_ADDR_0_LO__SHIFT 0
- static inline uint32_t CP_EVENT_WRITE_1_ADDR_0_LO(uint32_t val)
- {
- return ((val) << CP_EVENT_WRITE_1_ADDR_0_LO__SHIFT) & CP_EVENT_WRITE_1_ADDR_0_LO__MASK;
- }
- #define REG_CP_EVENT_WRITE_2 0x00000002
- #define CP_EVENT_WRITE_2_ADDR_0_HI__MASK 0xffffffff
- #define CP_EVENT_WRITE_2_ADDR_0_HI__SHIFT 0
- static inline uint32_t CP_EVENT_WRITE_2_ADDR_0_HI(uint32_t val)
- {
- return ((val) << CP_EVENT_WRITE_2_ADDR_0_HI__SHIFT) & CP_EVENT_WRITE_2_ADDR_0_HI__MASK;
- }
- #define REG_CP_EVENT_WRITE_3 0x00000003
- #define REG_CP_BLIT_0 0x00000000
- #define CP_BLIT_0_OP__MASK 0x0000000f
- #define CP_BLIT_0_OP__SHIFT 0
- static inline uint32_t CP_BLIT_0_OP(enum cp_blit_cmd val)
- {
- return ((val) << CP_BLIT_0_OP__SHIFT) & CP_BLIT_0_OP__MASK;
- }
- #define REG_CP_BLIT_1 0x00000001
- #define CP_BLIT_1_SRC_X1__MASK 0x00003fff
- #define CP_BLIT_1_SRC_X1__SHIFT 0
- static inline uint32_t CP_BLIT_1_SRC_X1(uint32_t val)
- {
- return ((val) << CP_BLIT_1_SRC_X1__SHIFT) & CP_BLIT_1_SRC_X1__MASK;
- }
- #define CP_BLIT_1_SRC_Y1__MASK 0x3fff0000
- #define CP_BLIT_1_SRC_Y1__SHIFT 16
- static inline uint32_t CP_BLIT_1_SRC_Y1(uint32_t val)
- {
- return ((val) << CP_BLIT_1_SRC_Y1__SHIFT) & CP_BLIT_1_SRC_Y1__MASK;
- }
- #define REG_CP_BLIT_2 0x00000002
- #define CP_BLIT_2_SRC_X2__MASK 0x00003fff
- #define CP_BLIT_2_SRC_X2__SHIFT 0
- static inline uint32_t CP_BLIT_2_SRC_X2(uint32_t val)
- {
- return ((val) << CP_BLIT_2_SRC_X2__SHIFT) & CP_BLIT_2_SRC_X2__MASK;
- }
- #define CP_BLIT_2_SRC_Y2__MASK 0x3fff0000
- #define CP_BLIT_2_SRC_Y2__SHIFT 16
- static inline uint32_t CP_BLIT_2_SRC_Y2(uint32_t val)
- {
- return ((val) << CP_BLIT_2_SRC_Y2__SHIFT) & CP_BLIT_2_SRC_Y2__MASK;
- }
- #define REG_CP_BLIT_3 0x00000003
- #define CP_BLIT_3_DST_X1__MASK 0x00003fff
- #define CP_BLIT_3_DST_X1__SHIFT 0
- static inline uint32_t CP_BLIT_3_DST_X1(uint32_t val)
- {
- return ((val) << CP_BLIT_3_DST_X1__SHIFT) & CP_BLIT_3_DST_X1__MASK;
- }
- #define CP_BLIT_3_DST_Y1__MASK 0x3fff0000
- #define CP_BLIT_3_DST_Y1__SHIFT 16
- static inline uint32_t CP_BLIT_3_DST_Y1(uint32_t val)
- {
- return ((val) << CP_BLIT_3_DST_Y1__SHIFT) & CP_BLIT_3_DST_Y1__MASK;
- }
- #define REG_CP_BLIT_4 0x00000004
- #define CP_BLIT_4_DST_X2__MASK 0x00003fff
- #define CP_BLIT_4_DST_X2__SHIFT 0
- static inline uint32_t CP_BLIT_4_DST_X2(uint32_t val)
- {
- return ((val) << CP_BLIT_4_DST_X2__SHIFT) & CP_BLIT_4_DST_X2__MASK;
- }
- #define CP_BLIT_4_DST_Y2__MASK 0x3fff0000
- #define CP_BLIT_4_DST_Y2__SHIFT 16
- static inline uint32_t CP_BLIT_4_DST_Y2(uint32_t val)
- {
- return ((val) << CP_BLIT_4_DST_Y2__SHIFT) & CP_BLIT_4_DST_Y2__MASK;
- }
- #define REG_CP_EXEC_CS_0 0x00000000
- #define REG_CP_EXEC_CS_1 0x00000001
- #define CP_EXEC_CS_1_NGROUPS_X__MASK 0xffffffff
- #define CP_EXEC_CS_1_NGROUPS_X__SHIFT 0
- static inline uint32_t CP_EXEC_CS_1_NGROUPS_X(uint32_t val)
- {
- return ((val) << CP_EXEC_CS_1_NGROUPS_X__SHIFT) & CP_EXEC_CS_1_NGROUPS_X__MASK;
- }
- #define REG_CP_EXEC_CS_2 0x00000002
- #define CP_EXEC_CS_2_NGROUPS_Y__MASK 0xffffffff
- #define CP_EXEC_CS_2_NGROUPS_Y__SHIFT 0
- static inline uint32_t CP_EXEC_CS_2_NGROUPS_Y(uint32_t val)
- {
- return ((val) << CP_EXEC_CS_2_NGROUPS_Y__SHIFT) & CP_EXEC_CS_2_NGROUPS_Y__MASK;
- }
- #define REG_CP_EXEC_CS_3 0x00000003
- #define CP_EXEC_CS_3_NGROUPS_Z__MASK 0xffffffff
- #define CP_EXEC_CS_3_NGROUPS_Z__SHIFT 0
- static inline uint32_t CP_EXEC_CS_3_NGROUPS_Z(uint32_t val)
- {
- return ((val) << CP_EXEC_CS_3_NGROUPS_Z__SHIFT) & CP_EXEC_CS_3_NGROUPS_Z__MASK;
- }
- #define REG_A4XX_CP_EXEC_CS_INDIRECT_0 0x00000000
- #define REG_A4XX_CP_EXEC_CS_INDIRECT_1 0x00000001
- #define A4XX_CP_EXEC_CS_INDIRECT_1_ADDR__MASK 0xffffffff
- #define A4XX_CP_EXEC_CS_INDIRECT_1_ADDR__SHIFT 0
- static inline uint32_t A4XX_CP_EXEC_CS_INDIRECT_1_ADDR(uint32_t val)
- {
- return ((val) << A4XX_CP_EXEC_CS_INDIRECT_1_ADDR__SHIFT) & A4XX_CP_EXEC_CS_INDIRECT_1_ADDR__MASK;
- }
- #define REG_A4XX_CP_EXEC_CS_INDIRECT_2 0x00000002
- #define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX__MASK 0x00000ffc
- #define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX__SHIFT 2
- static inline uint32_t A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX(uint32_t val)
- {
- return ((val) << A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX__SHIFT) & A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEX__MASK;
- }
- #define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY__MASK 0x003ff000
- #define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY__SHIFT 12
- static inline uint32_t A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY(uint32_t val)
- {
- return ((val) << A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY__SHIFT) & A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEY__MASK;
- }
- #define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ__MASK 0xffc00000
- #define A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ__SHIFT 22
- static inline uint32_t A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ(uint32_t val)
- {
- return ((val) << A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ__SHIFT) & A4XX_CP_EXEC_CS_INDIRECT_2_LOCALSIZEZ__MASK;
- }
- #define REG_A5XX_CP_EXEC_CS_INDIRECT_1 0x00000001
- #define A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO__MASK 0xffffffff
- #define A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO__SHIFT 0
- static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO(uint32_t val)
- {
- return ((val) << A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_1_ADDR_LO__MASK;
- }
- #define REG_A5XX_CP_EXEC_CS_INDIRECT_2 0x00000002
- #define A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI__MASK 0xffffffff
- #define A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI__SHIFT 0
- static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI(uint32_t val)
- {
- return ((val) << A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_2_ADDR_HI__MASK;
- }
- #define REG_A5XX_CP_EXEC_CS_INDIRECT_3 0x00000003
- #define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX__MASK 0x00000ffc
- #define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX__SHIFT 2
- static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX(uint32_t val)
- {
- return ((val) << A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEX__MASK;
- }
- #define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY__MASK 0x003ff000
- #define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY__SHIFT 12
- static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY(uint32_t val)
- {
- return ((val) << A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEY__MASK;
- }
- #define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ__MASK 0xffc00000
- #define A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ__SHIFT 22
- static inline uint32_t A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ(uint32_t val)
- {
- return ((val) << A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ__SHIFT) & A5XX_CP_EXEC_CS_INDIRECT_3_LOCALSIZEZ__MASK;
- }
- #define REG_A2XX_CP_SET_MARKER_0 0x00000000
- #define A2XX_CP_SET_MARKER_0_MARKER__MASK 0x0000000f
- #define A2XX_CP_SET_MARKER_0_MARKER__SHIFT 0
- static inline uint32_t A2XX_CP_SET_MARKER_0_MARKER(uint32_t val)
- {
- return ((val) << A2XX_CP_SET_MARKER_0_MARKER__SHIFT) & A2XX_CP_SET_MARKER_0_MARKER__MASK;
- }
- #define A2XX_CP_SET_MARKER_0_MODE__MASK 0x0000000f
- #define A2XX_CP_SET_MARKER_0_MODE__SHIFT 0
- static inline uint32_t A2XX_CP_SET_MARKER_0_MODE(enum a6xx_render_mode val)
- {
- return ((val) << A2XX_CP_SET_MARKER_0_MODE__SHIFT) & A2XX_CP_SET_MARKER_0_MODE__MASK;
- }
- #define A2XX_CP_SET_MARKER_0_IFPC 0x00000100
- static inline uint32_t REG_A2XX_CP_SET_PSEUDO_REG_(uint32_t i0) { return 0x00000000 + 0x3*i0; }
- static inline uint32_t REG_A2XX_CP_SET_PSEUDO_REG__0(uint32_t i0) { return 0x00000000 + 0x3*i0; }
- #define A2XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG__MASK 0x00000007
- #define A2XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG__SHIFT 0
- static inline uint32_t A2XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG(enum pseudo_reg val)
- {
- return ((val) << A2XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG__SHIFT) & A2XX_CP_SET_PSEUDO_REG__0_PSEUDO_REG__MASK;
- }
- static inline uint32_t REG_A2XX_CP_SET_PSEUDO_REG__1(uint32_t i0) { return 0x00000001 + 0x3*i0; }
- #define A2XX_CP_SET_PSEUDO_REG__1_LO__MASK 0xffffffff
- #define A2XX_CP_SET_PSEUDO_REG__1_LO__SHIFT 0
- static inline uint32_t A2XX_CP_SET_PSEUDO_REG__1_LO(uint32_t val)
- {
- return ((val) << A2XX_CP_SET_PSEUDO_REG__1_LO__SHIFT) & A2XX_CP_SET_PSEUDO_REG__1_LO__MASK;
- }
- static inline uint32_t REG_A2XX_CP_SET_PSEUDO_REG__2(uint32_t i0) { return 0x00000002 + 0x3*i0; }
- #define A2XX_CP_SET_PSEUDO_REG__2_HI__MASK 0xffffffff
- #define A2XX_CP_SET_PSEUDO_REG__2_HI__SHIFT 0
- static inline uint32_t A2XX_CP_SET_PSEUDO_REG__2_HI(uint32_t val)
- {
- return ((val) << A2XX_CP_SET_PSEUDO_REG__2_HI__SHIFT) & A2XX_CP_SET_PSEUDO_REG__2_HI__MASK;
- }
- #define REG_A2XX_CP_REG_TEST_0 0x00000000
- #define A2XX_CP_REG_TEST_0_REG__MASK 0x00000fff
- #define A2XX_CP_REG_TEST_0_REG__SHIFT 0
- static inline uint32_t A2XX_CP_REG_TEST_0_REG(uint32_t val)
- {
- return ((val) << A2XX_CP_REG_TEST_0_REG__SHIFT) & A2XX_CP_REG_TEST_0_REG__MASK;
- }
- #define A2XX_CP_REG_TEST_0_BIT__MASK 0x01f00000
- #define A2XX_CP_REG_TEST_0_BIT__SHIFT 20
- static inline uint32_t A2XX_CP_REG_TEST_0_BIT(uint32_t val)
- {
- return ((val) << A2XX_CP_REG_TEST_0_BIT__SHIFT) & A2XX_CP_REG_TEST_0_BIT__MASK;
- }
- #define A2XX_CP_REG_TEST_0_UNK25 0x02000000
- #endif /* ADRENO_PM4_XML */
|