fpga_defs.h 7.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* $Date: 2005/03/07 23:59:05 $ $RCSfile: fpga_defs.h,v $ $Revision: 1.4 $ */
  3. /*
  4. * FPGA specific definitions
  5. */
  6. #ifndef __CHELSIO_FPGA_DEFS_H__
  7. #define __CHELSIO_FPGA_DEFS_H__
  8. #define FPGA_PCIX_ADDR_VERSION 0xA08
  9. #define FPGA_PCIX_ADDR_STAT 0xA0C
  10. /* FPGA master interrupt Cause/Enable bits */
  11. #define FPGA_PCIX_INTERRUPT_SGE_ERROR 0x1
  12. #define FPGA_PCIX_INTERRUPT_SGE_DATA 0x2
  13. #define FPGA_PCIX_INTERRUPT_TP 0x4
  14. #define FPGA_PCIX_INTERRUPT_MC3 0x8
  15. #define FPGA_PCIX_INTERRUPT_GMAC 0x10
  16. #define FPGA_PCIX_INTERRUPT_PCIX 0x20
  17. /* TP interrupt register addresses */
  18. #define FPGA_TP_ADDR_INTERRUPT_ENABLE 0xA10
  19. #define FPGA_TP_ADDR_INTERRUPT_CAUSE 0xA14
  20. #define FPGA_TP_ADDR_VERSION 0xA18
  21. /* TP interrupt Cause/Enable bits */
  22. #define FPGA_TP_INTERRUPT_MC4 0x1
  23. #define FPGA_TP_INTERRUPT_MC5 0x2
  24. /*
  25. * PM interrupt register addresses
  26. */
  27. #define FPGA_MC3_REG_INTRENABLE 0xA20
  28. #define FPGA_MC3_REG_INTRCAUSE 0xA24
  29. #define FPGA_MC3_REG_VERSION 0xA28
  30. /*
  31. * GMAC interrupt register addresses
  32. */
  33. #define FPGA_GMAC_ADDR_INTERRUPT_ENABLE 0xA30
  34. #define FPGA_GMAC_ADDR_INTERRUPT_CAUSE 0xA34
  35. #define FPGA_GMAC_ADDR_VERSION 0xA38
  36. /* GMAC Cause/Enable bits */
  37. #define FPGA_GMAC_INTERRUPT_PORT0 0x1
  38. #define FPGA_GMAC_INTERRUPT_PORT1 0x2
  39. #define FPGA_GMAC_INTERRUPT_PORT2 0x4
  40. #define FPGA_GMAC_INTERRUPT_PORT3 0x8
  41. /* MI0 registers */
  42. #define A_MI0_CLK 0xb00
  43. #define S_MI0_CLK_DIV 0
  44. #define M_MI0_CLK_DIV 0xff
  45. #define V_MI0_CLK_DIV(x) ((x) << S_MI0_CLK_DIV)
  46. #define G_MI0_CLK_DIV(x) (((x) >> S_MI0_CLK_DIV) & M_MI0_CLK_DIV)
  47. #define S_MI0_CLK_CNT 8
  48. #define M_MI0_CLK_CNT 0xff
  49. #define V_MI0_CLK_CNT(x) ((x) << S_MI0_CLK_CNT)
  50. #define G_MI0_CLK_CNT(x) (((x) >> S_MI0_CLK_CNT) & M_MI0_CLK_CNT)
  51. #define A_MI0_CSR 0xb04
  52. #define S_MI0_CSR_POLL 0
  53. #define V_MI0_CSR_POLL(x) ((x) << S_MI0_CSR_POLL)
  54. #define F_MI0_CSR_POLL V_MI0_CSR_POLL(1U)
  55. #define S_MI0_PREAMBLE 1
  56. #define V_MI0_PREAMBLE(x) ((x) << S_MI0_PREAMBLE)
  57. #define F_MI0_PREAMBLE V_MI0_PREAMBLE(1U)
  58. #define S_MI0_INTR_ENABLE 2
  59. #define V_MI0_INTR_ENABLE(x) ((x) << S_MI0_INTR_ENABLE)
  60. #define F_MI0_INTR_ENABLE V_MI0_INTR_ENABLE(1U)
  61. #define S_MI0_BUSY 3
  62. #define V_MI0_BUSY(x) ((x) << S_MI0_BUSY)
  63. #define F_MI0_BUSY V_MI0_BUSY(1U)
  64. #define S_MI0_MDIO 4
  65. #define V_MI0_MDIO(x) ((x) << S_MI0_MDIO)
  66. #define F_MI0_MDIO V_MI0_MDIO(1U)
  67. #define A_MI0_ADDR 0xb08
  68. #define S_MI0_PHY_REG_ADDR 0
  69. #define M_MI0_PHY_REG_ADDR 0x1f
  70. #define V_MI0_PHY_REG_ADDR(x) ((x) << S_MI0_PHY_REG_ADDR)
  71. #define G_MI0_PHY_REG_ADDR(x) (((x) >> S_MI0_PHY_REG_ADDR) & M_MI0_PHY_REG_ADDR)
  72. #define S_MI0_PHY_ADDR 5
  73. #define M_MI0_PHY_ADDR 0x1f
  74. #define V_MI0_PHY_ADDR(x) ((x) << S_MI0_PHY_ADDR)
  75. #define G_MI0_PHY_ADDR(x) (((x) >> S_MI0_PHY_ADDR) & M_MI0_PHY_ADDR)
  76. #define A_MI0_DATA_EXT 0xb0c
  77. #define A_MI0_DATA_INT 0xb10
  78. /* GMAC registers */
  79. #define A_GMAC_MACID_LO 0x28
  80. #define A_GMAC_MACID_HI 0x2c
  81. #define A_GMAC_CSR 0x30
  82. #define S_INTERFACE 0
  83. #define M_INTERFACE 0x3
  84. #define V_INTERFACE(x) ((x) << S_INTERFACE)
  85. #define G_INTERFACE(x) (((x) >> S_INTERFACE) & M_INTERFACE)
  86. #define S_MAC_TX_ENABLE 2
  87. #define V_MAC_TX_ENABLE(x) ((x) << S_MAC_TX_ENABLE)
  88. #define F_MAC_TX_ENABLE V_MAC_TX_ENABLE(1U)
  89. #define S_MAC_RX_ENABLE 3
  90. #define V_MAC_RX_ENABLE(x) ((x) << S_MAC_RX_ENABLE)
  91. #define F_MAC_RX_ENABLE V_MAC_RX_ENABLE(1U)
  92. #define S_MAC_LB_ENABLE 4
  93. #define V_MAC_LB_ENABLE(x) ((x) << S_MAC_LB_ENABLE)
  94. #define F_MAC_LB_ENABLE V_MAC_LB_ENABLE(1U)
  95. #define S_MAC_SPEED 5
  96. #define M_MAC_SPEED 0x3
  97. #define V_MAC_SPEED(x) ((x) << S_MAC_SPEED)
  98. #define G_MAC_SPEED(x) (((x) >> S_MAC_SPEED) & M_MAC_SPEED)
  99. #define S_MAC_HD_FC_ENABLE 7
  100. #define V_MAC_HD_FC_ENABLE(x) ((x) << S_MAC_HD_FC_ENABLE)
  101. #define F_MAC_HD_FC_ENABLE V_MAC_HD_FC_ENABLE(1U)
  102. #define S_MAC_HALF_DUPLEX 8
  103. #define V_MAC_HALF_DUPLEX(x) ((x) << S_MAC_HALF_DUPLEX)
  104. #define F_MAC_HALF_DUPLEX V_MAC_HALF_DUPLEX(1U)
  105. #define S_MAC_PROMISC 9
  106. #define V_MAC_PROMISC(x) ((x) << S_MAC_PROMISC)
  107. #define F_MAC_PROMISC V_MAC_PROMISC(1U)
  108. #define S_MAC_MC_ENABLE 10
  109. #define V_MAC_MC_ENABLE(x) ((x) << S_MAC_MC_ENABLE)
  110. #define F_MAC_MC_ENABLE V_MAC_MC_ENABLE(1U)
  111. #define S_MAC_RESET 11
  112. #define V_MAC_RESET(x) ((x) << S_MAC_RESET)
  113. #define F_MAC_RESET V_MAC_RESET(1U)
  114. #define S_MAC_RX_PAUSE_ENABLE 12
  115. #define V_MAC_RX_PAUSE_ENABLE(x) ((x) << S_MAC_RX_PAUSE_ENABLE)
  116. #define F_MAC_RX_PAUSE_ENABLE V_MAC_RX_PAUSE_ENABLE(1U)
  117. #define S_MAC_TX_PAUSE_ENABLE 13
  118. #define V_MAC_TX_PAUSE_ENABLE(x) ((x) << S_MAC_TX_PAUSE_ENABLE)
  119. #define F_MAC_TX_PAUSE_ENABLE V_MAC_TX_PAUSE_ENABLE(1U)
  120. #define S_MAC_LWM_ENABLE 14
  121. #define V_MAC_LWM_ENABLE(x) ((x) << S_MAC_LWM_ENABLE)
  122. #define F_MAC_LWM_ENABLE V_MAC_LWM_ENABLE(1U)
  123. #define S_MAC_MAGIC_PKT_ENABLE 15
  124. #define V_MAC_MAGIC_PKT_ENABLE(x) ((x) << S_MAC_MAGIC_PKT_ENABLE)
  125. #define F_MAC_MAGIC_PKT_ENABLE V_MAC_MAGIC_PKT_ENABLE(1U)
  126. #define S_MAC_ISL_ENABLE 16
  127. #define V_MAC_ISL_ENABLE(x) ((x) << S_MAC_ISL_ENABLE)
  128. #define F_MAC_ISL_ENABLE V_MAC_ISL_ENABLE(1U)
  129. #define S_MAC_JUMBO_ENABLE 17
  130. #define V_MAC_JUMBO_ENABLE(x) ((x) << S_MAC_JUMBO_ENABLE)
  131. #define F_MAC_JUMBO_ENABLE V_MAC_JUMBO_ENABLE(1U)
  132. #define S_MAC_RX_PAD_ENABLE 18
  133. #define V_MAC_RX_PAD_ENABLE(x) ((x) << S_MAC_RX_PAD_ENABLE)
  134. #define F_MAC_RX_PAD_ENABLE V_MAC_RX_PAD_ENABLE(1U)
  135. #define S_MAC_RX_CRC_ENABLE 19
  136. #define V_MAC_RX_CRC_ENABLE(x) ((x) << S_MAC_RX_CRC_ENABLE)
  137. #define F_MAC_RX_CRC_ENABLE V_MAC_RX_CRC_ENABLE(1U)
  138. #define A_GMAC_IFS 0x34
  139. #define S_MAC_IFS2 0
  140. #define M_MAC_IFS2 0x3f
  141. #define V_MAC_IFS2(x) ((x) << S_MAC_IFS2)
  142. #define G_MAC_IFS2(x) (((x) >> S_MAC_IFS2) & M_MAC_IFS2)
  143. #define S_MAC_IFS1 8
  144. #define M_MAC_IFS1 0x7f
  145. #define V_MAC_IFS1(x) ((x) << S_MAC_IFS1)
  146. #define G_MAC_IFS1(x) (((x) >> S_MAC_IFS1) & M_MAC_IFS1)
  147. #define A_GMAC_JUMBO_FRAME_LEN 0x38
  148. #define A_GMAC_LNK_DLY 0x3c
  149. #define A_GMAC_PAUSETIME 0x40
  150. #define A_GMAC_MCAST_LO 0x44
  151. #define A_GMAC_MCAST_HI 0x48
  152. #define A_GMAC_MCAST_MASK_LO 0x4c
  153. #define A_GMAC_MCAST_MASK_HI 0x50
  154. #define A_GMAC_RMT_CNT 0x54
  155. #define A_GMAC_RMT_DATA 0x58
  156. #define A_GMAC_BACKOFF_SEED 0x5c
  157. #define A_GMAC_TXF_THRES 0x60
  158. #define S_TXF_READ_THRESHOLD 0
  159. #define M_TXF_READ_THRESHOLD 0xff
  160. #define V_TXF_READ_THRESHOLD(x) ((x) << S_TXF_READ_THRESHOLD)
  161. #define G_TXF_READ_THRESHOLD(x) (((x) >> S_TXF_READ_THRESHOLD) & M_TXF_READ_THRESHOLD)
  162. #define S_TXF_WRITE_THRESHOLD 16
  163. #define M_TXF_WRITE_THRESHOLD 0xff
  164. #define V_TXF_WRITE_THRESHOLD(x) ((x) << S_TXF_WRITE_THRESHOLD)
  165. #define G_TXF_WRITE_THRESHOLD(x) (((x) >> S_TXF_WRITE_THRESHOLD) & M_TXF_WRITE_THRESHOLD)
  166. #define MAC_REG_BASE 0x600
  167. #define MAC_REG_ADDR(idx, reg) (MAC_REG_BASE + (idx) * 128 + (reg))
  168. #define MAC_REG_IDLO(idx) MAC_REG_ADDR(idx, A_GMAC_MACID_LO)
  169. #define MAC_REG_IDHI(idx) MAC_REG_ADDR(idx, A_GMAC_MACID_HI)
  170. #define MAC_REG_CSR(idx) MAC_REG_ADDR(idx, A_GMAC_CSR)
  171. #define MAC_REG_IFS(idx) MAC_REG_ADDR(idx, A_GMAC_IFS)
  172. #define MAC_REG_LARGEFRAMELENGTH(idx) MAC_REG_ADDR(idx, A_GMAC_JUMBO_FRAME_LEN)
  173. #define MAC_REG_LINKDLY(idx) MAC_REG_ADDR(idx, A_GMAC_LNK_DLY)
  174. #define MAC_REG_PAUSETIME(idx) MAC_REG_ADDR(idx, A_GMAC_PAUSETIME)
  175. #define MAC_REG_CASTLO(idx) MAC_REG_ADDR(idx, A_GMAC_MCAST_LO)
  176. #define MAC_REG_MCASTHI(idx) MAC_REG_ADDR(idx, A_GMAC_MCAST_HI)
  177. #define MAC_REG_CASTMASKLO(idx) MAC_REG_ADDR(idx, A_GMAC_MCAST_MASK_LO)
  178. #define MAC_REG_MCASTMASKHI(idx) MAC_REG_ADDR(idx, A_GMAC_MCAST_MASK_HI)
  179. #define MAC_REG_RMCNT(idx) MAC_REG_ADDR(idx, A_GMAC_RMT_CNT)
  180. #define MAC_REG_RMDATA(idx) MAC_REG_ADDR(idx, A_GMAC_RMT_DATA)
  181. #define MAC_REG_GMRANDBACKOFFSEED(idx) MAC_REG_ADDR(idx, A_GMAC_BACKOFF_SEED)
  182. #define MAC_REG_TXFTHRESHOLDS(idx) MAC_REG_ADDR(idx, A_GMAC_TXF_THRES)
  183. #endif