1
0

ixgbe_dcb_82598.h 2.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* Copyright(c) 1999 - 2018 Intel Corporation. */
  3. #ifndef _DCB_82598_CONFIG_H_
  4. #define _DCB_82598_CONFIG_H_
  5. /* DCB register definitions */
  6. #define IXGBE_DPMCS_MTSOS_SHIFT 16
  7. #define IXGBE_DPMCS_TDPAC 0x00000001 /* 0 Round Robin, 1 DFP - Deficit Fixed Priority */
  8. #define IXGBE_DPMCS_TRM 0x00000010 /* Transmit Recycle Mode */
  9. #define IXGBE_DPMCS_ARBDIS 0x00000040 /* DCB arbiter disable */
  10. #define IXGBE_DPMCS_TSOEF 0x00080000 /* TSO Expand Factor: 0=x4, 1=x2 */
  11. #define IXGBE_RUPPBMR_MQA 0x80000000 /* Enable UP to queue mapping */
  12. #define IXGBE_RT2CR_MCL_SHIFT 12 /* Offset to Max Credit Limit setting */
  13. #define IXGBE_RT2CR_LSP 0x80000000 /* LSP enable bit */
  14. #define IXGBE_RDRXCTL_MPBEN 0x00000010 /* DMA config for multiple packet buffers enable */
  15. #define IXGBE_RDRXCTL_MCEN 0x00000040 /* DMA config for multiple cores (RSS) enable */
  16. #define IXGBE_TDTQ2TCCR_MCL_SHIFT 12
  17. #define IXGBE_TDTQ2TCCR_BWG_SHIFT 9
  18. #define IXGBE_TDTQ2TCCR_GSP 0x40000000
  19. #define IXGBE_TDTQ2TCCR_LSP 0x80000000
  20. #define IXGBE_TDPT2TCCR_MCL_SHIFT 12
  21. #define IXGBE_TDPT2TCCR_BWG_SHIFT 9
  22. #define IXGBE_TDPT2TCCR_GSP 0x40000000
  23. #define IXGBE_TDPT2TCCR_LSP 0x80000000
  24. #define IXGBE_PDPMCS_TPPAC 0x00000020 /* 0 Round Robin, 1 for DFP - Deficit Fixed Priority */
  25. #define IXGBE_PDPMCS_ARBDIS 0x00000040 /* Arbiter disable */
  26. #define IXGBE_PDPMCS_TRM 0x00000100 /* Transmit Recycle Mode enable */
  27. #define IXGBE_DTXCTL_ENDBUBD 0x00000004 /* Enable DBU buffer division */
  28. #define IXGBE_TXPBSIZE_40KB 0x0000A000 /* 40KB Packet Buffer */
  29. #define IXGBE_RXPBSIZE_48KB 0x0000C000 /* 48KB Packet Buffer */
  30. #define IXGBE_RXPBSIZE_64KB 0x00010000 /* 64KB Packet Buffer */
  31. #define IXGBE_RXPBSIZE_80KB 0x00014000 /* 80KB Packet Buffer */
  32. #define IXGBE_RDRXCTL_RDMTS_1_2 0x00000000
  33. /* DCB hardware-specific driver APIs */
  34. /* DCB PFC functions */
  35. s32 ixgbe_dcb_config_pfc_82598(struct ixgbe_hw *, u8 pfc_en);
  36. /* DCB hw initialization */
  37. s32 ixgbe_dcb_config_rx_arbiter_82598(struct ixgbe_hw *hw,
  38. u16 *refill,
  39. u16 *max,
  40. u8 *prio_type);
  41. s32 ixgbe_dcb_config_tx_desc_arbiter_82598(struct ixgbe_hw *hw,
  42. u16 *refill,
  43. u16 *max,
  44. u8 *bwg_id,
  45. u8 *prio_type);
  46. s32 ixgbe_dcb_config_tx_data_arbiter_82598(struct ixgbe_hw *hw,
  47. u16 *refill,
  48. u16 *max,
  49. u8 *bwg_id,
  50. u8 *prio_type);
  51. s32 ixgbe_dcb_hw_config_82598(struct ixgbe_hw *hw, u8 pfc_en, u16 *refill,
  52. u16 *max, u8 *bwg_id, u8 *prio_type);
  53. #endif /* _DCB_82598_CONFIG_H */