ixgbe_dcb_82599.h 3.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* Copyright(c) 1999 - 2018 Intel Corporation. */
  3. #ifndef _DCB_82599_CONFIG_H_
  4. #define _DCB_82599_CONFIG_H_
  5. /* DCB register definitions */
  6. #define IXGBE_RTTDCS_TDPAC 0x00000001 /* 0 Round Robin,
  7. * 1 WSP - Weighted Strict Priority
  8. */
  9. #define IXGBE_RTTDCS_VMPAC 0x00000002 /* 0 Round Robin,
  10. * 1 WRR - Weighted Round Robin
  11. */
  12. #define IXGBE_RTTDCS_TDRM 0x00000010 /* Transmit Recycle Mode */
  13. #define IXGBE_RTTDCS_ARBDIS 0x00000040 /* DCB arbiter disable */
  14. #define IXGBE_RTTDCS_BDPM 0x00400000 /* Bypass Data Pipe - must clear! */
  15. #define IXGBE_RTTDCS_BPBFSM 0x00800000 /* Bypass PB Free Space - must
  16. * clear!
  17. */
  18. #define IXGBE_RTTDCS_SPEED_CHG 0x80000000 /* Link speed change */
  19. /* Receive UP2TC mapping */
  20. #define IXGBE_RTRUP2TC_UP_SHIFT 3
  21. #define IXGBE_RTRUP2TC_UP_MASK 7
  22. /* Transmit UP2TC mapping */
  23. #define IXGBE_RTTUP2TC_UP_SHIFT 3
  24. #define IXGBE_RTRPT4C_MCL_SHIFT 12 /* Offset to Max Credit Limit setting */
  25. #define IXGBE_RTRPT4C_BWG_SHIFT 9 /* Offset to BWG index */
  26. #define IXGBE_RTRPT4C_GSP 0x40000000 /* GSP enable bit */
  27. #define IXGBE_RTRPT4C_LSP 0x80000000 /* LSP enable bit */
  28. #define IXGBE_RDRXCTL_MPBEN 0x00000010 /* DMA config for multiple packet
  29. * buffers enable
  30. */
  31. #define IXGBE_RDRXCTL_MCEN 0x00000040 /* DMA config for multiple cores
  32. * (RSS) enable
  33. */
  34. /* RTRPCS Bit Masks */
  35. #define IXGBE_RTRPCS_RRM 0x00000002 /* Receive Recycle Mode enable */
  36. /* Receive Arbitration Control: 0 Round Robin, 1 DFP */
  37. #define IXGBE_RTRPCS_RAC 0x00000004
  38. #define IXGBE_RTRPCS_ARBDIS 0x00000040 /* Arbitration disable bit */
  39. /* RTTDT2C Bit Masks */
  40. #define IXGBE_RTTDT2C_MCL_SHIFT 12
  41. #define IXGBE_RTTDT2C_BWG_SHIFT 9
  42. #define IXGBE_RTTDT2C_GSP 0x40000000
  43. #define IXGBE_RTTDT2C_LSP 0x80000000
  44. #define IXGBE_RTTPT2C_MCL_SHIFT 12
  45. #define IXGBE_RTTPT2C_BWG_SHIFT 9
  46. #define IXGBE_RTTPT2C_GSP 0x40000000
  47. #define IXGBE_RTTPT2C_LSP 0x80000000
  48. /* RTTPCS Bit Masks */
  49. #define IXGBE_RTTPCS_TPPAC 0x00000020 /* 0 Round Robin,
  50. * 1 SP - Strict Priority
  51. */
  52. #define IXGBE_RTTPCS_ARBDIS 0x00000040 /* Arbiter disable */
  53. #define IXGBE_RTTPCS_TPRM 0x00000100 /* Transmit Recycle Mode enable */
  54. #define IXGBE_RTTPCS_ARBD_SHIFT 22
  55. #define IXGBE_RTTPCS_ARBD_DCB 0x4 /* Arbitration delay in DCB mode */
  56. /* SECTXMINIFG DCB */
  57. #define IXGBE_SECTX_DCB 0x00001F00 /* DCB TX Buffer IFG */
  58. /* DCB hardware-specific driver APIs */
  59. /* DCB PFC functions */
  60. s32 ixgbe_dcb_config_pfc_82599(struct ixgbe_hw *hw, u8 pfc_en, u8 *prio_tc);
  61. /* DCB hw initialization */
  62. s32 ixgbe_dcb_config_rx_arbiter_82599(struct ixgbe_hw *hw,
  63. u16 *refill,
  64. u16 *max,
  65. u8 *bwg_id,
  66. u8 *prio_type,
  67. u8 *prio_tc);
  68. s32 ixgbe_dcb_config_tx_desc_arbiter_82599(struct ixgbe_hw *hw,
  69. u16 *refill,
  70. u16 *max,
  71. u8 *bwg_id,
  72. u8 *prio_type);
  73. s32 ixgbe_dcb_config_tx_data_arbiter_82599(struct ixgbe_hw *hw,
  74. u16 *refill,
  75. u16 *max,
  76. u8 *bwg_id,
  77. u8 *prio_type,
  78. u8 *prio_tc);
  79. s32 ixgbe_dcb_hw_config_82599(struct ixgbe_hw *hw, u8 pfc_en, u16 *refill,
  80. u16 *max, u8 *bwg_id, u8 *prio_type,
  81. u8 *prio_tc);
  82. #endif /* _DCB_82599_CONFIG_H */