pinctrl-orion.c 8.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251
  1. /*
  2. * Marvell Orion pinctrl driver based on mvebu pinctrl core
  3. *
  4. * Author: Thomas Petazzoni <thomas.petazzoni@free-electrons.com>
  5. *
  6. * This program is free software; you can redistribute it and/or modify
  7. * it under the terms of the GNU General Public License as published by
  8. * the Free Software Foundation; either version 2 of the License, or
  9. * (at your option) any later version.
  10. *
  11. * The first 16 MPP pins on Orion are easy to handle: they are
  12. * configured through 2 consecutive registers, located at the base
  13. * address of the MPP device.
  14. *
  15. * However the last 4 MPP pins are handled by a register at offset
  16. * 0x50 from the base address, so it is not consecutive with the first
  17. * two registers.
  18. */
  19. #include <linux/err.h>
  20. #include <linux/init.h>
  21. #include <linux/io.h>
  22. #include <linux/platform_device.h>
  23. #include <linux/clk.h>
  24. #include <linux/of.h>
  25. #include <linux/of_device.h>
  26. #include <linux/pinctrl/pinctrl.h>
  27. #include "pinctrl-mvebu.h"
  28. static void __iomem *mpp_base;
  29. static void __iomem *high_mpp_base;
  30. static int orion_mpp_ctrl_get(struct mvebu_mpp_ctrl_data *data,
  31. unsigned pid, unsigned long *config)
  32. {
  33. unsigned shift = (pid % MVEBU_MPPS_PER_REG) * MVEBU_MPP_BITS;
  34. if (pid < 16) {
  35. unsigned off = (pid / MVEBU_MPPS_PER_REG) * MVEBU_MPP_BITS;
  36. *config = (readl(mpp_base + off) >> shift) & MVEBU_MPP_MASK;
  37. }
  38. else {
  39. *config = (readl(high_mpp_base) >> shift) & MVEBU_MPP_MASK;
  40. }
  41. return 0;
  42. }
  43. static int orion_mpp_ctrl_set(struct mvebu_mpp_ctrl_data *data,
  44. unsigned pid, unsigned long config)
  45. {
  46. unsigned shift = (pid % MVEBU_MPPS_PER_REG) * MVEBU_MPP_BITS;
  47. if (pid < 16) {
  48. unsigned off = (pid / MVEBU_MPPS_PER_REG) * MVEBU_MPP_BITS;
  49. u32 reg = readl(mpp_base + off) & ~(MVEBU_MPP_MASK << shift);
  50. writel(reg | (config << shift), mpp_base + off);
  51. }
  52. else {
  53. u32 reg = readl(high_mpp_base) & ~(MVEBU_MPP_MASK << shift);
  54. writel(reg | (config << shift), high_mpp_base);
  55. }
  56. return 0;
  57. }
  58. #define V(f5181, f5182, f5281) \
  59. ((f5181 << 0) | (f5182 << 1) | (f5281 << 2))
  60. enum orion_variant {
  61. V_5181 = V(1, 0, 0),
  62. V_5182 = V(0, 1, 0),
  63. V_5281 = V(0, 0, 1),
  64. V_ALL = V(1, 1, 1),
  65. };
  66. static struct mvebu_mpp_mode orion_mpp_modes[] = {
  67. MPP_MODE(0,
  68. MPP_VAR_FUNCTION(0x0, "pcie", "rstout", V_ALL),
  69. MPP_VAR_FUNCTION(0x2, "pci", "req2", V_ALL),
  70. MPP_VAR_FUNCTION(0x3, "gpio", NULL, V_ALL)),
  71. MPP_MODE(1,
  72. MPP_VAR_FUNCTION(0x0, "gpio", NULL, V_ALL),
  73. MPP_VAR_FUNCTION(0x2, "pci", "gnt2", V_ALL)),
  74. MPP_MODE(2,
  75. MPP_VAR_FUNCTION(0x0, "gpio", NULL, V_ALL),
  76. MPP_VAR_FUNCTION(0x2, "pci", "req3", V_ALL),
  77. MPP_VAR_FUNCTION(0x3, "pci-1", "pme", V_ALL)),
  78. MPP_MODE(3,
  79. MPP_VAR_FUNCTION(0x0, "gpio", NULL, V_ALL),
  80. MPP_VAR_FUNCTION(0x2, "pci", "gnt3", V_ALL)),
  81. MPP_MODE(4,
  82. MPP_VAR_FUNCTION(0x0, "gpio", NULL, V_ALL),
  83. MPP_VAR_FUNCTION(0x2, "pci", "req4", V_ALL),
  84. MPP_VAR_FUNCTION(0x4, "bootnand", "re", V_5182 | V_5281),
  85. MPP_VAR_FUNCTION(0x5, "sata0", "prsnt", V_5182)),
  86. MPP_MODE(5,
  87. MPP_VAR_FUNCTION(0x0, "gpio", NULL, V_ALL),
  88. MPP_VAR_FUNCTION(0x2, "pci", "gnt4", V_ALL),
  89. MPP_VAR_FUNCTION(0x4, "bootnand", "we", V_5182 | V_5281),
  90. MPP_VAR_FUNCTION(0x5, "sata1", "prsnt", V_5182)),
  91. MPP_MODE(6,
  92. MPP_VAR_FUNCTION(0x0, "gpio", NULL, V_ALL),
  93. MPP_VAR_FUNCTION(0x2, "pci", "req5", V_ALL),
  94. MPP_VAR_FUNCTION(0x4, "nand", "re0", V_5182 | V_5281),
  95. MPP_VAR_FUNCTION(0x5, "pci-1", "clk", V_5181),
  96. MPP_VAR_FUNCTION(0x5, "sata0", "act", V_5182)),
  97. MPP_MODE(7,
  98. MPP_VAR_FUNCTION(0x0, "gpio", NULL, V_ALL),
  99. MPP_VAR_FUNCTION(0x2, "pci", "gnt5", V_ALL),
  100. MPP_VAR_FUNCTION(0x4, "nand", "we0", V_5182 | V_5281),
  101. MPP_VAR_FUNCTION(0x5, "pci-1", "clk", V_5181),
  102. MPP_VAR_FUNCTION(0x5, "sata1", "act", V_5182)),
  103. MPP_MODE(8,
  104. MPP_VAR_FUNCTION(0x0, "gpio", NULL, V_ALL),
  105. MPP_VAR_FUNCTION(0x1, "ge", "col", V_ALL)),
  106. MPP_MODE(9,
  107. MPP_VAR_FUNCTION(0x0, "gpio", NULL, V_ALL),
  108. MPP_VAR_FUNCTION(0x1, "ge", "rxerr", V_ALL)),
  109. MPP_MODE(10,
  110. MPP_VAR_FUNCTION(0x0, "gpio", NULL, V_ALL),
  111. MPP_VAR_FUNCTION(0x1, "ge", "crs", V_ALL)),
  112. MPP_MODE(11,
  113. MPP_VAR_FUNCTION(0x0, "gpio", NULL, V_ALL),
  114. MPP_VAR_FUNCTION(0x1, "ge", "txerr", V_ALL)),
  115. MPP_MODE(12,
  116. MPP_VAR_FUNCTION(0x0, "gpio", NULL, V_ALL),
  117. MPP_VAR_FUNCTION(0x1, "ge", "txd4", V_ALL),
  118. MPP_VAR_FUNCTION(0x4, "nand", "re1", V_5182 | V_5281),
  119. MPP_VAR_FUNCTION(0x5, "sata0", "ledprsnt", V_5182)),
  120. MPP_MODE(13,
  121. MPP_VAR_FUNCTION(0x0, "gpio", NULL, V_ALL),
  122. MPP_VAR_FUNCTION(0x1, "ge", "txd5", V_ALL),
  123. MPP_VAR_FUNCTION(0x4, "nand", "we1", V_5182 | V_5281),
  124. MPP_VAR_FUNCTION(0x5, "sata1", "ledprsnt", V_5182)),
  125. MPP_MODE(14,
  126. MPP_VAR_FUNCTION(0x0, "gpio", NULL, V_ALL),
  127. MPP_VAR_FUNCTION(0x1, "ge", "txd6", V_ALL),
  128. MPP_VAR_FUNCTION(0x4, "nand", "re2", V_5182 | V_5281),
  129. MPP_VAR_FUNCTION(0x5, "sata0", "ledact", V_5182)),
  130. MPP_MODE(15,
  131. MPP_VAR_FUNCTION(0x0, "gpio", NULL, V_ALL),
  132. MPP_VAR_FUNCTION(0x1, "ge", "txd7", V_ALL),
  133. MPP_VAR_FUNCTION(0x4, "nand", "we2", V_5182 | V_5281),
  134. MPP_VAR_FUNCTION(0x5, "sata1", "ledact", V_5182)),
  135. MPP_MODE(16,
  136. MPP_VAR_FUNCTION(0x0, "uart1", "rxd", V_5182 | V_5281),
  137. MPP_VAR_FUNCTION(0x1, "ge", "rxd4", V_ALL),
  138. MPP_VAR_FUNCTION(0x5, "gpio", NULL, V_5182)),
  139. MPP_MODE(17,
  140. MPP_VAR_FUNCTION(0x0, "uart1", "txd", V_5182 | V_5281),
  141. MPP_VAR_FUNCTION(0x1, "ge", "rxd5", V_ALL),
  142. MPP_VAR_FUNCTION(0x5, "gpio", NULL, V_5182)),
  143. MPP_MODE(18,
  144. MPP_VAR_FUNCTION(0x0, "uart1", "cts", V_5182 | V_5281),
  145. MPP_VAR_FUNCTION(0x1, "ge", "rxd6", V_ALL),
  146. MPP_VAR_FUNCTION(0x5, "gpio", NULL, V_5182)),
  147. MPP_MODE(19,
  148. MPP_VAR_FUNCTION(0x0, "uart1", "rts", V_5182 | V_5281),
  149. MPP_VAR_FUNCTION(0x1, "ge", "rxd7", V_ALL),
  150. MPP_VAR_FUNCTION(0x5, "gpio", NULL, V_5182)),
  151. };
  152. static const struct mvebu_mpp_ctrl orion_mpp_controls[] = {
  153. MPP_FUNC_CTRL(0, 19, NULL, orion_mpp_ctrl),
  154. };
  155. static struct pinctrl_gpio_range mv88f5181_gpio_ranges[] = {
  156. MPP_GPIO_RANGE(0, 0, 0, 16),
  157. };
  158. static struct pinctrl_gpio_range mv88f5182_gpio_ranges[] = {
  159. MPP_GPIO_RANGE(0, 0, 0, 19),
  160. };
  161. static struct pinctrl_gpio_range mv88f5281_gpio_ranges[] = {
  162. MPP_GPIO_RANGE(0, 0, 0, 16),
  163. };
  164. static struct mvebu_pinctrl_soc_info mv88f5181_info = {
  165. .variant = V_5181,
  166. .controls = orion_mpp_controls,
  167. .ncontrols = ARRAY_SIZE(orion_mpp_controls),
  168. .modes = orion_mpp_modes,
  169. .nmodes = ARRAY_SIZE(orion_mpp_modes),
  170. .gpioranges = mv88f5181_gpio_ranges,
  171. .ngpioranges = ARRAY_SIZE(mv88f5181_gpio_ranges),
  172. };
  173. static struct mvebu_pinctrl_soc_info mv88f5182_info = {
  174. .variant = V_5182,
  175. .controls = orion_mpp_controls,
  176. .ncontrols = ARRAY_SIZE(orion_mpp_controls),
  177. .modes = orion_mpp_modes,
  178. .nmodes = ARRAY_SIZE(orion_mpp_modes),
  179. .gpioranges = mv88f5182_gpio_ranges,
  180. .ngpioranges = ARRAY_SIZE(mv88f5182_gpio_ranges),
  181. };
  182. static struct mvebu_pinctrl_soc_info mv88f5281_info = {
  183. .variant = V_5281,
  184. .controls = orion_mpp_controls,
  185. .ncontrols = ARRAY_SIZE(orion_mpp_controls),
  186. .modes = orion_mpp_modes,
  187. .nmodes = ARRAY_SIZE(orion_mpp_modes),
  188. .gpioranges = mv88f5281_gpio_ranges,
  189. .ngpioranges = ARRAY_SIZE(mv88f5281_gpio_ranges),
  190. };
  191. /*
  192. * There are multiple variants of the Orion SoCs, but in terms of pin
  193. * muxing, they are identical.
  194. */
  195. static const struct of_device_id orion_pinctrl_of_match[] = {
  196. { .compatible = "marvell,88f5181-pinctrl", .data = &mv88f5181_info },
  197. { .compatible = "marvell,88f5181l-pinctrl", .data = &mv88f5181_info },
  198. { .compatible = "marvell,88f5182-pinctrl", .data = &mv88f5182_info },
  199. { .compatible = "marvell,88f5281-pinctrl", .data = &mv88f5281_info },
  200. { }
  201. };
  202. static int orion_pinctrl_probe(struct platform_device *pdev)
  203. {
  204. const struct of_device_id *match =
  205. of_match_device(orion_pinctrl_of_match, &pdev->dev);
  206. struct resource *res;
  207. pdev->dev.platform_data = (void*)match->data;
  208. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  209. mpp_base = devm_ioremap_resource(&pdev->dev, res);
  210. if (IS_ERR(mpp_base))
  211. return PTR_ERR(mpp_base);
  212. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  213. high_mpp_base = devm_ioremap_resource(&pdev->dev, res);
  214. if (IS_ERR(high_mpp_base))
  215. return PTR_ERR(high_mpp_base);
  216. return mvebu_pinctrl_probe(pdev);
  217. }
  218. static struct platform_driver orion_pinctrl_driver = {
  219. .driver = {
  220. .name = "orion-pinctrl",
  221. .of_match_table = of_match_ptr(orion_pinctrl_of_match),
  222. },
  223. .probe = orion_pinctrl_probe,
  224. };
  225. builtin_platform_driver(orion_pinctrl_driver);