mt2701-afe-pcm.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Mediatek ALSA SoC AFE platform driver for 2701
  4. *
  5. * Copyright (c) 2016 MediaTek Inc.
  6. * Author: Garlic Tseng <garlic.tseng@mediatek.com>
  7. * Ir Lian <ir.lian@mediatek.com>
  8. * Ryder Lee <ryder.lee@mediatek.com>
  9. */
  10. #include <linux/delay.h>
  11. #include <linux/module.h>
  12. #include <linux/mfd/syscon.h>
  13. #include <linux/of.h>
  14. #include <linux/of_address.h>
  15. #include <linux/of_device.h>
  16. #include <linux/pm_runtime.h>
  17. #include "mt2701-afe-common.h"
  18. #include "mt2701-afe-clock-ctrl.h"
  19. #include "../common/mtk-afe-platform-driver.h"
  20. #include "../common/mtk-afe-fe-dai.h"
  21. static const struct snd_pcm_hardware mt2701_afe_hardware = {
  22. .info = SNDRV_PCM_INFO_MMAP | SNDRV_PCM_INFO_INTERLEAVED
  23. | SNDRV_PCM_INFO_RESUME | SNDRV_PCM_INFO_MMAP_VALID,
  24. .formats = SNDRV_PCM_FMTBIT_S16_LE | SNDRV_PCM_FMTBIT_S24_LE
  25. | SNDRV_PCM_FMTBIT_S32_LE,
  26. .period_bytes_min = 1024,
  27. .period_bytes_max = 1024 * 256,
  28. .periods_min = 4,
  29. .periods_max = 1024,
  30. .buffer_bytes_max = 1024 * 1024,
  31. .fifo_size = 0,
  32. };
  33. struct mt2701_afe_rate {
  34. unsigned int rate;
  35. unsigned int regvalue;
  36. };
  37. static const struct mt2701_afe_rate mt2701_afe_i2s_rates[] = {
  38. { .rate = 8000, .regvalue = 0 },
  39. { .rate = 12000, .regvalue = 1 },
  40. { .rate = 16000, .regvalue = 2 },
  41. { .rate = 24000, .regvalue = 3 },
  42. { .rate = 32000, .regvalue = 4 },
  43. { .rate = 48000, .regvalue = 5 },
  44. { .rate = 96000, .regvalue = 6 },
  45. { .rate = 192000, .regvalue = 7 },
  46. { .rate = 384000, .regvalue = 8 },
  47. { .rate = 7350, .regvalue = 16 },
  48. { .rate = 11025, .regvalue = 17 },
  49. { .rate = 14700, .regvalue = 18 },
  50. { .rate = 22050, .regvalue = 19 },
  51. { .rate = 29400, .regvalue = 20 },
  52. { .rate = 44100, .regvalue = 21 },
  53. { .rate = 88200, .regvalue = 22 },
  54. { .rate = 176400, .regvalue = 23 },
  55. { .rate = 352800, .regvalue = 24 },
  56. };
  57. static int mt2701_dai_num_to_i2s(struct mtk_base_afe *afe, int num)
  58. {
  59. struct mt2701_afe_private *afe_priv = afe->platform_priv;
  60. int val = num - MT2701_IO_I2S;
  61. if (val < 0 || val >= afe_priv->soc->i2s_num) {
  62. dev_err(afe->dev, "%s, num not available, num %d, val %d\n",
  63. __func__, num, val);
  64. return -EINVAL;
  65. }
  66. return val;
  67. }
  68. static int mt2701_afe_i2s_fs(unsigned int sample_rate)
  69. {
  70. int i;
  71. for (i = 0; i < ARRAY_SIZE(mt2701_afe_i2s_rates); i++)
  72. if (mt2701_afe_i2s_rates[i].rate == sample_rate)
  73. return mt2701_afe_i2s_rates[i].regvalue;
  74. return -EINVAL;
  75. }
  76. static int mt2701_afe_i2s_startup(struct snd_pcm_substream *substream,
  77. struct snd_soc_dai *dai)
  78. {
  79. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  80. struct mt2701_afe_private *afe_priv = afe->platform_priv;
  81. int i2s_num = mt2701_dai_num_to_i2s(afe, dai->id);
  82. bool mode = afe_priv->soc->has_one_heart_mode;
  83. if (i2s_num < 0)
  84. return i2s_num;
  85. return mt2701_afe_enable_mclk(afe, mode ? 1 : i2s_num);
  86. }
  87. static int mt2701_afe_i2s_path_disable(struct mtk_base_afe *afe,
  88. struct mt2701_i2s_path *i2s_path,
  89. int stream_dir)
  90. {
  91. const struct mt2701_i2s_data *i2s_data = i2s_path->i2s_data[stream_dir];
  92. if (--i2s_path->on[stream_dir] < 0)
  93. i2s_path->on[stream_dir] = 0;
  94. if (i2s_path->on[stream_dir])
  95. return 0;
  96. /* disable i2s */
  97. regmap_update_bits(afe->regmap, i2s_data->i2s_ctrl_reg,
  98. ASYS_I2S_CON_I2S_EN, 0);
  99. mt2701_afe_disable_i2s(afe, i2s_path, stream_dir);
  100. return 0;
  101. }
  102. static void mt2701_afe_i2s_shutdown(struct snd_pcm_substream *substream,
  103. struct snd_soc_dai *dai)
  104. {
  105. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  106. struct mt2701_afe_private *afe_priv = afe->platform_priv;
  107. int i2s_num = mt2701_dai_num_to_i2s(afe, dai->id);
  108. struct mt2701_i2s_path *i2s_path;
  109. bool mode = afe_priv->soc->has_one_heart_mode;
  110. if (i2s_num < 0)
  111. return;
  112. i2s_path = &afe_priv->i2s_path[i2s_num];
  113. if (i2s_path->occupied[substream->stream])
  114. i2s_path->occupied[substream->stream] = 0;
  115. else
  116. goto exit;
  117. mt2701_afe_i2s_path_disable(afe, i2s_path, substream->stream);
  118. /* need to disable i2s-out path when disable i2s-in */
  119. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  120. mt2701_afe_i2s_path_disable(afe, i2s_path, !substream->stream);
  121. exit:
  122. /* disable mclk */
  123. mt2701_afe_disable_mclk(afe, mode ? 1 : i2s_num);
  124. }
  125. static int mt2701_i2s_path_enable(struct mtk_base_afe *afe,
  126. struct mt2701_i2s_path *i2s_path,
  127. int stream_dir, int rate)
  128. {
  129. const struct mt2701_i2s_data *i2s_data = i2s_path->i2s_data[stream_dir];
  130. struct mt2701_afe_private *afe_priv = afe->platform_priv;
  131. int reg, fs, w_len = 1; /* now we support bck 64bits only */
  132. unsigned int mask, val;
  133. /* no need to enable if already done */
  134. if (++i2s_path->on[stream_dir] != 1)
  135. return 0;
  136. fs = mt2701_afe_i2s_fs(rate);
  137. mask = ASYS_I2S_CON_FS |
  138. ASYS_I2S_CON_I2S_COUPLE_MODE | /* 0 */
  139. ASYS_I2S_CON_I2S_MODE |
  140. ASYS_I2S_CON_WIDE_MODE;
  141. val = ASYS_I2S_CON_FS_SET(fs) |
  142. ASYS_I2S_CON_I2S_MODE |
  143. ASYS_I2S_CON_WIDE_MODE_SET(w_len);
  144. if (stream_dir == SNDRV_PCM_STREAM_CAPTURE) {
  145. mask |= ASYS_I2S_IN_PHASE_FIX;
  146. val |= ASYS_I2S_IN_PHASE_FIX;
  147. reg = ASMI_TIMING_CON1;
  148. } else {
  149. if (afe_priv->soc->has_one_heart_mode) {
  150. mask |= ASYS_I2S_CON_ONE_HEART_MODE;
  151. val |= ASYS_I2S_CON_ONE_HEART_MODE;
  152. }
  153. reg = ASMO_TIMING_CON1;
  154. }
  155. regmap_update_bits(afe->regmap, i2s_data->i2s_ctrl_reg, mask, val);
  156. regmap_update_bits(afe->regmap, reg,
  157. i2s_data->i2s_asrc_fs_mask
  158. << i2s_data->i2s_asrc_fs_shift,
  159. fs << i2s_data->i2s_asrc_fs_shift);
  160. /* enable i2s */
  161. mt2701_afe_enable_i2s(afe, i2s_path, stream_dir);
  162. /* reset i2s hw status before enable */
  163. regmap_update_bits(afe->regmap, i2s_data->i2s_ctrl_reg,
  164. ASYS_I2S_CON_RESET, ASYS_I2S_CON_RESET);
  165. udelay(1);
  166. regmap_update_bits(afe->regmap, i2s_data->i2s_ctrl_reg,
  167. ASYS_I2S_CON_RESET, 0);
  168. udelay(1);
  169. regmap_update_bits(afe->regmap, i2s_data->i2s_ctrl_reg,
  170. ASYS_I2S_CON_I2S_EN, ASYS_I2S_CON_I2S_EN);
  171. return 0;
  172. }
  173. static int mt2701_afe_i2s_prepare(struct snd_pcm_substream *substream,
  174. struct snd_soc_dai *dai)
  175. {
  176. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  177. struct mt2701_afe_private *afe_priv = afe->platform_priv;
  178. int ret, i2s_num = mt2701_dai_num_to_i2s(afe, dai->id);
  179. struct mt2701_i2s_path *i2s_path;
  180. bool mode = afe_priv->soc->has_one_heart_mode;
  181. if (i2s_num < 0)
  182. return i2s_num;
  183. i2s_path = &afe_priv->i2s_path[i2s_num];
  184. if (i2s_path->occupied[substream->stream])
  185. return -EBUSY;
  186. ret = mt2701_mclk_configuration(afe, mode ? 1 : i2s_num);
  187. if (ret)
  188. return ret;
  189. i2s_path->occupied[substream->stream] = 1;
  190. /* need to enable i2s-out path when enable i2s-in */
  191. if (substream->stream == SNDRV_PCM_STREAM_CAPTURE)
  192. mt2701_i2s_path_enable(afe, i2s_path, !substream->stream,
  193. substream->runtime->rate);
  194. mt2701_i2s_path_enable(afe, i2s_path, substream->stream,
  195. substream->runtime->rate);
  196. return 0;
  197. }
  198. static int mt2701_afe_i2s_set_sysclk(struct snd_soc_dai *dai, int clk_id,
  199. unsigned int freq, int dir)
  200. {
  201. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  202. struct mt2701_afe_private *afe_priv = afe->platform_priv;
  203. int i2s_num = mt2701_dai_num_to_i2s(afe, dai->id);
  204. bool mode = afe_priv->soc->has_one_heart_mode;
  205. if (i2s_num < 0)
  206. return i2s_num;
  207. /* mclk */
  208. if (dir == SND_SOC_CLOCK_IN) {
  209. dev_warn(dai->dev, "The SoCs doesn't support mclk input\n");
  210. return -EINVAL;
  211. }
  212. afe_priv->i2s_path[mode ? 1 : i2s_num].mclk_rate = freq;
  213. return 0;
  214. }
  215. static int mt2701_btmrg_startup(struct snd_pcm_substream *substream,
  216. struct snd_soc_dai *dai)
  217. {
  218. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  219. struct mt2701_afe_private *afe_priv = afe->platform_priv;
  220. int ret;
  221. ret = mt2701_enable_btmrg_clk(afe);
  222. if (ret)
  223. return ret;
  224. afe_priv->mrg_enable[substream->stream] = 1;
  225. return 0;
  226. }
  227. static int mt2701_btmrg_hw_params(struct snd_pcm_substream *substream,
  228. struct snd_pcm_hw_params *params,
  229. struct snd_soc_dai *dai)
  230. {
  231. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  232. int stream_fs;
  233. u32 val, msk;
  234. stream_fs = params_rate(params);
  235. if (stream_fs != 8000 && stream_fs != 16000) {
  236. dev_err(afe->dev, "unsupported rate %d\n", stream_fs);
  237. return -EINVAL;
  238. }
  239. regmap_update_bits(afe->regmap, AFE_MRGIF_CON,
  240. AFE_MRGIF_CON_I2S_MODE_MASK,
  241. AFE_MRGIF_CON_I2S_MODE_32K);
  242. val = AFE_DAIBT_CON0_BT_FUNC_EN | AFE_DAIBT_CON0_BT_FUNC_RDY
  243. | AFE_DAIBT_CON0_MRG_USE;
  244. msk = val;
  245. if (stream_fs == 16000)
  246. val |= AFE_DAIBT_CON0_BT_WIDE_MODE_EN;
  247. msk |= AFE_DAIBT_CON0_BT_WIDE_MODE_EN;
  248. regmap_update_bits(afe->regmap, AFE_DAIBT_CON0, msk, val);
  249. regmap_update_bits(afe->regmap, AFE_DAIBT_CON0,
  250. AFE_DAIBT_CON0_DAIBT_EN,
  251. AFE_DAIBT_CON0_DAIBT_EN);
  252. regmap_update_bits(afe->regmap, AFE_MRGIF_CON,
  253. AFE_MRGIF_CON_MRG_I2S_EN,
  254. AFE_MRGIF_CON_MRG_I2S_EN);
  255. regmap_update_bits(afe->regmap, AFE_MRGIF_CON,
  256. AFE_MRGIF_CON_MRG_EN,
  257. AFE_MRGIF_CON_MRG_EN);
  258. return 0;
  259. }
  260. static void mt2701_btmrg_shutdown(struct snd_pcm_substream *substream,
  261. struct snd_soc_dai *dai)
  262. {
  263. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  264. struct mt2701_afe_private *afe_priv = afe->platform_priv;
  265. /* if the other direction stream is not occupied */
  266. if (!afe_priv->mrg_enable[!substream->stream]) {
  267. regmap_update_bits(afe->regmap, AFE_DAIBT_CON0,
  268. AFE_DAIBT_CON0_DAIBT_EN, 0);
  269. regmap_update_bits(afe->regmap, AFE_MRGIF_CON,
  270. AFE_MRGIF_CON_MRG_EN, 0);
  271. regmap_update_bits(afe->regmap, AFE_MRGIF_CON,
  272. AFE_MRGIF_CON_MRG_I2S_EN, 0);
  273. mt2701_disable_btmrg_clk(afe);
  274. }
  275. afe_priv->mrg_enable[substream->stream] = 0;
  276. }
  277. static int mt2701_simple_fe_startup(struct snd_pcm_substream *substream,
  278. struct snd_soc_dai *dai)
  279. {
  280. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  281. struct mtk_base_afe_memif *memif_tmp;
  282. int stream_dir = substream->stream;
  283. /* can't run single DL & DLM at the same time */
  284. if (stream_dir == SNDRV_PCM_STREAM_PLAYBACK) {
  285. memif_tmp = &afe->memif[MT2701_MEMIF_DLM];
  286. if (memif_tmp->substream) {
  287. dev_warn(afe->dev, "memif is not available");
  288. return -EBUSY;
  289. }
  290. }
  291. return mtk_afe_fe_startup(substream, dai);
  292. }
  293. static int mt2701_simple_fe_hw_params(struct snd_pcm_substream *substream,
  294. struct snd_pcm_hw_params *params,
  295. struct snd_soc_dai *dai)
  296. {
  297. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  298. int stream_dir = substream->stream;
  299. /* single DL use PAIR_INTERLEAVE */
  300. if (stream_dir == SNDRV_PCM_STREAM_PLAYBACK)
  301. regmap_update_bits(afe->regmap,
  302. AFE_MEMIF_PBUF_SIZE,
  303. AFE_MEMIF_PBUF_SIZE_DLM_MASK,
  304. AFE_MEMIF_PBUF_SIZE_PAIR_INTERLEAVE);
  305. return mtk_afe_fe_hw_params(substream, params, dai);
  306. }
  307. static int mt2701_dlm_fe_startup(struct snd_pcm_substream *substream,
  308. struct snd_soc_dai *dai)
  309. {
  310. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  311. struct mtk_base_afe_memif *memif_tmp;
  312. const struct mtk_base_memif_data *memif_data;
  313. int i;
  314. for (i = MT2701_MEMIF_DL1; i < MT2701_MEMIF_DL_SINGLE_NUM; ++i) {
  315. memif_tmp = &afe->memif[i];
  316. if (memif_tmp->substream)
  317. return -EBUSY;
  318. }
  319. /* enable agent for all signal DL (due to hw design) */
  320. for (i = MT2701_MEMIF_DL1; i < MT2701_MEMIF_DL_SINGLE_NUM; ++i) {
  321. memif_data = afe->memif[i].data;
  322. regmap_update_bits(afe->regmap,
  323. memif_data->agent_disable_reg,
  324. 1 << memif_data->agent_disable_shift,
  325. 0 << memif_data->agent_disable_shift);
  326. }
  327. return mtk_afe_fe_startup(substream, dai);
  328. }
  329. static void mt2701_dlm_fe_shutdown(struct snd_pcm_substream *substream,
  330. struct snd_soc_dai *dai)
  331. {
  332. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  333. const struct mtk_base_memif_data *memif_data;
  334. int i;
  335. for (i = MT2701_MEMIF_DL1; i < MT2701_MEMIF_DL_SINGLE_NUM; ++i) {
  336. memif_data = afe->memif[i].data;
  337. regmap_update_bits(afe->regmap,
  338. memif_data->agent_disable_reg,
  339. 1 << memif_data->agent_disable_shift,
  340. 1 << memif_data->agent_disable_shift);
  341. }
  342. return mtk_afe_fe_shutdown(substream, dai);
  343. }
  344. static int mt2701_dlm_fe_hw_params(struct snd_pcm_substream *substream,
  345. struct snd_pcm_hw_params *params,
  346. struct snd_soc_dai *dai)
  347. {
  348. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  349. int channels = params_channels(params);
  350. regmap_update_bits(afe->regmap,
  351. AFE_MEMIF_PBUF_SIZE,
  352. AFE_MEMIF_PBUF_SIZE_DLM_MASK,
  353. AFE_MEMIF_PBUF_SIZE_FULL_INTERLEAVE);
  354. regmap_update_bits(afe->regmap,
  355. AFE_MEMIF_PBUF_SIZE,
  356. AFE_MEMIF_PBUF_SIZE_DLM_BYTE_MASK,
  357. AFE_MEMIF_PBUF_SIZE_DLM_32BYTES);
  358. regmap_update_bits(afe->regmap,
  359. AFE_MEMIF_PBUF_SIZE,
  360. AFE_MEMIF_PBUF_SIZE_DLM_CH_MASK,
  361. AFE_MEMIF_PBUF_SIZE_DLM_CH(channels));
  362. return mtk_afe_fe_hw_params(substream, params, dai);
  363. }
  364. static int mt2701_dlm_fe_trigger(struct snd_pcm_substream *substream,
  365. int cmd, struct snd_soc_dai *dai)
  366. {
  367. struct mtk_base_afe *afe = snd_soc_dai_get_drvdata(dai);
  368. struct mtk_base_afe_memif *memif_tmp = &afe->memif[MT2701_MEMIF_DL1];
  369. switch (cmd) {
  370. case SNDRV_PCM_TRIGGER_START:
  371. case SNDRV_PCM_TRIGGER_RESUME:
  372. regmap_update_bits(afe->regmap, memif_tmp->data->enable_reg,
  373. 1 << memif_tmp->data->enable_shift,
  374. 1 << memif_tmp->data->enable_shift);
  375. mtk_afe_fe_trigger(substream, cmd, dai);
  376. return 0;
  377. case SNDRV_PCM_TRIGGER_STOP:
  378. case SNDRV_PCM_TRIGGER_SUSPEND:
  379. mtk_afe_fe_trigger(substream, cmd, dai);
  380. regmap_update_bits(afe->regmap, memif_tmp->data->enable_reg,
  381. 1 << memif_tmp->data->enable_shift, 0);
  382. return 0;
  383. default:
  384. return -EINVAL;
  385. }
  386. }
  387. static int mt2701_memif_fs(struct snd_pcm_substream *substream,
  388. unsigned int rate)
  389. {
  390. struct snd_soc_pcm_runtime *rtd = substream->private_data;
  391. int fs;
  392. if (rtd->cpu_dai->id != MT2701_MEMIF_ULBT)
  393. fs = mt2701_afe_i2s_fs(rate);
  394. else
  395. fs = (rate == 16000 ? 1 : 0);
  396. return fs;
  397. }
  398. static int mt2701_irq_fs(struct snd_pcm_substream *substream, unsigned int rate)
  399. {
  400. return mt2701_afe_i2s_fs(rate);
  401. }
  402. /* FE DAIs */
  403. static const struct snd_soc_dai_ops mt2701_single_memif_dai_ops = {
  404. .startup = mt2701_simple_fe_startup,
  405. .shutdown = mtk_afe_fe_shutdown,
  406. .hw_params = mt2701_simple_fe_hw_params,
  407. .hw_free = mtk_afe_fe_hw_free,
  408. .prepare = mtk_afe_fe_prepare,
  409. .trigger = mtk_afe_fe_trigger,
  410. };
  411. static const struct snd_soc_dai_ops mt2701_dlm_memif_dai_ops = {
  412. .startup = mt2701_dlm_fe_startup,
  413. .shutdown = mt2701_dlm_fe_shutdown,
  414. .hw_params = mt2701_dlm_fe_hw_params,
  415. .hw_free = mtk_afe_fe_hw_free,
  416. .prepare = mtk_afe_fe_prepare,
  417. .trigger = mt2701_dlm_fe_trigger,
  418. };
  419. /* I2S BE DAIs */
  420. static const struct snd_soc_dai_ops mt2701_afe_i2s_ops = {
  421. .startup = mt2701_afe_i2s_startup,
  422. .shutdown = mt2701_afe_i2s_shutdown,
  423. .prepare = mt2701_afe_i2s_prepare,
  424. .set_sysclk = mt2701_afe_i2s_set_sysclk,
  425. };
  426. /* MRG BE DAIs */
  427. static const struct snd_soc_dai_ops mt2701_btmrg_ops = {
  428. .startup = mt2701_btmrg_startup,
  429. .shutdown = mt2701_btmrg_shutdown,
  430. .hw_params = mt2701_btmrg_hw_params,
  431. };
  432. static struct snd_soc_dai_driver mt2701_afe_pcm_dais[] = {
  433. /* FE DAIs: memory intefaces to CPU */
  434. {
  435. .name = "PCMO0",
  436. .id = MT2701_MEMIF_DL1,
  437. .suspend = mtk_afe_dai_suspend,
  438. .resume = mtk_afe_dai_resume,
  439. .playback = {
  440. .stream_name = "DL1",
  441. .channels_min = 1,
  442. .channels_max = 2,
  443. .rates = SNDRV_PCM_RATE_8000_192000,
  444. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  445. | SNDRV_PCM_FMTBIT_S24_LE
  446. | SNDRV_PCM_FMTBIT_S32_LE)
  447. },
  448. .ops = &mt2701_single_memif_dai_ops,
  449. },
  450. {
  451. .name = "PCM_multi",
  452. .id = MT2701_MEMIF_DLM,
  453. .suspend = mtk_afe_dai_suspend,
  454. .resume = mtk_afe_dai_resume,
  455. .playback = {
  456. .stream_name = "DLM",
  457. .channels_min = 1,
  458. .channels_max = 8,
  459. .rates = SNDRV_PCM_RATE_8000_192000,
  460. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  461. | SNDRV_PCM_FMTBIT_S24_LE
  462. | SNDRV_PCM_FMTBIT_S32_LE)
  463. },
  464. .ops = &mt2701_dlm_memif_dai_ops,
  465. },
  466. {
  467. .name = "PCM0",
  468. .id = MT2701_MEMIF_UL1,
  469. .suspend = mtk_afe_dai_suspend,
  470. .resume = mtk_afe_dai_resume,
  471. .capture = {
  472. .stream_name = "UL1",
  473. .channels_min = 1,
  474. .channels_max = 2,
  475. .rates = SNDRV_PCM_RATE_8000_48000,
  476. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  477. | SNDRV_PCM_FMTBIT_S24_LE
  478. | SNDRV_PCM_FMTBIT_S32_LE)
  479. },
  480. .ops = &mt2701_single_memif_dai_ops,
  481. },
  482. {
  483. .name = "PCM1",
  484. .id = MT2701_MEMIF_UL2,
  485. .suspend = mtk_afe_dai_suspend,
  486. .resume = mtk_afe_dai_resume,
  487. .capture = {
  488. .stream_name = "UL2",
  489. .channels_min = 1,
  490. .channels_max = 2,
  491. .rates = SNDRV_PCM_RATE_8000_192000,
  492. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  493. | SNDRV_PCM_FMTBIT_S24_LE
  494. | SNDRV_PCM_FMTBIT_S32_LE)
  495. },
  496. .ops = &mt2701_single_memif_dai_ops,
  497. },
  498. {
  499. .name = "PCM_BT_DL",
  500. .id = MT2701_MEMIF_DLBT,
  501. .suspend = mtk_afe_dai_suspend,
  502. .resume = mtk_afe_dai_resume,
  503. .playback = {
  504. .stream_name = "DLBT",
  505. .channels_min = 1,
  506. .channels_max = 1,
  507. .rates = (SNDRV_PCM_RATE_8000
  508. | SNDRV_PCM_RATE_16000),
  509. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  510. },
  511. .ops = &mt2701_single_memif_dai_ops,
  512. },
  513. {
  514. .name = "PCM_BT_UL",
  515. .id = MT2701_MEMIF_ULBT,
  516. .suspend = mtk_afe_dai_suspend,
  517. .resume = mtk_afe_dai_resume,
  518. .capture = {
  519. .stream_name = "ULBT",
  520. .channels_min = 1,
  521. .channels_max = 1,
  522. .rates = (SNDRV_PCM_RATE_8000
  523. | SNDRV_PCM_RATE_16000),
  524. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  525. },
  526. .ops = &mt2701_single_memif_dai_ops,
  527. },
  528. /* BE DAIs */
  529. {
  530. .name = "I2S0",
  531. .id = MT2701_IO_I2S,
  532. .playback = {
  533. .stream_name = "I2S0 Playback",
  534. .channels_min = 1,
  535. .channels_max = 2,
  536. .rates = SNDRV_PCM_RATE_8000_192000,
  537. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  538. | SNDRV_PCM_FMTBIT_S24_LE
  539. | SNDRV_PCM_FMTBIT_S32_LE)
  540. },
  541. .capture = {
  542. .stream_name = "I2S0 Capture",
  543. .channels_min = 1,
  544. .channels_max = 2,
  545. .rates = SNDRV_PCM_RATE_8000_192000,
  546. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  547. | SNDRV_PCM_FMTBIT_S24_LE
  548. | SNDRV_PCM_FMTBIT_S32_LE)
  549. },
  550. .ops = &mt2701_afe_i2s_ops,
  551. .symmetric_rates = 1,
  552. },
  553. {
  554. .name = "I2S1",
  555. .id = MT2701_IO_2ND_I2S,
  556. .playback = {
  557. .stream_name = "I2S1 Playback",
  558. .channels_min = 1,
  559. .channels_max = 2,
  560. .rates = SNDRV_PCM_RATE_8000_192000,
  561. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  562. | SNDRV_PCM_FMTBIT_S24_LE
  563. | SNDRV_PCM_FMTBIT_S32_LE)
  564. },
  565. .capture = {
  566. .stream_name = "I2S1 Capture",
  567. .channels_min = 1,
  568. .channels_max = 2,
  569. .rates = SNDRV_PCM_RATE_8000_192000,
  570. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  571. | SNDRV_PCM_FMTBIT_S24_LE
  572. | SNDRV_PCM_FMTBIT_S32_LE)
  573. },
  574. .ops = &mt2701_afe_i2s_ops,
  575. .symmetric_rates = 1,
  576. },
  577. {
  578. .name = "I2S2",
  579. .id = MT2701_IO_3RD_I2S,
  580. .playback = {
  581. .stream_name = "I2S2 Playback",
  582. .channels_min = 1,
  583. .channels_max = 2,
  584. .rates = SNDRV_PCM_RATE_8000_192000,
  585. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  586. | SNDRV_PCM_FMTBIT_S24_LE
  587. | SNDRV_PCM_FMTBIT_S32_LE)
  588. },
  589. .capture = {
  590. .stream_name = "I2S2 Capture",
  591. .channels_min = 1,
  592. .channels_max = 2,
  593. .rates = SNDRV_PCM_RATE_8000_192000,
  594. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  595. | SNDRV_PCM_FMTBIT_S24_LE
  596. | SNDRV_PCM_FMTBIT_S32_LE)
  597. },
  598. .ops = &mt2701_afe_i2s_ops,
  599. .symmetric_rates = 1,
  600. },
  601. {
  602. .name = "I2S3",
  603. .id = MT2701_IO_4TH_I2S,
  604. .playback = {
  605. .stream_name = "I2S3 Playback",
  606. .channels_min = 1,
  607. .channels_max = 2,
  608. .rates = SNDRV_PCM_RATE_8000_192000,
  609. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  610. | SNDRV_PCM_FMTBIT_S24_LE
  611. | SNDRV_PCM_FMTBIT_S32_LE)
  612. },
  613. .capture = {
  614. .stream_name = "I2S3 Capture",
  615. .channels_min = 1,
  616. .channels_max = 2,
  617. .rates = SNDRV_PCM_RATE_8000_192000,
  618. .formats = (SNDRV_PCM_FMTBIT_S16_LE
  619. | SNDRV_PCM_FMTBIT_S24_LE
  620. | SNDRV_PCM_FMTBIT_S32_LE)
  621. },
  622. .ops = &mt2701_afe_i2s_ops,
  623. .symmetric_rates = 1,
  624. },
  625. {
  626. .name = "MRG BT",
  627. .id = MT2701_IO_MRG,
  628. .playback = {
  629. .stream_name = "BT Playback",
  630. .channels_min = 1,
  631. .channels_max = 1,
  632. .rates = (SNDRV_PCM_RATE_8000
  633. | SNDRV_PCM_RATE_16000),
  634. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  635. },
  636. .capture = {
  637. .stream_name = "BT Capture",
  638. .channels_min = 1,
  639. .channels_max = 1,
  640. .rates = (SNDRV_PCM_RATE_8000
  641. | SNDRV_PCM_RATE_16000),
  642. .formats = SNDRV_PCM_FMTBIT_S16_LE,
  643. },
  644. .ops = &mt2701_btmrg_ops,
  645. .symmetric_rates = 1,
  646. }
  647. };
  648. static const struct snd_kcontrol_new mt2701_afe_o00_mix[] = {
  649. SOC_DAPM_SINGLE_AUTODISABLE("I00 Switch", AFE_CONN0, 0, 1, 0),
  650. };
  651. static const struct snd_kcontrol_new mt2701_afe_o01_mix[] = {
  652. SOC_DAPM_SINGLE_AUTODISABLE("I01 Switch", AFE_CONN1, 1, 1, 0),
  653. };
  654. static const struct snd_kcontrol_new mt2701_afe_o02_mix[] = {
  655. SOC_DAPM_SINGLE_AUTODISABLE("I02 Switch", AFE_CONN2, 2, 1, 0),
  656. };
  657. static const struct snd_kcontrol_new mt2701_afe_o03_mix[] = {
  658. SOC_DAPM_SINGLE_AUTODISABLE("I03 Switch", AFE_CONN3, 3, 1, 0),
  659. };
  660. static const struct snd_kcontrol_new mt2701_afe_o14_mix[] = {
  661. SOC_DAPM_SINGLE_AUTODISABLE("I26 Switch", AFE_CONN14, 26, 1, 0),
  662. };
  663. static const struct snd_kcontrol_new mt2701_afe_o15_mix[] = {
  664. SOC_DAPM_SINGLE_AUTODISABLE("I12 Switch", AFE_CONN15, 12, 1, 0),
  665. };
  666. static const struct snd_kcontrol_new mt2701_afe_o16_mix[] = {
  667. SOC_DAPM_SINGLE_AUTODISABLE("I13 Switch", AFE_CONN16, 13, 1, 0),
  668. };
  669. static const struct snd_kcontrol_new mt2701_afe_o17_mix[] = {
  670. SOC_DAPM_SINGLE_AUTODISABLE("I14 Switch", AFE_CONN17, 14, 1, 0),
  671. };
  672. static const struct snd_kcontrol_new mt2701_afe_o18_mix[] = {
  673. SOC_DAPM_SINGLE_AUTODISABLE("I15 Switch", AFE_CONN18, 15, 1, 0),
  674. };
  675. static const struct snd_kcontrol_new mt2701_afe_o19_mix[] = {
  676. SOC_DAPM_SINGLE_AUTODISABLE("I16 Switch", AFE_CONN19, 16, 1, 0),
  677. };
  678. static const struct snd_kcontrol_new mt2701_afe_o20_mix[] = {
  679. SOC_DAPM_SINGLE_AUTODISABLE("I17 Switch", AFE_CONN20, 17, 1, 0),
  680. };
  681. static const struct snd_kcontrol_new mt2701_afe_o21_mix[] = {
  682. SOC_DAPM_SINGLE_AUTODISABLE("I18 Switch", AFE_CONN21, 18, 1, 0),
  683. };
  684. static const struct snd_kcontrol_new mt2701_afe_o22_mix[] = {
  685. SOC_DAPM_SINGLE_AUTODISABLE("I19 Switch", AFE_CONN22, 19, 1, 0),
  686. };
  687. static const struct snd_kcontrol_new mt2701_afe_o23_mix[] = {
  688. SOC_DAPM_SINGLE_AUTODISABLE("I20 Switch", AFE_CONN23, 20, 1, 0),
  689. };
  690. static const struct snd_kcontrol_new mt2701_afe_o24_mix[] = {
  691. SOC_DAPM_SINGLE_AUTODISABLE("I21 Switch", AFE_CONN24, 21, 1, 0),
  692. };
  693. static const struct snd_kcontrol_new mt2701_afe_o31_mix[] = {
  694. SOC_DAPM_SINGLE_AUTODISABLE("I35 Switch", AFE_CONN41, 9, 1, 0),
  695. };
  696. static const struct snd_kcontrol_new mt2701_afe_i02_mix[] = {
  697. SOC_DAPM_SINGLE("I2S0 Switch", SND_SOC_NOPM, 0, 1, 0),
  698. };
  699. static const struct snd_kcontrol_new mt2701_afe_multi_ch_out_i2s0[] = {
  700. SOC_DAPM_SINGLE_AUTODISABLE("Multich I2S0 Out Switch",
  701. ASYS_I2SO1_CON, 26, 1, 0),
  702. };
  703. static const struct snd_kcontrol_new mt2701_afe_multi_ch_out_i2s1[] = {
  704. SOC_DAPM_SINGLE_AUTODISABLE("Multich I2S1 Out Switch",
  705. ASYS_I2SO2_CON, 26, 1, 0),
  706. };
  707. static const struct snd_kcontrol_new mt2701_afe_multi_ch_out_i2s2[] = {
  708. SOC_DAPM_SINGLE_AUTODISABLE("Multich I2S2 Out Switch",
  709. PWR2_TOP_CON, 17, 1, 0),
  710. };
  711. static const struct snd_kcontrol_new mt2701_afe_multi_ch_out_i2s3[] = {
  712. SOC_DAPM_SINGLE_AUTODISABLE("Multich I2S3 Out Switch",
  713. PWR2_TOP_CON, 18, 1, 0),
  714. };
  715. static const struct snd_kcontrol_new mt2701_afe_multi_ch_out_i2s4[] = {
  716. SOC_DAPM_SINGLE_AUTODISABLE("Multich I2S4 Out Switch",
  717. PWR2_TOP_CON, 19, 1, 0),
  718. };
  719. static const struct snd_soc_dapm_widget mt2701_afe_pcm_widgets[] = {
  720. /* inter-connections */
  721. SND_SOC_DAPM_MIXER("I00", SND_SOC_NOPM, 0, 0, NULL, 0),
  722. SND_SOC_DAPM_MIXER("I01", SND_SOC_NOPM, 0, 0, NULL, 0),
  723. SND_SOC_DAPM_MIXER("I02", SND_SOC_NOPM, 0, 0, mt2701_afe_i02_mix,
  724. ARRAY_SIZE(mt2701_afe_i02_mix)),
  725. SND_SOC_DAPM_MIXER("I03", SND_SOC_NOPM, 0, 0, NULL, 0),
  726. SND_SOC_DAPM_MIXER("I12", SND_SOC_NOPM, 0, 0, NULL, 0),
  727. SND_SOC_DAPM_MIXER("I13", SND_SOC_NOPM, 0, 0, NULL, 0),
  728. SND_SOC_DAPM_MIXER("I14", SND_SOC_NOPM, 0, 0, NULL, 0),
  729. SND_SOC_DAPM_MIXER("I15", SND_SOC_NOPM, 0, 0, NULL, 0),
  730. SND_SOC_DAPM_MIXER("I16", SND_SOC_NOPM, 0, 0, NULL, 0),
  731. SND_SOC_DAPM_MIXER("I17", SND_SOC_NOPM, 0, 0, NULL, 0),
  732. SND_SOC_DAPM_MIXER("I18", SND_SOC_NOPM, 0, 0, NULL, 0),
  733. SND_SOC_DAPM_MIXER("I19", SND_SOC_NOPM, 0, 0, NULL, 0),
  734. SND_SOC_DAPM_MIXER("I26", SND_SOC_NOPM, 0, 0, NULL, 0),
  735. SND_SOC_DAPM_MIXER("I35", SND_SOC_NOPM, 0, 0, NULL, 0),
  736. SND_SOC_DAPM_MIXER("O00", SND_SOC_NOPM, 0, 0, mt2701_afe_o00_mix,
  737. ARRAY_SIZE(mt2701_afe_o00_mix)),
  738. SND_SOC_DAPM_MIXER("O01", SND_SOC_NOPM, 0, 0, mt2701_afe_o01_mix,
  739. ARRAY_SIZE(mt2701_afe_o01_mix)),
  740. SND_SOC_DAPM_MIXER("O02", SND_SOC_NOPM, 0, 0, mt2701_afe_o02_mix,
  741. ARRAY_SIZE(mt2701_afe_o02_mix)),
  742. SND_SOC_DAPM_MIXER("O03", SND_SOC_NOPM, 0, 0, mt2701_afe_o03_mix,
  743. ARRAY_SIZE(mt2701_afe_o03_mix)),
  744. SND_SOC_DAPM_MIXER("O14", SND_SOC_NOPM, 0, 0, mt2701_afe_o14_mix,
  745. ARRAY_SIZE(mt2701_afe_o14_mix)),
  746. SND_SOC_DAPM_MIXER("O15", SND_SOC_NOPM, 0, 0, mt2701_afe_o15_mix,
  747. ARRAY_SIZE(mt2701_afe_o15_mix)),
  748. SND_SOC_DAPM_MIXER("O16", SND_SOC_NOPM, 0, 0, mt2701_afe_o16_mix,
  749. ARRAY_SIZE(mt2701_afe_o16_mix)),
  750. SND_SOC_DAPM_MIXER("O17", SND_SOC_NOPM, 0, 0, mt2701_afe_o17_mix,
  751. ARRAY_SIZE(mt2701_afe_o17_mix)),
  752. SND_SOC_DAPM_MIXER("O18", SND_SOC_NOPM, 0, 0, mt2701_afe_o18_mix,
  753. ARRAY_SIZE(mt2701_afe_o18_mix)),
  754. SND_SOC_DAPM_MIXER("O19", SND_SOC_NOPM, 0, 0, mt2701_afe_o19_mix,
  755. ARRAY_SIZE(mt2701_afe_o19_mix)),
  756. SND_SOC_DAPM_MIXER("O20", SND_SOC_NOPM, 0, 0, mt2701_afe_o20_mix,
  757. ARRAY_SIZE(mt2701_afe_o20_mix)),
  758. SND_SOC_DAPM_MIXER("O21", SND_SOC_NOPM, 0, 0, mt2701_afe_o21_mix,
  759. ARRAY_SIZE(mt2701_afe_o21_mix)),
  760. SND_SOC_DAPM_MIXER("O22", SND_SOC_NOPM, 0, 0, mt2701_afe_o22_mix,
  761. ARRAY_SIZE(mt2701_afe_o22_mix)),
  762. SND_SOC_DAPM_MIXER("O31", SND_SOC_NOPM, 0, 0, mt2701_afe_o31_mix,
  763. ARRAY_SIZE(mt2701_afe_o31_mix)),
  764. SND_SOC_DAPM_MIXER("I12I13", SND_SOC_NOPM, 0, 0,
  765. mt2701_afe_multi_ch_out_i2s0,
  766. ARRAY_SIZE(mt2701_afe_multi_ch_out_i2s0)),
  767. SND_SOC_DAPM_MIXER("I14I15", SND_SOC_NOPM, 0, 0,
  768. mt2701_afe_multi_ch_out_i2s1,
  769. ARRAY_SIZE(mt2701_afe_multi_ch_out_i2s1)),
  770. SND_SOC_DAPM_MIXER("I16I17", SND_SOC_NOPM, 0, 0,
  771. mt2701_afe_multi_ch_out_i2s2,
  772. ARRAY_SIZE(mt2701_afe_multi_ch_out_i2s2)),
  773. SND_SOC_DAPM_MIXER("I18I19", SND_SOC_NOPM, 0, 0,
  774. mt2701_afe_multi_ch_out_i2s3,
  775. ARRAY_SIZE(mt2701_afe_multi_ch_out_i2s3)),
  776. };
  777. static const struct snd_soc_dapm_route mt2701_afe_pcm_routes[] = {
  778. {"I12", NULL, "DL1"},
  779. {"I13", NULL, "DL1"},
  780. {"I35", NULL, "DLBT"},
  781. {"I2S0 Playback", NULL, "O15"},
  782. {"I2S0 Playback", NULL, "O16"},
  783. {"I2S1 Playback", NULL, "O17"},
  784. {"I2S1 Playback", NULL, "O18"},
  785. {"I2S2 Playback", NULL, "O19"},
  786. {"I2S2 Playback", NULL, "O20"},
  787. {"I2S3 Playback", NULL, "O21"},
  788. {"I2S3 Playback", NULL, "O22"},
  789. {"BT Playback", NULL, "O31"},
  790. {"UL1", NULL, "O00"},
  791. {"UL1", NULL, "O01"},
  792. {"UL2", NULL, "O02"},
  793. {"UL2", NULL, "O03"},
  794. {"ULBT", NULL, "O14"},
  795. {"I00", NULL, "I2S0 Capture"},
  796. {"I01", NULL, "I2S0 Capture"},
  797. {"I02", NULL, "I2S1 Capture"},
  798. {"I03", NULL, "I2S1 Capture"},
  799. /* I02,03 link to UL2, also need to open I2S0 */
  800. {"I02", "I2S0 Switch", "I2S0 Capture"},
  801. {"I26", NULL, "BT Capture"},
  802. {"I12I13", "Multich I2S0 Out Switch", "DLM"},
  803. {"I14I15", "Multich I2S1 Out Switch", "DLM"},
  804. {"I16I17", "Multich I2S2 Out Switch", "DLM"},
  805. {"I18I19", "Multich I2S3 Out Switch", "DLM"},
  806. { "I12", NULL, "I12I13" },
  807. { "I13", NULL, "I12I13" },
  808. { "I14", NULL, "I14I15" },
  809. { "I15", NULL, "I14I15" },
  810. { "I16", NULL, "I16I17" },
  811. { "I17", NULL, "I16I17" },
  812. { "I18", NULL, "I18I19" },
  813. { "I19", NULL, "I18I19" },
  814. { "O00", "I00 Switch", "I00" },
  815. { "O01", "I01 Switch", "I01" },
  816. { "O02", "I02 Switch", "I02" },
  817. { "O03", "I03 Switch", "I03" },
  818. { "O14", "I26 Switch", "I26" },
  819. { "O15", "I12 Switch", "I12" },
  820. { "O16", "I13 Switch", "I13" },
  821. { "O17", "I14 Switch", "I14" },
  822. { "O18", "I15 Switch", "I15" },
  823. { "O19", "I16 Switch", "I16" },
  824. { "O20", "I17 Switch", "I17" },
  825. { "O21", "I18 Switch", "I18" },
  826. { "O22", "I19 Switch", "I19" },
  827. { "O31", "I35 Switch", "I35" },
  828. };
  829. static int mt2701_afe_pcm_probe(struct snd_soc_component *component)
  830. {
  831. struct mtk_base_afe *afe = snd_soc_component_get_drvdata(component);
  832. snd_soc_component_init_regmap(component, afe->regmap);
  833. return 0;
  834. }
  835. static const struct snd_soc_component_driver mt2701_afe_pcm_dai_component = {
  836. .probe = mt2701_afe_pcm_probe,
  837. .name = "mt2701-afe-pcm-dai",
  838. .dapm_widgets = mt2701_afe_pcm_widgets,
  839. .num_dapm_widgets = ARRAY_SIZE(mt2701_afe_pcm_widgets),
  840. .dapm_routes = mt2701_afe_pcm_routes,
  841. .num_dapm_routes = ARRAY_SIZE(mt2701_afe_pcm_routes),
  842. };
  843. static const struct mtk_base_memif_data memif_data[MT2701_MEMIF_NUM] = {
  844. {
  845. .name = "DL1",
  846. .id = MT2701_MEMIF_DL1,
  847. .reg_ofs_base = AFE_DL1_BASE,
  848. .reg_ofs_cur = AFE_DL1_CUR,
  849. .fs_reg = AFE_DAC_CON1,
  850. .fs_shift = 0,
  851. .fs_maskbit = 0x1f,
  852. .mono_reg = AFE_DAC_CON3,
  853. .mono_shift = 16,
  854. .enable_reg = AFE_DAC_CON0,
  855. .enable_shift = 1,
  856. .hd_reg = AFE_MEMIF_HD_CON0,
  857. .hd_shift = 0,
  858. .agent_disable_reg = AUDIO_TOP_CON5,
  859. .agent_disable_shift = 6,
  860. .msb_reg = -1,
  861. .msb_shift = -1,
  862. },
  863. {
  864. .name = "DL2",
  865. .id = MT2701_MEMIF_DL2,
  866. .reg_ofs_base = AFE_DL2_BASE,
  867. .reg_ofs_cur = AFE_DL2_CUR,
  868. .fs_reg = AFE_DAC_CON1,
  869. .fs_shift = 5,
  870. .fs_maskbit = 0x1f,
  871. .mono_reg = AFE_DAC_CON3,
  872. .mono_shift = 17,
  873. .enable_reg = AFE_DAC_CON0,
  874. .enable_shift = 2,
  875. .hd_reg = AFE_MEMIF_HD_CON0,
  876. .hd_shift = 2,
  877. .agent_disable_reg = AUDIO_TOP_CON5,
  878. .agent_disable_shift = 7,
  879. .msb_reg = -1,
  880. .msb_shift = -1,
  881. },
  882. {
  883. .name = "DL3",
  884. .id = MT2701_MEMIF_DL3,
  885. .reg_ofs_base = AFE_DL3_BASE,
  886. .reg_ofs_cur = AFE_DL3_CUR,
  887. .fs_reg = AFE_DAC_CON1,
  888. .fs_shift = 10,
  889. .fs_maskbit = 0x1f,
  890. .mono_reg = AFE_DAC_CON3,
  891. .mono_shift = 18,
  892. .enable_reg = AFE_DAC_CON0,
  893. .enable_shift = 3,
  894. .hd_reg = AFE_MEMIF_HD_CON0,
  895. .hd_shift = 4,
  896. .agent_disable_reg = AUDIO_TOP_CON5,
  897. .agent_disable_shift = 8,
  898. .msb_reg = -1,
  899. .msb_shift = -1,
  900. },
  901. {
  902. .name = "DL4",
  903. .id = MT2701_MEMIF_DL4,
  904. .reg_ofs_base = AFE_DL4_BASE,
  905. .reg_ofs_cur = AFE_DL4_CUR,
  906. .fs_reg = AFE_DAC_CON1,
  907. .fs_shift = 15,
  908. .fs_maskbit = 0x1f,
  909. .mono_reg = AFE_DAC_CON3,
  910. .mono_shift = 19,
  911. .enable_reg = AFE_DAC_CON0,
  912. .enable_shift = 4,
  913. .hd_reg = AFE_MEMIF_HD_CON0,
  914. .hd_shift = 6,
  915. .agent_disable_reg = AUDIO_TOP_CON5,
  916. .agent_disable_shift = 9,
  917. .msb_reg = -1,
  918. .msb_shift = -1,
  919. },
  920. {
  921. .name = "DL5",
  922. .id = MT2701_MEMIF_DL5,
  923. .reg_ofs_base = AFE_DL5_BASE,
  924. .reg_ofs_cur = AFE_DL5_CUR,
  925. .fs_reg = AFE_DAC_CON1,
  926. .fs_shift = 20,
  927. .fs_maskbit = 0x1f,
  928. .mono_reg = AFE_DAC_CON3,
  929. .mono_shift = 20,
  930. .enable_reg = AFE_DAC_CON0,
  931. .enable_shift = 5,
  932. .hd_reg = AFE_MEMIF_HD_CON0,
  933. .hd_shift = 8,
  934. .agent_disable_reg = AUDIO_TOP_CON5,
  935. .agent_disable_shift = 10,
  936. .msb_reg = -1,
  937. .msb_shift = -1,
  938. },
  939. {
  940. .name = "DLM",
  941. .id = MT2701_MEMIF_DLM,
  942. .reg_ofs_base = AFE_DLMCH_BASE,
  943. .reg_ofs_cur = AFE_DLMCH_CUR,
  944. .fs_reg = AFE_DAC_CON1,
  945. .fs_shift = 0,
  946. .fs_maskbit = 0x1f,
  947. .mono_reg = -1,
  948. .mono_shift = -1,
  949. .enable_reg = AFE_DAC_CON0,
  950. .enable_shift = 7,
  951. .hd_reg = AFE_MEMIF_PBUF_SIZE,
  952. .hd_shift = 28,
  953. .agent_disable_reg = AUDIO_TOP_CON5,
  954. .agent_disable_shift = 12,
  955. .msb_reg = -1,
  956. .msb_shift = -1,
  957. },
  958. {
  959. .name = "UL1",
  960. .id = MT2701_MEMIF_UL1,
  961. .reg_ofs_base = AFE_VUL_BASE,
  962. .reg_ofs_cur = AFE_VUL_CUR,
  963. .fs_reg = AFE_DAC_CON2,
  964. .fs_shift = 0,
  965. .fs_maskbit = 0x1f,
  966. .mono_reg = AFE_DAC_CON4,
  967. .mono_shift = 0,
  968. .enable_reg = AFE_DAC_CON0,
  969. .enable_shift = 10,
  970. .hd_reg = AFE_MEMIF_HD_CON1,
  971. .hd_shift = 0,
  972. .agent_disable_reg = AUDIO_TOP_CON5,
  973. .agent_disable_shift = 0,
  974. .msb_reg = -1,
  975. .msb_shift = -1,
  976. },
  977. {
  978. .name = "UL2",
  979. .id = MT2701_MEMIF_UL2,
  980. .reg_ofs_base = AFE_UL2_BASE,
  981. .reg_ofs_cur = AFE_UL2_CUR,
  982. .fs_reg = AFE_DAC_CON2,
  983. .fs_shift = 5,
  984. .fs_maskbit = 0x1f,
  985. .mono_reg = AFE_DAC_CON4,
  986. .mono_shift = 2,
  987. .enable_reg = AFE_DAC_CON0,
  988. .enable_shift = 11,
  989. .hd_reg = AFE_MEMIF_HD_CON1,
  990. .hd_shift = 2,
  991. .agent_disable_reg = AUDIO_TOP_CON5,
  992. .agent_disable_shift = 1,
  993. .msb_reg = -1,
  994. .msb_shift = -1,
  995. },
  996. {
  997. .name = "UL3",
  998. .id = MT2701_MEMIF_UL3,
  999. .reg_ofs_base = AFE_UL3_BASE,
  1000. .reg_ofs_cur = AFE_UL3_CUR,
  1001. .fs_reg = AFE_DAC_CON2,
  1002. .fs_shift = 10,
  1003. .fs_maskbit = 0x1f,
  1004. .mono_reg = AFE_DAC_CON4,
  1005. .mono_shift = 4,
  1006. .enable_reg = AFE_DAC_CON0,
  1007. .enable_shift = 12,
  1008. .hd_reg = AFE_MEMIF_HD_CON0,
  1009. .hd_shift = 0,
  1010. .agent_disable_reg = AUDIO_TOP_CON5,
  1011. .agent_disable_shift = 2,
  1012. .msb_reg = -1,
  1013. .msb_shift = -1,
  1014. },
  1015. {
  1016. .name = "UL4",
  1017. .id = MT2701_MEMIF_UL4,
  1018. .reg_ofs_base = AFE_UL4_BASE,
  1019. .reg_ofs_cur = AFE_UL4_CUR,
  1020. .fs_reg = AFE_DAC_CON2,
  1021. .fs_shift = 15,
  1022. .fs_maskbit = 0x1f,
  1023. .mono_reg = AFE_DAC_CON4,
  1024. .mono_shift = 6,
  1025. .enable_reg = AFE_DAC_CON0,
  1026. .enable_shift = 13,
  1027. .hd_reg = AFE_MEMIF_HD_CON0,
  1028. .hd_shift = 6,
  1029. .agent_disable_reg = AUDIO_TOP_CON5,
  1030. .agent_disable_shift = 3,
  1031. .msb_reg = -1,
  1032. .msb_shift = -1,
  1033. },
  1034. {
  1035. .name = "UL5",
  1036. .id = MT2701_MEMIF_UL5,
  1037. .reg_ofs_base = AFE_UL5_BASE,
  1038. .reg_ofs_cur = AFE_UL5_CUR,
  1039. .fs_reg = AFE_DAC_CON2,
  1040. .fs_shift = 20,
  1041. .mono_reg = AFE_DAC_CON4,
  1042. .mono_shift = 8,
  1043. .fs_maskbit = 0x1f,
  1044. .enable_reg = AFE_DAC_CON0,
  1045. .enable_shift = 14,
  1046. .hd_reg = AFE_MEMIF_HD_CON0,
  1047. .hd_shift = 8,
  1048. .agent_disable_reg = AUDIO_TOP_CON5,
  1049. .agent_disable_shift = 4,
  1050. .msb_reg = -1,
  1051. .msb_shift = -1,
  1052. },
  1053. {
  1054. .name = "DLBT",
  1055. .id = MT2701_MEMIF_DLBT,
  1056. .reg_ofs_base = AFE_ARB1_BASE,
  1057. .reg_ofs_cur = AFE_ARB1_CUR,
  1058. .fs_reg = AFE_DAC_CON3,
  1059. .fs_shift = 10,
  1060. .fs_maskbit = 0x1f,
  1061. .mono_reg = AFE_DAC_CON3,
  1062. .mono_shift = 22,
  1063. .enable_reg = AFE_DAC_CON0,
  1064. .enable_shift = 8,
  1065. .hd_reg = AFE_MEMIF_HD_CON0,
  1066. .hd_shift = 14,
  1067. .agent_disable_reg = AUDIO_TOP_CON5,
  1068. .agent_disable_shift = 13,
  1069. .msb_reg = -1,
  1070. .msb_shift = -1,
  1071. },
  1072. {
  1073. .name = "ULBT",
  1074. .id = MT2701_MEMIF_ULBT,
  1075. .reg_ofs_base = AFE_DAI_BASE,
  1076. .reg_ofs_cur = AFE_DAI_CUR,
  1077. .fs_reg = AFE_DAC_CON2,
  1078. .fs_shift = 30,
  1079. .fs_maskbit = 0x1,
  1080. .mono_reg = -1,
  1081. .mono_shift = -1,
  1082. .enable_reg = AFE_DAC_CON0,
  1083. .enable_shift = 17,
  1084. .hd_reg = AFE_MEMIF_HD_CON1,
  1085. .hd_shift = 20,
  1086. .agent_disable_reg = AUDIO_TOP_CON5,
  1087. .agent_disable_shift = 16,
  1088. .msb_reg = -1,
  1089. .msb_shift = -1,
  1090. },
  1091. };
  1092. static const struct mtk_base_irq_data irq_data[MT2701_IRQ_ASYS_END] = {
  1093. {
  1094. .id = MT2701_IRQ_ASYS_IRQ1,
  1095. .irq_cnt_reg = ASYS_IRQ1_CON,
  1096. .irq_cnt_shift = 0,
  1097. .irq_cnt_maskbit = 0xffffff,
  1098. .irq_fs_reg = ASYS_IRQ1_CON,
  1099. .irq_fs_shift = 24,
  1100. .irq_fs_maskbit = 0x1f,
  1101. .irq_en_reg = ASYS_IRQ1_CON,
  1102. .irq_en_shift = 31,
  1103. .irq_clr_reg = ASYS_IRQ_CLR,
  1104. .irq_clr_shift = 0,
  1105. },
  1106. {
  1107. .id = MT2701_IRQ_ASYS_IRQ2,
  1108. .irq_cnt_reg = ASYS_IRQ2_CON,
  1109. .irq_cnt_shift = 0,
  1110. .irq_cnt_maskbit = 0xffffff,
  1111. .irq_fs_reg = ASYS_IRQ2_CON,
  1112. .irq_fs_shift = 24,
  1113. .irq_fs_maskbit = 0x1f,
  1114. .irq_en_reg = ASYS_IRQ2_CON,
  1115. .irq_en_shift = 31,
  1116. .irq_clr_reg = ASYS_IRQ_CLR,
  1117. .irq_clr_shift = 1,
  1118. },
  1119. {
  1120. .id = MT2701_IRQ_ASYS_IRQ3,
  1121. .irq_cnt_reg = ASYS_IRQ3_CON,
  1122. .irq_cnt_shift = 0,
  1123. .irq_cnt_maskbit = 0xffffff,
  1124. .irq_fs_reg = ASYS_IRQ3_CON,
  1125. .irq_fs_shift = 24,
  1126. .irq_fs_maskbit = 0x1f,
  1127. .irq_en_reg = ASYS_IRQ3_CON,
  1128. .irq_en_shift = 31,
  1129. .irq_clr_reg = ASYS_IRQ_CLR,
  1130. .irq_clr_shift = 2,
  1131. }
  1132. };
  1133. static const struct mt2701_i2s_data mt2701_i2s_data[][2] = {
  1134. {
  1135. { ASYS_I2SO1_CON, 0, 0x1f },
  1136. { ASYS_I2SIN1_CON, 0, 0x1f },
  1137. },
  1138. {
  1139. { ASYS_I2SO2_CON, 5, 0x1f },
  1140. { ASYS_I2SIN2_CON, 5, 0x1f },
  1141. },
  1142. {
  1143. { ASYS_I2SO3_CON, 10, 0x1f },
  1144. { ASYS_I2SIN3_CON, 10, 0x1f },
  1145. },
  1146. {
  1147. { ASYS_I2SO4_CON, 15, 0x1f },
  1148. { ASYS_I2SIN4_CON, 15, 0x1f },
  1149. },
  1150. /* TODO - extend control registers supported by newer SoCs */
  1151. };
  1152. static irqreturn_t mt2701_asys_isr(int irq_id, void *dev)
  1153. {
  1154. int id;
  1155. struct mtk_base_afe *afe = dev;
  1156. struct mtk_base_afe_memif *memif;
  1157. struct mtk_base_afe_irq *irq;
  1158. u32 status;
  1159. regmap_read(afe->regmap, ASYS_IRQ_STATUS, &status);
  1160. regmap_write(afe->regmap, ASYS_IRQ_CLR, status);
  1161. for (id = 0; id < MT2701_MEMIF_NUM; ++id) {
  1162. memif = &afe->memif[id];
  1163. if (memif->irq_usage < 0)
  1164. continue;
  1165. irq = &afe->irqs[memif->irq_usage];
  1166. if (status & 1 << irq->irq_data->irq_clr_shift)
  1167. snd_pcm_period_elapsed(memif->substream);
  1168. }
  1169. return IRQ_HANDLED;
  1170. }
  1171. static int mt2701_afe_runtime_suspend(struct device *dev)
  1172. {
  1173. struct mtk_base_afe *afe = dev_get_drvdata(dev);
  1174. return mt2701_afe_disable_clock(afe);
  1175. }
  1176. static int mt2701_afe_runtime_resume(struct device *dev)
  1177. {
  1178. struct mtk_base_afe *afe = dev_get_drvdata(dev);
  1179. return mt2701_afe_enable_clock(afe);
  1180. }
  1181. static int mt2701_afe_pcm_dev_probe(struct platform_device *pdev)
  1182. {
  1183. struct mtk_base_afe *afe;
  1184. struct mt2701_afe_private *afe_priv;
  1185. struct device *dev;
  1186. int i, irq_id, ret;
  1187. afe = devm_kzalloc(&pdev->dev, sizeof(*afe), GFP_KERNEL);
  1188. if (!afe)
  1189. return -ENOMEM;
  1190. afe->platform_priv = devm_kzalloc(&pdev->dev, sizeof(*afe_priv),
  1191. GFP_KERNEL);
  1192. if (!afe->platform_priv)
  1193. return -ENOMEM;
  1194. afe_priv = afe->platform_priv;
  1195. afe_priv->soc = of_device_get_match_data(&pdev->dev);
  1196. afe->dev = &pdev->dev;
  1197. dev = afe->dev;
  1198. afe_priv->i2s_path = devm_kcalloc(dev,
  1199. afe_priv->soc->i2s_num,
  1200. sizeof(struct mt2701_i2s_path),
  1201. GFP_KERNEL);
  1202. if (!afe_priv->i2s_path)
  1203. return -ENOMEM;
  1204. irq_id = platform_get_irq_byname(pdev, "asys");
  1205. if (irq_id < 0) {
  1206. dev_err(dev, "unable to get ASYS IRQ\n");
  1207. return irq_id;
  1208. }
  1209. ret = devm_request_irq(dev, irq_id, mt2701_asys_isr,
  1210. IRQF_TRIGGER_NONE, "asys-isr", (void *)afe);
  1211. if (ret) {
  1212. dev_err(dev, "could not request_irq for asys-isr\n");
  1213. return ret;
  1214. }
  1215. afe->regmap = syscon_node_to_regmap(dev->parent->of_node);
  1216. if (IS_ERR(afe->regmap)) {
  1217. dev_err(dev, "could not get regmap from parent\n");
  1218. return PTR_ERR(afe->regmap);
  1219. }
  1220. mutex_init(&afe->irq_alloc_lock);
  1221. /* memif initialize */
  1222. afe->memif_size = MT2701_MEMIF_NUM;
  1223. afe->memif = devm_kcalloc(dev, afe->memif_size, sizeof(*afe->memif),
  1224. GFP_KERNEL);
  1225. if (!afe->memif)
  1226. return -ENOMEM;
  1227. for (i = 0; i < afe->memif_size; i++) {
  1228. afe->memif[i].data = &memif_data[i];
  1229. afe->memif[i].irq_usage = -1;
  1230. }
  1231. /* irq initialize */
  1232. afe->irqs_size = MT2701_IRQ_ASYS_END;
  1233. afe->irqs = devm_kcalloc(dev, afe->irqs_size, sizeof(*afe->irqs),
  1234. GFP_KERNEL);
  1235. if (!afe->irqs)
  1236. return -ENOMEM;
  1237. for (i = 0; i < afe->irqs_size; i++)
  1238. afe->irqs[i].irq_data = &irq_data[i];
  1239. /* I2S initialize */
  1240. for (i = 0; i < afe_priv->soc->i2s_num; i++) {
  1241. afe_priv->i2s_path[i].i2s_data[SNDRV_PCM_STREAM_PLAYBACK] =
  1242. &mt2701_i2s_data[i][SNDRV_PCM_STREAM_PLAYBACK];
  1243. afe_priv->i2s_path[i].i2s_data[SNDRV_PCM_STREAM_CAPTURE] =
  1244. &mt2701_i2s_data[i][SNDRV_PCM_STREAM_CAPTURE];
  1245. }
  1246. afe->mtk_afe_hardware = &mt2701_afe_hardware;
  1247. afe->memif_fs = mt2701_memif_fs;
  1248. afe->irq_fs = mt2701_irq_fs;
  1249. afe->reg_back_up_list = mt2701_afe_backup_list;
  1250. afe->reg_back_up_list_num = ARRAY_SIZE(mt2701_afe_backup_list);
  1251. afe->runtime_resume = mt2701_afe_runtime_resume;
  1252. afe->runtime_suspend = mt2701_afe_runtime_suspend;
  1253. /* initial audio related clock */
  1254. ret = mt2701_init_clock(afe);
  1255. if (ret) {
  1256. dev_err(dev, "init clock error\n");
  1257. return ret;
  1258. }
  1259. platform_set_drvdata(pdev, afe);
  1260. pm_runtime_enable(dev);
  1261. if (!pm_runtime_enabled(dev)) {
  1262. ret = mt2701_afe_runtime_resume(dev);
  1263. if (ret)
  1264. goto err_pm_disable;
  1265. }
  1266. pm_runtime_get_sync(dev);
  1267. ret = devm_snd_soc_register_component(&pdev->dev, &mtk_afe_pcm_platform,
  1268. NULL, 0);
  1269. if (ret) {
  1270. dev_warn(dev, "err_platform\n");
  1271. goto err_platform;
  1272. }
  1273. ret = devm_snd_soc_register_component(&pdev->dev,
  1274. &mt2701_afe_pcm_dai_component,
  1275. mt2701_afe_pcm_dais,
  1276. ARRAY_SIZE(mt2701_afe_pcm_dais));
  1277. if (ret) {
  1278. dev_warn(dev, "err_dai_component\n");
  1279. goto err_platform;
  1280. }
  1281. return 0;
  1282. err_platform:
  1283. pm_runtime_put_sync(dev);
  1284. err_pm_disable:
  1285. pm_runtime_disable(dev);
  1286. return ret;
  1287. }
  1288. static int mt2701_afe_pcm_dev_remove(struct platform_device *pdev)
  1289. {
  1290. pm_runtime_put_sync(&pdev->dev);
  1291. pm_runtime_disable(&pdev->dev);
  1292. if (!pm_runtime_status_suspended(&pdev->dev))
  1293. mt2701_afe_runtime_suspend(&pdev->dev);
  1294. return 0;
  1295. }
  1296. static const struct mt2701_soc_variants mt2701_soc_v1 = {
  1297. .i2s_num = 4,
  1298. };
  1299. static const struct mt2701_soc_variants mt2701_soc_v2 = {
  1300. .has_one_heart_mode = true,
  1301. .i2s_num = 4,
  1302. };
  1303. static const struct of_device_id mt2701_afe_pcm_dt_match[] = {
  1304. { .compatible = "mediatek,mt2701-audio", .data = &mt2701_soc_v1 },
  1305. { .compatible = "mediatek,mt7622-audio", .data = &mt2701_soc_v2 },
  1306. {},
  1307. };
  1308. MODULE_DEVICE_TABLE(of, mt2701_afe_pcm_dt_match);
  1309. static const struct dev_pm_ops mt2701_afe_pm_ops = {
  1310. SET_RUNTIME_PM_OPS(mt2701_afe_runtime_suspend,
  1311. mt2701_afe_runtime_resume, NULL)
  1312. };
  1313. static struct platform_driver mt2701_afe_pcm_driver = {
  1314. .driver = {
  1315. .name = "mt2701-audio",
  1316. .of_match_table = mt2701_afe_pcm_dt_match,
  1317. #ifdef CONFIG_PM
  1318. .pm = &mt2701_afe_pm_ops,
  1319. #endif
  1320. },
  1321. .probe = mt2701_afe_pcm_dev_probe,
  1322. .remove = mt2701_afe_pcm_dev_remove,
  1323. };
  1324. module_platform_driver(mt2701_afe_pcm_driver);
  1325. MODULE_DESCRIPTION("Mediatek ALSA SoC AFE platform driver for 2701");
  1326. MODULE_AUTHOR("Garlic Tseng <garlic.tseng@mediatek.com>");
  1327. MODULE_LICENSE("GPL v2");